amdgpu.h 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amd_powerplay.h"
  53. #include "amdgpu_acp.h"
  54. #include "gpu_scheduler.h"
  55. /*
  56. * Modules parameters.
  57. */
  58. extern int amdgpu_modeset;
  59. extern int amdgpu_vram_limit;
  60. extern int amdgpu_gart_size;
  61. extern int amdgpu_benchmarking;
  62. extern int amdgpu_testing;
  63. extern int amdgpu_audio;
  64. extern int amdgpu_disp_priority;
  65. extern int amdgpu_hw_i2c;
  66. extern int amdgpu_pcie_gen2;
  67. extern int amdgpu_msi;
  68. extern int amdgpu_lockup_timeout;
  69. extern int amdgpu_dpm;
  70. extern int amdgpu_smc_load_fw;
  71. extern int amdgpu_aspm;
  72. extern int amdgpu_runtime_pm;
  73. extern unsigned amdgpu_ip_block_mask;
  74. extern int amdgpu_bapm;
  75. extern int amdgpu_deep_color;
  76. extern int amdgpu_vm_size;
  77. extern int amdgpu_vm_block_size;
  78. extern int amdgpu_vm_fault_stop;
  79. extern int amdgpu_vm_debug;
  80. extern int amdgpu_sched_jobs;
  81. extern int amdgpu_sched_hw_submission;
  82. extern int amdgpu_powerplay;
  83. extern int amdgpu_powercontainment;
  84. extern unsigned amdgpu_pcie_gen_cap;
  85. extern unsigned amdgpu_pcie_lane_cap;
  86. extern unsigned amdgpu_cg_mask;
  87. extern unsigned amdgpu_pg_mask;
  88. extern char *amdgpu_disable_cu;
  89. extern int amdgpu_sclk_deep_sleep_en;
  90. extern char *amdgpu_virtual_display;
  91. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  92. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  94. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  95. #define AMDGPU_IB_POOL_SIZE 16
  96. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  97. #define AMDGPUFB_CONN_LIMIT 4
  98. #define AMDGPU_BIOS_NUM_SCRATCH 8
  99. /* max number of rings */
  100. #define AMDGPU_MAX_RINGS 16
  101. #define AMDGPU_MAX_GFX_RINGS 1
  102. #define AMDGPU_MAX_COMPUTE_RINGS 8
  103. #define AMDGPU_MAX_VCE_RINGS 2
  104. /* max number of IP instances */
  105. #define AMDGPU_MAX_SDMA_INSTANCES 2
  106. /* hardcode that limit for now */
  107. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  108. /* hard reset data */
  109. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  110. /* reset flags */
  111. #define AMDGPU_RESET_GFX (1 << 0)
  112. #define AMDGPU_RESET_COMPUTE (1 << 1)
  113. #define AMDGPU_RESET_DMA (1 << 2)
  114. #define AMDGPU_RESET_CP (1 << 3)
  115. #define AMDGPU_RESET_GRBM (1 << 4)
  116. #define AMDGPU_RESET_DMA1 (1 << 5)
  117. #define AMDGPU_RESET_RLC (1 << 6)
  118. #define AMDGPU_RESET_SEM (1 << 7)
  119. #define AMDGPU_RESET_IH (1 << 8)
  120. #define AMDGPU_RESET_VMC (1 << 9)
  121. #define AMDGPU_RESET_MC (1 << 10)
  122. #define AMDGPU_RESET_DISPLAY (1 << 11)
  123. #define AMDGPU_RESET_UVD (1 << 12)
  124. #define AMDGPU_RESET_VCE (1 << 13)
  125. #define AMDGPU_RESET_VCE1 (1 << 14)
  126. /* GFX current status */
  127. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  128. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  129. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  130. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  131. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  132. /* max cursor sizes (in pixels) */
  133. #define CIK_CURSOR_WIDTH 128
  134. #define CIK_CURSOR_HEIGHT 128
  135. struct amdgpu_device;
  136. struct amdgpu_ib;
  137. struct amdgpu_vm;
  138. struct amdgpu_ring;
  139. struct amdgpu_cs_parser;
  140. struct amdgpu_job;
  141. struct amdgpu_irq_src;
  142. struct amdgpu_fpriv;
  143. enum amdgpu_cp_irq {
  144. AMDGPU_CP_IRQ_GFX_EOP = 0,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  153. AMDGPU_CP_IRQ_LAST
  154. };
  155. enum amdgpu_sdma_irq {
  156. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  157. AMDGPU_SDMA_IRQ_TRAP1,
  158. AMDGPU_SDMA_IRQ_LAST
  159. };
  160. enum amdgpu_thermal_irq {
  161. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  162. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  163. AMDGPU_THERMAL_IRQ_LAST
  164. };
  165. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_clockgating_state state);
  168. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type,
  170. enum amd_powergating_state state);
  171. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  172. enum amd_ip_block_type block_type);
  173. bool amdgpu_is_idle(struct amdgpu_device *adev,
  174. enum amd_ip_block_type block_type);
  175. struct amdgpu_ip_block_version {
  176. enum amd_ip_block_type type;
  177. u32 major;
  178. u32 minor;
  179. u32 rev;
  180. const struct amd_ip_funcs *funcs;
  181. };
  182. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  183. enum amd_ip_block_type type,
  184. u32 major, u32 minor);
  185. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  186. struct amdgpu_device *adev,
  187. enum amd_ip_block_type type);
  188. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  189. struct amdgpu_buffer_funcs {
  190. /* maximum bytes in a single operation */
  191. uint32_t copy_max_bytes;
  192. /* number of dw to reserve per operation */
  193. unsigned copy_num_dw;
  194. /* used for buffer migration */
  195. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  196. /* src addr in bytes */
  197. uint64_t src_offset,
  198. /* dst addr in bytes */
  199. uint64_t dst_offset,
  200. /* number of byte to transfer */
  201. uint32_t byte_count);
  202. /* maximum bytes in a single operation */
  203. uint32_t fill_max_bytes;
  204. /* number of dw to reserve per operation */
  205. unsigned fill_num_dw;
  206. /* used for buffer clearing */
  207. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  208. /* value to write to memory */
  209. uint32_t src_data,
  210. /* dst addr in bytes */
  211. uint64_t dst_offset,
  212. /* number of byte to fill */
  213. uint32_t byte_count);
  214. };
  215. /* provided by hw blocks that can write ptes, e.g., sdma */
  216. struct amdgpu_vm_pte_funcs {
  217. /* copy pte entries from GART */
  218. void (*copy_pte)(struct amdgpu_ib *ib,
  219. uint64_t pe, uint64_t src,
  220. unsigned count);
  221. /* write pte one entry at a time with addr mapping */
  222. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  223. uint64_t value, unsigned count,
  224. uint32_t incr);
  225. /* for linear pte/pde updates without addr mapping */
  226. void (*set_pte_pde)(struct amdgpu_ib *ib,
  227. uint64_t pe,
  228. uint64_t addr, unsigned count,
  229. uint32_t incr, uint32_t flags);
  230. };
  231. /* provided by the gmc block */
  232. struct amdgpu_gart_funcs {
  233. /* flush the vm tlb via mmio */
  234. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  235. uint32_t vmid);
  236. /* write pte/pde updates using the cpu */
  237. int (*set_pte_pde)(struct amdgpu_device *adev,
  238. void *cpu_pt_addr, /* cpu addr of page table */
  239. uint32_t gpu_page_idx, /* pte/pde to update */
  240. uint64_t addr, /* addr to write into pte/pde */
  241. uint32_t flags); /* access flags */
  242. };
  243. /* provided by the ih block */
  244. struct amdgpu_ih_funcs {
  245. /* ring read/write ptr handling, called from interrupt context */
  246. u32 (*get_wptr)(struct amdgpu_device *adev);
  247. void (*decode_iv)(struct amdgpu_device *adev,
  248. struct amdgpu_iv_entry *entry);
  249. void (*set_rptr)(struct amdgpu_device *adev);
  250. };
  251. /* provided by hw blocks that expose a ring buffer for commands */
  252. struct amdgpu_ring_funcs {
  253. /* ring read/write ptr handling */
  254. u32 (*get_rptr)(struct amdgpu_ring *ring);
  255. u32 (*get_wptr)(struct amdgpu_ring *ring);
  256. void (*set_wptr)(struct amdgpu_ring *ring);
  257. /* validating and patching of IBs */
  258. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  259. /* command emit functions */
  260. void (*emit_ib)(struct amdgpu_ring *ring,
  261. struct amdgpu_ib *ib,
  262. unsigned vm_id, bool ctx_switch);
  263. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  264. uint64_t seq, unsigned flags);
  265. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  266. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  267. uint64_t pd_addr);
  268. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  269. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  270. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  271. uint32_t gds_base, uint32_t gds_size,
  272. uint32_t gws_base, uint32_t gws_size,
  273. uint32_t oa_base, uint32_t oa_size);
  274. /* testing functions */
  275. int (*test_ring)(struct amdgpu_ring *ring);
  276. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  277. /* insert NOP packets */
  278. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  279. /* pad the indirect buffer to the necessary number of dw */
  280. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  281. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  282. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  283. /* note usage for clock and power gating */
  284. void (*begin_use)(struct amdgpu_ring *ring);
  285. void (*end_use)(struct amdgpu_ring *ring);
  286. };
  287. /*
  288. * BIOS.
  289. */
  290. bool amdgpu_get_bios(struct amdgpu_device *adev);
  291. bool amdgpu_read_bios(struct amdgpu_device *adev);
  292. /*
  293. * Dummy page
  294. */
  295. struct amdgpu_dummy_page {
  296. struct page *page;
  297. dma_addr_t addr;
  298. };
  299. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  300. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  301. /*
  302. * Clocks
  303. */
  304. #define AMDGPU_MAX_PPLL 3
  305. struct amdgpu_clock {
  306. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  307. struct amdgpu_pll spll;
  308. struct amdgpu_pll mpll;
  309. /* 10 Khz units */
  310. uint32_t default_mclk;
  311. uint32_t default_sclk;
  312. uint32_t default_dispclk;
  313. uint32_t current_dispclk;
  314. uint32_t dp_extclk;
  315. uint32_t max_pixel_clock;
  316. };
  317. /*
  318. * Fences.
  319. */
  320. struct amdgpu_fence_driver {
  321. uint64_t gpu_addr;
  322. volatile uint32_t *cpu_addr;
  323. /* sync_seq is protected by ring emission lock */
  324. uint32_t sync_seq;
  325. atomic_t last_seq;
  326. bool initialized;
  327. struct amdgpu_irq_src *irq_src;
  328. unsigned irq_type;
  329. struct timer_list fallback_timer;
  330. unsigned num_fences_mask;
  331. spinlock_t lock;
  332. struct fence **fences;
  333. };
  334. /* some special values for the owner field */
  335. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  336. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  337. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  338. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  339. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  340. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  341. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  342. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  343. unsigned num_hw_submission);
  344. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  345. struct amdgpu_irq_src *irq_src,
  346. unsigned irq_type);
  347. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  348. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  349. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  350. void amdgpu_fence_process(struct amdgpu_ring *ring);
  351. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  352. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  353. /*
  354. * BO.
  355. */
  356. struct amdgpu_bo_list_entry {
  357. struct amdgpu_bo *robj;
  358. struct ttm_validate_buffer tv;
  359. struct amdgpu_bo_va *bo_va;
  360. uint32_t priority;
  361. struct page **user_pages;
  362. int user_invalidated;
  363. };
  364. struct amdgpu_bo_va_mapping {
  365. struct list_head list;
  366. struct interval_tree_node it;
  367. uint64_t offset;
  368. uint32_t flags;
  369. };
  370. /* bo virtual addresses in a specific vm */
  371. struct amdgpu_bo_va {
  372. /* protected by bo being reserved */
  373. struct list_head bo_list;
  374. struct fence *last_pt_update;
  375. unsigned ref_count;
  376. /* protected by vm mutex and spinlock */
  377. struct list_head vm_status;
  378. /* mappings for this bo_va */
  379. struct list_head invalids;
  380. struct list_head valids;
  381. /* constant after initialization */
  382. struct amdgpu_vm *vm;
  383. struct amdgpu_bo *bo;
  384. };
  385. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  386. struct amdgpu_bo {
  387. /* Protected by gem.mutex */
  388. struct list_head list;
  389. /* Protected by tbo.reserved */
  390. u32 prefered_domains;
  391. u32 allowed_domains;
  392. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  393. struct ttm_placement placement;
  394. struct ttm_buffer_object tbo;
  395. struct ttm_bo_kmap_obj kmap;
  396. u64 flags;
  397. unsigned pin_count;
  398. void *kptr;
  399. u64 tiling_flags;
  400. u64 metadata_flags;
  401. void *metadata;
  402. u32 metadata_size;
  403. /* list of all virtual address to which this bo
  404. * is associated to
  405. */
  406. struct list_head va;
  407. /* Constant after initialization */
  408. struct amdgpu_device *adev;
  409. struct drm_gem_object gem_base;
  410. struct amdgpu_bo *parent;
  411. struct amdgpu_bo *shadow;
  412. struct ttm_bo_kmap_obj dma_buf_vmap;
  413. struct amdgpu_mn *mn;
  414. struct list_head mn_list;
  415. struct list_head shadow_list;
  416. };
  417. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  418. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  419. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  420. struct drm_file *file_priv);
  421. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  422. struct drm_file *file_priv);
  423. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  424. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  425. struct drm_gem_object *
  426. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  427. struct dma_buf_attachment *attach,
  428. struct sg_table *sg);
  429. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  430. struct drm_gem_object *gobj,
  431. int flags);
  432. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  433. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  434. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  435. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  436. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  437. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  438. /* sub-allocation manager, it has to be protected by another lock.
  439. * By conception this is an helper for other part of the driver
  440. * like the indirect buffer or semaphore, which both have their
  441. * locking.
  442. *
  443. * Principe is simple, we keep a list of sub allocation in offset
  444. * order (first entry has offset == 0, last entry has the highest
  445. * offset).
  446. *
  447. * When allocating new object we first check if there is room at
  448. * the end total_size - (last_object_offset + last_object_size) >=
  449. * alloc_size. If so we allocate new object there.
  450. *
  451. * When there is not enough room at the end, we start waiting for
  452. * each sub object until we reach object_offset+object_size >=
  453. * alloc_size, this object then become the sub object we return.
  454. *
  455. * Alignment can't be bigger than page size.
  456. *
  457. * Hole are not considered for allocation to keep things simple.
  458. * Assumption is that there won't be hole (all object on same
  459. * alignment).
  460. */
  461. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  462. struct amdgpu_sa_manager {
  463. wait_queue_head_t wq;
  464. struct amdgpu_bo *bo;
  465. struct list_head *hole;
  466. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  467. struct list_head olist;
  468. unsigned size;
  469. uint64_t gpu_addr;
  470. void *cpu_ptr;
  471. uint32_t domain;
  472. uint32_t align;
  473. };
  474. /* sub-allocation buffer */
  475. struct amdgpu_sa_bo {
  476. struct list_head olist;
  477. struct list_head flist;
  478. struct amdgpu_sa_manager *manager;
  479. unsigned soffset;
  480. unsigned eoffset;
  481. struct fence *fence;
  482. };
  483. /*
  484. * GEM objects.
  485. */
  486. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  487. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  488. int alignment, u32 initial_domain,
  489. u64 flags, bool kernel,
  490. struct drm_gem_object **obj);
  491. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  492. struct drm_device *dev,
  493. struct drm_mode_create_dumb *args);
  494. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  495. struct drm_device *dev,
  496. uint32_t handle, uint64_t *offset_p);
  497. /*
  498. * Synchronization
  499. */
  500. struct amdgpu_sync {
  501. DECLARE_HASHTABLE(fences, 4);
  502. struct fence *last_vm_update;
  503. };
  504. void amdgpu_sync_create(struct amdgpu_sync *sync);
  505. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  506. struct fence *f);
  507. int amdgpu_sync_resv(struct amdgpu_device *adev,
  508. struct amdgpu_sync *sync,
  509. struct reservation_object *resv,
  510. void *owner);
  511. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  512. struct amdgpu_ring *ring);
  513. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  514. void amdgpu_sync_free(struct amdgpu_sync *sync);
  515. int amdgpu_sync_init(void);
  516. void amdgpu_sync_fini(void);
  517. int amdgpu_fence_slab_init(void);
  518. void amdgpu_fence_slab_fini(void);
  519. /*
  520. * GART structures, functions & helpers
  521. */
  522. struct amdgpu_mc;
  523. #define AMDGPU_GPU_PAGE_SIZE 4096
  524. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  525. #define AMDGPU_GPU_PAGE_SHIFT 12
  526. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  527. struct amdgpu_gart {
  528. dma_addr_t table_addr;
  529. struct amdgpu_bo *robj;
  530. void *ptr;
  531. unsigned num_gpu_pages;
  532. unsigned num_cpu_pages;
  533. unsigned table_size;
  534. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  535. struct page **pages;
  536. #endif
  537. bool ready;
  538. const struct amdgpu_gart_funcs *gart_funcs;
  539. };
  540. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  541. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  542. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  543. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  544. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  545. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  546. int amdgpu_gart_init(struct amdgpu_device *adev);
  547. void amdgpu_gart_fini(struct amdgpu_device *adev);
  548. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  549. int pages);
  550. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  551. int pages, struct page **pagelist,
  552. dma_addr_t *dma_addr, uint32_t flags);
  553. /*
  554. * GPU MC structures, functions & helpers
  555. */
  556. struct amdgpu_mc {
  557. resource_size_t aper_size;
  558. resource_size_t aper_base;
  559. resource_size_t agp_base;
  560. /* for some chips with <= 32MB we need to lie
  561. * about vram size near mc fb location */
  562. u64 mc_vram_size;
  563. u64 visible_vram_size;
  564. u64 gtt_size;
  565. u64 gtt_start;
  566. u64 gtt_end;
  567. u64 vram_start;
  568. u64 vram_end;
  569. unsigned vram_width;
  570. u64 real_vram_size;
  571. int vram_mtrr;
  572. u64 gtt_base_align;
  573. u64 mc_mask;
  574. const struct firmware *fw; /* MC firmware */
  575. uint32_t fw_version;
  576. struct amdgpu_irq_src vm_fault;
  577. uint32_t vram_type;
  578. uint32_t srbm_soft_reset;
  579. struct amdgpu_mode_mc_save save;
  580. };
  581. /*
  582. * GPU doorbell structures, functions & helpers
  583. */
  584. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  585. {
  586. AMDGPU_DOORBELL_KIQ = 0x000,
  587. AMDGPU_DOORBELL_HIQ = 0x001,
  588. AMDGPU_DOORBELL_DIQ = 0x002,
  589. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  590. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  591. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  592. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  593. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  594. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  595. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  596. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  597. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  598. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  599. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  600. AMDGPU_DOORBELL_IH = 0x1E8,
  601. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  602. AMDGPU_DOORBELL_INVALID = 0xFFFF
  603. } AMDGPU_DOORBELL_ASSIGNMENT;
  604. struct amdgpu_doorbell {
  605. /* doorbell mmio */
  606. resource_size_t base;
  607. resource_size_t size;
  608. u32 __iomem *ptr;
  609. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  610. };
  611. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  612. phys_addr_t *aperture_base,
  613. size_t *aperture_size,
  614. size_t *start_offset);
  615. /*
  616. * IRQS.
  617. */
  618. struct amdgpu_flip_work {
  619. struct delayed_work flip_work;
  620. struct work_struct unpin_work;
  621. struct amdgpu_device *adev;
  622. int crtc_id;
  623. u32 target_vblank;
  624. uint64_t base;
  625. struct drm_pending_vblank_event *event;
  626. struct amdgpu_bo *old_rbo;
  627. struct fence *excl;
  628. unsigned shared_count;
  629. struct fence **shared;
  630. struct fence_cb cb;
  631. bool async;
  632. };
  633. /*
  634. * CP & rings.
  635. */
  636. struct amdgpu_ib {
  637. struct amdgpu_sa_bo *sa_bo;
  638. uint32_t length_dw;
  639. uint64_t gpu_addr;
  640. uint32_t *ptr;
  641. uint32_t flags;
  642. };
  643. enum amdgpu_ring_type {
  644. AMDGPU_RING_TYPE_GFX,
  645. AMDGPU_RING_TYPE_COMPUTE,
  646. AMDGPU_RING_TYPE_SDMA,
  647. AMDGPU_RING_TYPE_UVD,
  648. AMDGPU_RING_TYPE_VCE
  649. };
  650. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  651. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  652. struct amdgpu_job **job, struct amdgpu_vm *vm);
  653. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  654. struct amdgpu_job **job);
  655. void amdgpu_job_free_resources(struct amdgpu_job *job);
  656. void amdgpu_job_free(struct amdgpu_job *job);
  657. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  658. struct amd_sched_entity *entity, void *owner,
  659. struct fence **f);
  660. struct amdgpu_ring {
  661. struct amdgpu_device *adev;
  662. const struct amdgpu_ring_funcs *funcs;
  663. struct amdgpu_fence_driver fence_drv;
  664. struct amd_gpu_scheduler sched;
  665. struct amdgpu_bo *ring_obj;
  666. volatile uint32_t *ring;
  667. unsigned rptr_offs;
  668. unsigned wptr;
  669. unsigned wptr_old;
  670. unsigned ring_size;
  671. unsigned max_dw;
  672. int count_dw;
  673. uint64_t gpu_addr;
  674. uint32_t align_mask;
  675. uint32_t ptr_mask;
  676. bool ready;
  677. u32 nop;
  678. u32 idx;
  679. u32 me;
  680. u32 pipe;
  681. u32 queue;
  682. struct amdgpu_bo *mqd_obj;
  683. u32 doorbell_index;
  684. bool use_doorbell;
  685. unsigned wptr_offs;
  686. unsigned fence_offs;
  687. uint64_t current_ctx;
  688. enum amdgpu_ring_type type;
  689. char name[16];
  690. unsigned cond_exe_offs;
  691. u64 cond_exe_gpu_addr;
  692. volatile u32 *cond_exe_cpu_addr;
  693. #if defined(CONFIG_DEBUG_FS)
  694. struct dentry *ent;
  695. #endif
  696. };
  697. /*
  698. * VM
  699. */
  700. /* maximum number of VMIDs */
  701. #define AMDGPU_NUM_VM 16
  702. /* Maximum number of PTEs the hardware can write with one command */
  703. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  704. /* number of entries in page table */
  705. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  706. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  707. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  708. /* LOG2 number of continuous pages for the fragment field */
  709. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  710. #define AMDGPU_PTE_VALID (1 << 0)
  711. #define AMDGPU_PTE_SYSTEM (1 << 1)
  712. #define AMDGPU_PTE_SNOOPED (1 << 2)
  713. /* VI only */
  714. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  715. #define AMDGPU_PTE_READABLE (1 << 5)
  716. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  717. #define AMDGPU_PTE_FRAG(x) ((x & 0x1f) << 7)
  718. /* How to programm VM fault handling */
  719. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  720. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  721. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  722. struct amdgpu_vm_pt {
  723. struct amdgpu_bo_list_entry entry;
  724. uint64_t addr;
  725. uint64_t shadow_addr;
  726. };
  727. struct amdgpu_vm {
  728. /* tree of virtual addresses mapped */
  729. struct rb_root va;
  730. /* protecting invalidated */
  731. spinlock_t status_lock;
  732. /* BOs moved, but not yet updated in the PT */
  733. struct list_head invalidated;
  734. /* BOs cleared in the PT because of a move */
  735. struct list_head cleared;
  736. /* BO mappings freed, but not yet updated in the PT */
  737. struct list_head freed;
  738. /* contains the page directory */
  739. struct amdgpu_bo *page_directory;
  740. unsigned max_pde_used;
  741. struct fence *page_directory_fence;
  742. uint64_t last_eviction_counter;
  743. /* array of page tables, one for each page directory entry */
  744. struct amdgpu_vm_pt *page_tables;
  745. /* for id and flush management per ring */
  746. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  747. /* protecting freed */
  748. spinlock_t freed_lock;
  749. /* Scheduler entity for page table updates */
  750. struct amd_sched_entity entity;
  751. /* client id */
  752. u64 client_id;
  753. };
  754. struct amdgpu_vm_id {
  755. struct list_head list;
  756. struct fence *first;
  757. struct amdgpu_sync active;
  758. struct fence *last_flush;
  759. atomic64_t owner;
  760. uint64_t pd_gpu_addr;
  761. /* last flushed PD/PT update */
  762. struct fence *flushed_updates;
  763. uint32_t current_gpu_reset_count;
  764. uint32_t gds_base;
  765. uint32_t gds_size;
  766. uint32_t gws_base;
  767. uint32_t gws_size;
  768. uint32_t oa_base;
  769. uint32_t oa_size;
  770. };
  771. struct amdgpu_vm_manager {
  772. /* Handling of VMIDs */
  773. struct mutex lock;
  774. unsigned num_ids;
  775. struct list_head ids_lru;
  776. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  777. /* Handling of VM fences */
  778. u64 fence_context;
  779. unsigned seqno[AMDGPU_MAX_RINGS];
  780. uint32_t max_pfn;
  781. /* vram base address for page table entry */
  782. u64 vram_base_offset;
  783. /* is vm enabled? */
  784. bool enabled;
  785. /* vm pte handling */
  786. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  787. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  788. unsigned vm_pte_num_rings;
  789. atomic_t vm_pte_next_ring;
  790. /* client id counter */
  791. atomic64_t client_counter;
  792. };
  793. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  794. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  795. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  796. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  797. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  798. struct list_head *validated,
  799. struct amdgpu_bo_list_entry *entry);
  800. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  801. struct list_head *duplicates);
  802. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  803. struct amdgpu_vm *vm);
  804. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  805. struct amdgpu_sync *sync, struct fence *fence,
  806. struct amdgpu_job *job);
  807. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  808. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  809. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  810. struct amdgpu_vm *vm);
  811. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  812. struct amdgpu_vm *vm);
  813. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  814. struct amdgpu_sync *sync);
  815. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  816. struct amdgpu_bo_va *bo_va,
  817. bool clear);
  818. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  819. struct amdgpu_bo *bo);
  820. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  821. struct amdgpu_bo *bo);
  822. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  823. struct amdgpu_vm *vm,
  824. struct amdgpu_bo *bo);
  825. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  826. struct amdgpu_bo_va *bo_va,
  827. uint64_t addr, uint64_t offset,
  828. uint64_t size, uint32_t flags);
  829. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  830. struct amdgpu_bo_va *bo_va,
  831. uint64_t addr);
  832. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  833. struct amdgpu_bo_va *bo_va);
  834. /*
  835. * context related structures
  836. */
  837. struct amdgpu_ctx_ring {
  838. uint64_t sequence;
  839. struct fence **fences;
  840. struct amd_sched_entity entity;
  841. };
  842. struct amdgpu_ctx {
  843. struct kref refcount;
  844. struct amdgpu_device *adev;
  845. unsigned reset_counter;
  846. spinlock_t ring_lock;
  847. struct fence **fences;
  848. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  849. };
  850. struct amdgpu_ctx_mgr {
  851. struct amdgpu_device *adev;
  852. struct mutex lock;
  853. /* protected by lock */
  854. struct idr ctx_handles;
  855. };
  856. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  857. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  858. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  859. struct fence *fence);
  860. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  861. struct amdgpu_ring *ring, uint64_t seq);
  862. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  863. struct drm_file *filp);
  864. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  865. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  866. /*
  867. * file private structure
  868. */
  869. struct amdgpu_fpriv {
  870. struct amdgpu_vm vm;
  871. struct mutex bo_list_lock;
  872. struct idr bo_list_handles;
  873. struct amdgpu_ctx_mgr ctx_mgr;
  874. };
  875. /*
  876. * residency list
  877. */
  878. struct amdgpu_bo_list {
  879. struct mutex lock;
  880. struct amdgpu_bo *gds_obj;
  881. struct amdgpu_bo *gws_obj;
  882. struct amdgpu_bo *oa_obj;
  883. unsigned first_userptr;
  884. unsigned num_entries;
  885. struct amdgpu_bo_list_entry *array;
  886. };
  887. struct amdgpu_bo_list *
  888. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  889. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  890. struct list_head *validated);
  891. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  892. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  893. /*
  894. * GFX stuff
  895. */
  896. #include "clearstate_defs.h"
  897. struct amdgpu_rlc_funcs {
  898. void (*enter_safe_mode)(struct amdgpu_device *adev);
  899. void (*exit_safe_mode)(struct amdgpu_device *adev);
  900. };
  901. struct amdgpu_rlc {
  902. /* for power gating */
  903. struct amdgpu_bo *save_restore_obj;
  904. uint64_t save_restore_gpu_addr;
  905. volatile uint32_t *sr_ptr;
  906. const u32 *reg_list;
  907. u32 reg_list_size;
  908. /* for clear state */
  909. struct amdgpu_bo *clear_state_obj;
  910. uint64_t clear_state_gpu_addr;
  911. volatile uint32_t *cs_ptr;
  912. const struct cs_section_def *cs_data;
  913. u32 clear_state_size;
  914. /* for cp tables */
  915. struct amdgpu_bo *cp_table_obj;
  916. uint64_t cp_table_gpu_addr;
  917. volatile uint32_t *cp_table_ptr;
  918. u32 cp_table_size;
  919. /* safe mode for updating CG/PG state */
  920. bool in_safe_mode;
  921. const struct amdgpu_rlc_funcs *funcs;
  922. /* for firmware data */
  923. u32 save_and_restore_offset;
  924. u32 clear_state_descriptor_offset;
  925. u32 avail_scratch_ram_locations;
  926. u32 reg_restore_list_size;
  927. u32 reg_list_format_start;
  928. u32 reg_list_format_separate_start;
  929. u32 starting_offsets_start;
  930. u32 reg_list_format_size_bytes;
  931. u32 reg_list_size_bytes;
  932. u32 *register_list_format;
  933. u32 *register_restore;
  934. };
  935. struct amdgpu_mec {
  936. struct amdgpu_bo *hpd_eop_obj;
  937. u64 hpd_eop_gpu_addr;
  938. u32 num_pipe;
  939. u32 num_mec;
  940. u32 num_queue;
  941. };
  942. /*
  943. * GPU scratch registers structures, functions & helpers
  944. */
  945. struct amdgpu_scratch {
  946. unsigned num_reg;
  947. uint32_t reg_base;
  948. bool free[32];
  949. uint32_t reg[32];
  950. };
  951. /*
  952. * GFX configurations
  953. */
  954. struct amdgpu_gca_config {
  955. unsigned max_shader_engines;
  956. unsigned max_tile_pipes;
  957. unsigned max_cu_per_sh;
  958. unsigned max_sh_per_se;
  959. unsigned max_backends_per_se;
  960. unsigned max_texture_channel_caches;
  961. unsigned max_gprs;
  962. unsigned max_gs_threads;
  963. unsigned max_hw_contexts;
  964. unsigned sc_prim_fifo_size_frontend;
  965. unsigned sc_prim_fifo_size_backend;
  966. unsigned sc_hiz_tile_fifo_size;
  967. unsigned sc_earlyz_tile_fifo_size;
  968. unsigned num_tile_pipes;
  969. unsigned backend_enable_mask;
  970. unsigned mem_max_burst_length_bytes;
  971. unsigned mem_row_size_in_kb;
  972. unsigned shader_engine_tile_size;
  973. unsigned num_gpus;
  974. unsigned multi_gpu_tile_size;
  975. unsigned mc_arb_ramcfg;
  976. unsigned gb_addr_config;
  977. unsigned num_rbs;
  978. uint32_t tile_mode_array[32];
  979. uint32_t macrotile_mode_array[16];
  980. };
  981. struct amdgpu_cu_info {
  982. uint32_t number; /* total active CU number */
  983. uint32_t ao_cu_mask;
  984. uint32_t bitmap[4][4];
  985. };
  986. struct amdgpu_gfx_funcs {
  987. /* get the gpu clock counter */
  988. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  989. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  990. };
  991. struct amdgpu_gfx {
  992. struct mutex gpu_clock_mutex;
  993. struct amdgpu_gca_config config;
  994. struct amdgpu_rlc rlc;
  995. struct amdgpu_mec mec;
  996. struct amdgpu_scratch scratch;
  997. const struct firmware *me_fw; /* ME firmware */
  998. uint32_t me_fw_version;
  999. const struct firmware *pfp_fw; /* PFP firmware */
  1000. uint32_t pfp_fw_version;
  1001. const struct firmware *ce_fw; /* CE firmware */
  1002. uint32_t ce_fw_version;
  1003. const struct firmware *rlc_fw; /* RLC firmware */
  1004. uint32_t rlc_fw_version;
  1005. const struct firmware *mec_fw; /* MEC firmware */
  1006. uint32_t mec_fw_version;
  1007. const struct firmware *mec2_fw; /* MEC2 firmware */
  1008. uint32_t mec2_fw_version;
  1009. uint32_t me_feature_version;
  1010. uint32_t ce_feature_version;
  1011. uint32_t pfp_feature_version;
  1012. uint32_t rlc_feature_version;
  1013. uint32_t mec_feature_version;
  1014. uint32_t mec2_feature_version;
  1015. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1016. unsigned num_gfx_rings;
  1017. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1018. unsigned num_compute_rings;
  1019. struct amdgpu_irq_src eop_irq;
  1020. struct amdgpu_irq_src priv_reg_irq;
  1021. struct amdgpu_irq_src priv_inst_irq;
  1022. /* gfx status */
  1023. uint32_t gfx_current_status;
  1024. /* ce ram size*/
  1025. unsigned ce_ram_size;
  1026. struct amdgpu_cu_info cu_info;
  1027. const struct amdgpu_gfx_funcs *funcs;
  1028. /* reset mask */
  1029. uint32_t grbm_soft_reset;
  1030. uint32_t srbm_soft_reset;
  1031. };
  1032. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1033. unsigned size, struct amdgpu_ib *ib);
  1034. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1035. struct fence *f);
  1036. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1037. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1038. struct amdgpu_job *job, struct fence **f);
  1039. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1040. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1041. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1042. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1043. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1044. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1045. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1046. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1047. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1048. unsigned ring_size, u32 nop, u32 align_mask,
  1049. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1050. enum amdgpu_ring_type ring_type);
  1051. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1052. /*
  1053. * CS.
  1054. */
  1055. struct amdgpu_cs_chunk {
  1056. uint32_t chunk_id;
  1057. uint32_t length_dw;
  1058. void *kdata;
  1059. };
  1060. struct amdgpu_cs_parser {
  1061. struct amdgpu_device *adev;
  1062. struct drm_file *filp;
  1063. struct amdgpu_ctx *ctx;
  1064. /* chunks */
  1065. unsigned nchunks;
  1066. struct amdgpu_cs_chunk *chunks;
  1067. /* scheduler job object */
  1068. struct amdgpu_job *job;
  1069. /* buffer objects */
  1070. struct ww_acquire_ctx ticket;
  1071. struct amdgpu_bo_list *bo_list;
  1072. struct amdgpu_bo_list_entry vm_pd;
  1073. struct list_head validated;
  1074. struct fence *fence;
  1075. uint64_t bytes_moved_threshold;
  1076. uint64_t bytes_moved;
  1077. /* user fence */
  1078. struct amdgpu_bo_list_entry uf_entry;
  1079. };
  1080. struct amdgpu_job {
  1081. struct amd_sched_job base;
  1082. struct amdgpu_device *adev;
  1083. struct amdgpu_vm *vm;
  1084. struct amdgpu_ring *ring;
  1085. struct amdgpu_sync sync;
  1086. struct amdgpu_ib *ibs;
  1087. struct fence *fence; /* the hw fence */
  1088. uint32_t num_ibs;
  1089. void *owner;
  1090. uint64_t ctx;
  1091. bool vm_needs_flush;
  1092. unsigned vm_id;
  1093. uint64_t vm_pd_addr;
  1094. uint32_t gds_base, gds_size;
  1095. uint32_t gws_base, gws_size;
  1096. uint32_t oa_base, oa_size;
  1097. /* user fence handling */
  1098. uint64_t uf_addr;
  1099. uint64_t uf_sequence;
  1100. };
  1101. #define to_amdgpu_job(sched_job) \
  1102. container_of((sched_job), struct amdgpu_job, base)
  1103. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1104. uint32_t ib_idx, int idx)
  1105. {
  1106. return p->job->ibs[ib_idx].ptr[idx];
  1107. }
  1108. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1109. uint32_t ib_idx, int idx,
  1110. uint32_t value)
  1111. {
  1112. p->job->ibs[ib_idx].ptr[idx] = value;
  1113. }
  1114. /*
  1115. * Writeback
  1116. */
  1117. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1118. struct amdgpu_wb {
  1119. struct amdgpu_bo *wb_obj;
  1120. volatile uint32_t *wb;
  1121. uint64_t gpu_addr;
  1122. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1123. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1124. };
  1125. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1126. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1127. enum amdgpu_int_thermal_type {
  1128. THERMAL_TYPE_NONE,
  1129. THERMAL_TYPE_EXTERNAL,
  1130. THERMAL_TYPE_EXTERNAL_GPIO,
  1131. THERMAL_TYPE_RV6XX,
  1132. THERMAL_TYPE_RV770,
  1133. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1134. THERMAL_TYPE_EVERGREEN,
  1135. THERMAL_TYPE_SUMO,
  1136. THERMAL_TYPE_NI,
  1137. THERMAL_TYPE_SI,
  1138. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1139. THERMAL_TYPE_CI,
  1140. THERMAL_TYPE_KV,
  1141. };
  1142. enum amdgpu_dpm_auto_throttle_src {
  1143. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1144. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1145. };
  1146. enum amdgpu_dpm_event_src {
  1147. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1148. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1149. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1150. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1151. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1152. };
  1153. #define AMDGPU_MAX_VCE_LEVELS 6
  1154. enum amdgpu_vce_level {
  1155. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1156. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1157. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1158. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1159. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1160. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1161. };
  1162. struct amdgpu_ps {
  1163. u32 caps; /* vbios flags */
  1164. u32 class; /* vbios flags */
  1165. u32 class2; /* vbios flags */
  1166. /* UVD clocks */
  1167. u32 vclk;
  1168. u32 dclk;
  1169. /* VCE clocks */
  1170. u32 evclk;
  1171. u32 ecclk;
  1172. bool vce_active;
  1173. enum amdgpu_vce_level vce_level;
  1174. /* asic priv */
  1175. void *ps_priv;
  1176. };
  1177. struct amdgpu_dpm_thermal {
  1178. /* thermal interrupt work */
  1179. struct work_struct work;
  1180. /* low temperature threshold */
  1181. int min_temp;
  1182. /* high temperature threshold */
  1183. int max_temp;
  1184. /* was last interrupt low to high or high to low */
  1185. bool high_to_low;
  1186. /* interrupt source */
  1187. struct amdgpu_irq_src irq;
  1188. };
  1189. enum amdgpu_clk_action
  1190. {
  1191. AMDGPU_SCLK_UP = 1,
  1192. AMDGPU_SCLK_DOWN
  1193. };
  1194. struct amdgpu_blacklist_clocks
  1195. {
  1196. u32 sclk;
  1197. u32 mclk;
  1198. enum amdgpu_clk_action action;
  1199. };
  1200. struct amdgpu_clock_and_voltage_limits {
  1201. u32 sclk;
  1202. u32 mclk;
  1203. u16 vddc;
  1204. u16 vddci;
  1205. };
  1206. struct amdgpu_clock_array {
  1207. u32 count;
  1208. u32 *values;
  1209. };
  1210. struct amdgpu_clock_voltage_dependency_entry {
  1211. u32 clk;
  1212. u16 v;
  1213. };
  1214. struct amdgpu_clock_voltage_dependency_table {
  1215. u32 count;
  1216. struct amdgpu_clock_voltage_dependency_entry *entries;
  1217. };
  1218. union amdgpu_cac_leakage_entry {
  1219. struct {
  1220. u16 vddc;
  1221. u32 leakage;
  1222. };
  1223. struct {
  1224. u16 vddc1;
  1225. u16 vddc2;
  1226. u16 vddc3;
  1227. };
  1228. };
  1229. struct amdgpu_cac_leakage_table {
  1230. u32 count;
  1231. union amdgpu_cac_leakage_entry *entries;
  1232. };
  1233. struct amdgpu_phase_shedding_limits_entry {
  1234. u16 voltage;
  1235. u32 sclk;
  1236. u32 mclk;
  1237. };
  1238. struct amdgpu_phase_shedding_limits_table {
  1239. u32 count;
  1240. struct amdgpu_phase_shedding_limits_entry *entries;
  1241. };
  1242. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1243. u32 vclk;
  1244. u32 dclk;
  1245. u16 v;
  1246. };
  1247. struct amdgpu_uvd_clock_voltage_dependency_table {
  1248. u8 count;
  1249. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1250. };
  1251. struct amdgpu_vce_clock_voltage_dependency_entry {
  1252. u32 ecclk;
  1253. u32 evclk;
  1254. u16 v;
  1255. };
  1256. struct amdgpu_vce_clock_voltage_dependency_table {
  1257. u8 count;
  1258. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1259. };
  1260. struct amdgpu_ppm_table {
  1261. u8 ppm_design;
  1262. u16 cpu_core_number;
  1263. u32 platform_tdp;
  1264. u32 small_ac_platform_tdp;
  1265. u32 platform_tdc;
  1266. u32 small_ac_platform_tdc;
  1267. u32 apu_tdp;
  1268. u32 dgpu_tdp;
  1269. u32 dgpu_ulv_power;
  1270. u32 tj_max;
  1271. };
  1272. struct amdgpu_cac_tdp_table {
  1273. u16 tdp;
  1274. u16 configurable_tdp;
  1275. u16 tdc;
  1276. u16 battery_power_limit;
  1277. u16 small_power_limit;
  1278. u16 low_cac_leakage;
  1279. u16 high_cac_leakage;
  1280. u16 maximum_power_delivery_limit;
  1281. };
  1282. struct amdgpu_dpm_dynamic_state {
  1283. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1284. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1285. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1286. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1287. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1288. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1289. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1290. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1291. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1292. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1293. struct amdgpu_clock_array valid_sclk_values;
  1294. struct amdgpu_clock_array valid_mclk_values;
  1295. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1296. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1297. u32 mclk_sclk_ratio;
  1298. u32 sclk_mclk_delta;
  1299. u16 vddc_vddci_delta;
  1300. u16 min_vddc_for_pcie_gen2;
  1301. struct amdgpu_cac_leakage_table cac_leakage_table;
  1302. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1303. struct amdgpu_ppm_table *ppm_table;
  1304. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1305. };
  1306. struct amdgpu_dpm_fan {
  1307. u16 t_min;
  1308. u16 t_med;
  1309. u16 t_high;
  1310. u16 pwm_min;
  1311. u16 pwm_med;
  1312. u16 pwm_high;
  1313. u8 t_hyst;
  1314. u32 cycle_delay;
  1315. u16 t_max;
  1316. u8 control_mode;
  1317. u16 default_max_fan_pwm;
  1318. u16 default_fan_output_sensitivity;
  1319. u16 fan_output_sensitivity;
  1320. bool ucode_fan_control;
  1321. };
  1322. enum amdgpu_pcie_gen {
  1323. AMDGPU_PCIE_GEN1 = 0,
  1324. AMDGPU_PCIE_GEN2 = 1,
  1325. AMDGPU_PCIE_GEN3 = 2,
  1326. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1327. };
  1328. enum amdgpu_dpm_forced_level {
  1329. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1330. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1331. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1332. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1333. };
  1334. struct amdgpu_vce_state {
  1335. /* vce clocks */
  1336. u32 evclk;
  1337. u32 ecclk;
  1338. /* gpu clocks */
  1339. u32 sclk;
  1340. u32 mclk;
  1341. u8 clk_idx;
  1342. u8 pstate;
  1343. };
  1344. struct amdgpu_dpm_funcs {
  1345. int (*get_temperature)(struct amdgpu_device *adev);
  1346. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1347. int (*set_power_state)(struct amdgpu_device *adev);
  1348. void (*post_set_power_state)(struct amdgpu_device *adev);
  1349. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1350. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1351. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1352. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1353. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1354. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1355. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1356. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1357. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1358. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1359. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1360. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1361. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1362. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1363. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1364. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1365. int (*get_sclk_od)(struct amdgpu_device *adev);
  1366. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1367. int (*get_mclk_od)(struct amdgpu_device *adev);
  1368. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1369. };
  1370. struct amdgpu_dpm {
  1371. struct amdgpu_ps *ps;
  1372. /* number of valid power states */
  1373. int num_ps;
  1374. /* current power state that is active */
  1375. struct amdgpu_ps *current_ps;
  1376. /* requested power state */
  1377. struct amdgpu_ps *requested_ps;
  1378. /* boot up power state */
  1379. struct amdgpu_ps *boot_ps;
  1380. /* default uvd power state */
  1381. struct amdgpu_ps *uvd_ps;
  1382. /* vce requirements */
  1383. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1384. enum amdgpu_vce_level vce_level;
  1385. enum amd_pm_state_type state;
  1386. enum amd_pm_state_type user_state;
  1387. u32 platform_caps;
  1388. u32 voltage_response_time;
  1389. u32 backbias_response_time;
  1390. void *priv;
  1391. u32 new_active_crtcs;
  1392. int new_active_crtc_count;
  1393. u32 current_active_crtcs;
  1394. int current_active_crtc_count;
  1395. struct amdgpu_dpm_dynamic_state dyn_state;
  1396. struct amdgpu_dpm_fan fan;
  1397. u32 tdp_limit;
  1398. u32 near_tdp_limit;
  1399. u32 near_tdp_limit_adjusted;
  1400. u32 sq_ramping_threshold;
  1401. u32 cac_leakage;
  1402. u16 tdp_od_limit;
  1403. u32 tdp_adjustment;
  1404. u16 load_line_slope;
  1405. bool power_control;
  1406. bool ac_power;
  1407. /* special states active */
  1408. bool thermal_active;
  1409. bool uvd_active;
  1410. bool vce_active;
  1411. /* thermal handling */
  1412. struct amdgpu_dpm_thermal thermal;
  1413. /* forced levels */
  1414. enum amdgpu_dpm_forced_level forced_level;
  1415. };
  1416. struct amdgpu_pm {
  1417. struct mutex mutex;
  1418. u32 current_sclk;
  1419. u32 current_mclk;
  1420. u32 default_sclk;
  1421. u32 default_mclk;
  1422. struct amdgpu_i2c_chan *i2c_bus;
  1423. /* internal thermal controller on rv6xx+ */
  1424. enum amdgpu_int_thermal_type int_thermal_type;
  1425. struct device *int_hwmon_dev;
  1426. /* fan control parameters */
  1427. bool no_fan;
  1428. u8 fan_pulses_per_revolution;
  1429. u8 fan_min_rpm;
  1430. u8 fan_max_rpm;
  1431. /* dpm */
  1432. bool dpm_enabled;
  1433. bool sysfs_initialized;
  1434. struct amdgpu_dpm dpm;
  1435. const struct firmware *fw; /* SMC firmware */
  1436. uint32_t fw_version;
  1437. const struct amdgpu_dpm_funcs *funcs;
  1438. uint32_t pcie_gen_mask;
  1439. uint32_t pcie_mlw_mask;
  1440. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1441. };
  1442. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1443. /*
  1444. * UVD
  1445. */
  1446. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1447. #define AMDGPU_MAX_UVD_HANDLES 40
  1448. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1449. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1450. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1451. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1452. struct amdgpu_uvd {
  1453. struct amdgpu_bo *vcpu_bo;
  1454. void *cpu_addr;
  1455. uint64_t gpu_addr;
  1456. unsigned fw_version;
  1457. void *saved_bo;
  1458. unsigned max_handles;
  1459. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1460. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1461. struct delayed_work idle_work;
  1462. const struct firmware *fw; /* UVD firmware */
  1463. struct amdgpu_ring ring;
  1464. struct amdgpu_irq_src irq;
  1465. bool address_64_bit;
  1466. bool use_ctx_buf;
  1467. struct amd_sched_entity entity;
  1468. uint32_t srbm_soft_reset;
  1469. };
  1470. /*
  1471. * VCE
  1472. */
  1473. #define AMDGPU_MAX_VCE_HANDLES 16
  1474. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1475. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1476. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1477. struct amdgpu_vce {
  1478. struct amdgpu_bo *vcpu_bo;
  1479. uint64_t gpu_addr;
  1480. unsigned fw_version;
  1481. unsigned fb_version;
  1482. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1483. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1484. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1485. struct delayed_work idle_work;
  1486. struct mutex idle_mutex;
  1487. const struct firmware *fw; /* VCE firmware */
  1488. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1489. struct amdgpu_irq_src irq;
  1490. unsigned harvest_config;
  1491. struct amd_sched_entity entity;
  1492. uint32_t srbm_soft_reset;
  1493. unsigned num_rings;
  1494. };
  1495. /*
  1496. * SDMA
  1497. */
  1498. struct amdgpu_sdma_instance {
  1499. /* SDMA firmware */
  1500. const struct firmware *fw;
  1501. uint32_t fw_version;
  1502. uint32_t feature_version;
  1503. struct amdgpu_ring ring;
  1504. bool burst_nop;
  1505. };
  1506. struct amdgpu_sdma {
  1507. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1508. struct amdgpu_irq_src trap_irq;
  1509. struct amdgpu_irq_src illegal_inst_irq;
  1510. int num_instances;
  1511. uint32_t srbm_soft_reset;
  1512. };
  1513. /*
  1514. * Firmware
  1515. */
  1516. struct amdgpu_firmware {
  1517. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1518. bool smu_load;
  1519. struct amdgpu_bo *fw_buf;
  1520. unsigned int fw_size;
  1521. };
  1522. /*
  1523. * Benchmarking
  1524. */
  1525. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1526. /*
  1527. * Testing
  1528. */
  1529. void amdgpu_test_moves(struct amdgpu_device *adev);
  1530. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1531. struct amdgpu_ring *cpA,
  1532. struct amdgpu_ring *cpB);
  1533. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1534. /*
  1535. * MMU Notifier
  1536. */
  1537. #if defined(CONFIG_MMU_NOTIFIER)
  1538. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1539. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1540. #else
  1541. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1542. {
  1543. return -ENODEV;
  1544. }
  1545. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1546. #endif
  1547. /*
  1548. * Debugfs
  1549. */
  1550. struct amdgpu_debugfs {
  1551. const struct drm_info_list *files;
  1552. unsigned num_files;
  1553. };
  1554. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1555. const struct drm_info_list *files,
  1556. unsigned nfiles);
  1557. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1558. #if defined(CONFIG_DEBUG_FS)
  1559. int amdgpu_debugfs_init(struct drm_minor *minor);
  1560. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1561. #endif
  1562. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1563. /*
  1564. * amdgpu smumgr functions
  1565. */
  1566. struct amdgpu_smumgr_funcs {
  1567. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1568. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1569. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1570. };
  1571. /*
  1572. * amdgpu smumgr
  1573. */
  1574. struct amdgpu_smumgr {
  1575. struct amdgpu_bo *toc_buf;
  1576. struct amdgpu_bo *smu_buf;
  1577. /* asic priv smu data */
  1578. void *priv;
  1579. spinlock_t smu_lock;
  1580. /* smumgr functions */
  1581. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1582. /* ucode loading complete flag */
  1583. uint32_t fw_flags;
  1584. };
  1585. /*
  1586. * ASIC specific register table accessible by UMD
  1587. */
  1588. struct amdgpu_allowed_register_entry {
  1589. uint32_t reg_offset;
  1590. bool untouched;
  1591. bool grbm_indexed;
  1592. };
  1593. /*
  1594. * ASIC specific functions.
  1595. */
  1596. struct amdgpu_asic_funcs {
  1597. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1598. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1599. u8 *bios, u32 length_bytes);
  1600. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1601. u32 sh_num, u32 reg_offset, u32 *value);
  1602. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1603. int (*reset)(struct amdgpu_device *adev);
  1604. /* get the reference clock */
  1605. u32 (*get_xclk)(struct amdgpu_device *adev);
  1606. /* MM block clocks */
  1607. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1608. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1609. /* query virtual capabilities */
  1610. u32 (*get_virtual_caps)(struct amdgpu_device *adev);
  1611. };
  1612. /*
  1613. * IOCTL.
  1614. */
  1615. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1616. struct drm_file *filp);
  1617. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1618. struct drm_file *filp);
  1619. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1620. struct drm_file *filp);
  1621. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1622. struct drm_file *filp);
  1623. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1624. struct drm_file *filp);
  1625. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1626. struct drm_file *filp);
  1627. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1628. struct drm_file *filp);
  1629. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1630. struct drm_file *filp);
  1631. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1632. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1633. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1634. struct drm_file *filp);
  1635. /* VRAM scratch page for HDP bug, default vram page */
  1636. struct amdgpu_vram_scratch {
  1637. struct amdgpu_bo *robj;
  1638. volatile uint32_t *ptr;
  1639. u64 gpu_addr;
  1640. };
  1641. /*
  1642. * ACPI
  1643. */
  1644. struct amdgpu_atif_notification_cfg {
  1645. bool enabled;
  1646. int command_code;
  1647. };
  1648. struct amdgpu_atif_notifications {
  1649. bool display_switch;
  1650. bool expansion_mode_change;
  1651. bool thermal_state;
  1652. bool forced_power_state;
  1653. bool system_power_state;
  1654. bool display_conf_change;
  1655. bool px_gfx_switch;
  1656. bool brightness_change;
  1657. bool dgpu_display_event;
  1658. };
  1659. struct amdgpu_atif_functions {
  1660. bool system_params;
  1661. bool sbios_requests;
  1662. bool select_active_disp;
  1663. bool lid_state;
  1664. bool get_tv_standard;
  1665. bool set_tv_standard;
  1666. bool get_panel_expansion_mode;
  1667. bool set_panel_expansion_mode;
  1668. bool temperature_change;
  1669. bool graphics_device_types;
  1670. };
  1671. struct amdgpu_atif {
  1672. struct amdgpu_atif_notifications notifications;
  1673. struct amdgpu_atif_functions functions;
  1674. struct amdgpu_atif_notification_cfg notification_cfg;
  1675. struct amdgpu_encoder *encoder_for_bl;
  1676. };
  1677. struct amdgpu_atcs_functions {
  1678. bool get_ext_state;
  1679. bool pcie_perf_req;
  1680. bool pcie_dev_rdy;
  1681. bool pcie_bus_width;
  1682. };
  1683. struct amdgpu_atcs {
  1684. struct amdgpu_atcs_functions functions;
  1685. };
  1686. /*
  1687. * CGS
  1688. */
  1689. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1690. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1691. /* GPU virtualization */
  1692. #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
  1693. #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
  1694. struct amdgpu_virtualization {
  1695. bool supports_sr_iov;
  1696. bool is_virtual;
  1697. u32 caps;
  1698. };
  1699. /*
  1700. * Core structure, functions and helpers.
  1701. */
  1702. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1703. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1704. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1705. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1706. struct amdgpu_ip_block_status {
  1707. bool valid;
  1708. bool sw;
  1709. bool hw;
  1710. bool hang;
  1711. };
  1712. struct amdgpu_device {
  1713. struct device *dev;
  1714. struct drm_device *ddev;
  1715. struct pci_dev *pdev;
  1716. #ifdef CONFIG_DRM_AMD_ACP
  1717. struct amdgpu_acp acp;
  1718. #endif
  1719. /* ASIC */
  1720. enum amd_asic_type asic_type;
  1721. uint32_t family;
  1722. uint32_t rev_id;
  1723. uint32_t external_rev_id;
  1724. unsigned long flags;
  1725. int usec_timeout;
  1726. const struct amdgpu_asic_funcs *asic_funcs;
  1727. bool shutdown;
  1728. bool need_dma32;
  1729. bool accel_working;
  1730. struct work_struct reset_work;
  1731. struct notifier_block acpi_nb;
  1732. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1733. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1734. unsigned debugfs_count;
  1735. #if defined(CONFIG_DEBUG_FS)
  1736. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1737. #endif
  1738. struct amdgpu_atif atif;
  1739. struct amdgpu_atcs atcs;
  1740. struct mutex srbm_mutex;
  1741. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1742. struct mutex grbm_idx_mutex;
  1743. struct dev_pm_domain vga_pm_domain;
  1744. bool have_disp_power_ref;
  1745. /* BIOS */
  1746. uint8_t *bios;
  1747. bool is_atom_bios;
  1748. struct amdgpu_bo *stollen_vga_memory;
  1749. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1750. /* Register/doorbell mmio */
  1751. resource_size_t rmmio_base;
  1752. resource_size_t rmmio_size;
  1753. void __iomem *rmmio;
  1754. /* protects concurrent MM_INDEX/DATA based register access */
  1755. spinlock_t mmio_idx_lock;
  1756. /* protects concurrent SMC based register access */
  1757. spinlock_t smc_idx_lock;
  1758. amdgpu_rreg_t smc_rreg;
  1759. amdgpu_wreg_t smc_wreg;
  1760. /* protects concurrent PCIE register access */
  1761. spinlock_t pcie_idx_lock;
  1762. amdgpu_rreg_t pcie_rreg;
  1763. amdgpu_wreg_t pcie_wreg;
  1764. /* protects concurrent UVD register access */
  1765. spinlock_t uvd_ctx_idx_lock;
  1766. amdgpu_rreg_t uvd_ctx_rreg;
  1767. amdgpu_wreg_t uvd_ctx_wreg;
  1768. /* protects concurrent DIDT register access */
  1769. spinlock_t didt_idx_lock;
  1770. amdgpu_rreg_t didt_rreg;
  1771. amdgpu_wreg_t didt_wreg;
  1772. /* protects concurrent gc_cac register access */
  1773. spinlock_t gc_cac_idx_lock;
  1774. amdgpu_rreg_t gc_cac_rreg;
  1775. amdgpu_wreg_t gc_cac_wreg;
  1776. /* protects concurrent ENDPOINT (audio) register access */
  1777. spinlock_t audio_endpt_idx_lock;
  1778. amdgpu_block_rreg_t audio_endpt_rreg;
  1779. amdgpu_block_wreg_t audio_endpt_wreg;
  1780. void __iomem *rio_mem;
  1781. resource_size_t rio_mem_size;
  1782. struct amdgpu_doorbell doorbell;
  1783. /* clock/pll info */
  1784. struct amdgpu_clock clock;
  1785. /* MC */
  1786. struct amdgpu_mc mc;
  1787. struct amdgpu_gart gart;
  1788. struct amdgpu_dummy_page dummy_page;
  1789. struct amdgpu_vm_manager vm_manager;
  1790. /* memory management */
  1791. struct amdgpu_mman mman;
  1792. struct amdgpu_vram_scratch vram_scratch;
  1793. struct amdgpu_wb wb;
  1794. atomic64_t vram_usage;
  1795. atomic64_t vram_vis_usage;
  1796. atomic64_t gtt_usage;
  1797. atomic64_t num_bytes_moved;
  1798. atomic64_t num_evictions;
  1799. atomic_t gpu_reset_counter;
  1800. /* display */
  1801. bool enable_virtual_display;
  1802. struct amdgpu_mode_info mode_info;
  1803. struct work_struct hotplug_work;
  1804. struct amdgpu_irq_src crtc_irq;
  1805. struct amdgpu_irq_src pageflip_irq;
  1806. struct amdgpu_irq_src hpd_irq;
  1807. /* rings */
  1808. u64 fence_context;
  1809. unsigned num_rings;
  1810. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1811. bool ib_pool_ready;
  1812. struct amdgpu_sa_manager ring_tmp_bo;
  1813. /* interrupts */
  1814. struct amdgpu_irq irq;
  1815. /* powerplay */
  1816. struct amd_powerplay powerplay;
  1817. bool pp_enabled;
  1818. bool pp_force_state_enabled;
  1819. /* dpm */
  1820. struct amdgpu_pm pm;
  1821. u32 cg_flags;
  1822. u32 pg_flags;
  1823. /* amdgpu smumgr */
  1824. struct amdgpu_smumgr smu;
  1825. /* gfx */
  1826. struct amdgpu_gfx gfx;
  1827. /* sdma */
  1828. struct amdgpu_sdma sdma;
  1829. /* uvd */
  1830. struct amdgpu_uvd uvd;
  1831. /* vce */
  1832. struct amdgpu_vce vce;
  1833. /* firmwares */
  1834. struct amdgpu_firmware firmware;
  1835. /* GDS */
  1836. struct amdgpu_gds gds;
  1837. const struct amdgpu_ip_block_version *ip_blocks;
  1838. int num_ip_blocks;
  1839. struct amdgpu_ip_block_status *ip_block_status;
  1840. struct mutex mn_lock;
  1841. DECLARE_HASHTABLE(mn_hash, 7);
  1842. /* tracking pinned memory */
  1843. u64 vram_pin_size;
  1844. u64 invisible_pin_size;
  1845. u64 gart_pin_size;
  1846. /* amdkfd interface */
  1847. struct kfd_dev *kfd;
  1848. struct amdgpu_virtualization virtualization;
  1849. /* link all shadow bo */
  1850. struct list_head shadow_list;
  1851. struct mutex shadow_list_lock;
  1852. };
  1853. bool amdgpu_device_is_px(struct drm_device *dev);
  1854. int amdgpu_device_init(struct amdgpu_device *adev,
  1855. struct drm_device *ddev,
  1856. struct pci_dev *pdev,
  1857. uint32_t flags);
  1858. void amdgpu_device_fini(struct amdgpu_device *adev);
  1859. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1860. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1861. bool always_indirect);
  1862. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1863. bool always_indirect);
  1864. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1865. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1866. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1867. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1868. /*
  1869. * Registers read & write functions.
  1870. */
  1871. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1872. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1873. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1874. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1875. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1876. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1877. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1878. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1879. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1880. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1881. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1882. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1883. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1884. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1885. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1886. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1887. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1888. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1889. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1890. #define WREG32_P(reg, val, mask) \
  1891. do { \
  1892. uint32_t tmp_ = RREG32(reg); \
  1893. tmp_ &= (mask); \
  1894. tmp_ |= ((val) & ~(mask)); \
  1895. WREG32(reg, tmp_); \
  1896. } while (0)
  1897. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1898. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1899. #define WREG32_PLL_P(reg, val, mask) \
  1900. do { \
  1901. uint32_t tmp_ = RREG32_PLL(reg); \
  1902. tmp_ &= (mask); \
  1903. tmp_ |= ((val) & ~(mask)); \
  1904. WREG32_PLL(reg, tmp_); \
  1905. } while (0)
  1906. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1907. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1908. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1909. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1910. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1911. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1912. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1913. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1914. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1915. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1916. #define REG_GET_FIELD(value, reg, field) \
  1917. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1918. #define WREG32_FIELD(reg, field, val) \
  1919. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1920. /*
  1921. * BIOS helpers.
  1922. */
  1923. #define RBIOS8(i) (adev->bios[i])
  1924. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1925. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1926. /*
  1927. * RING helpers.
  1928. */
  1929. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1930. {
  1931. if (ring->count_dw <= 0)
  1932. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1933. ring->ring[ring->wptr++] = v;
  1934. ring->wptr &= ring->ptr_mask;
  1935. ring->count_dw--;
  1936. }
  1937. static inline struct amdgpu_sdma_instance *
  1938. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1939. {
  1940. struct amdgpu_device *adev = ring->adev;
  1941. int i;
  1942. for (i = 0; i < adev->sdma.num_instances; i++)
  1943. if (&adev->sdma.instance[i].ring == ring)
  1944. break;
  1945. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1946. return &adev->sdma.instance[i];
  1947. else
  1948. return NULL;
  1949. }
  1950. /*
  1951. * ASICs macro.
  1952. */
  1953. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1954. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1955. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1956. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1957. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1958. #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
  1959. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1960. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1961. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1962. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1963. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1964. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1965. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1966. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1967. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1968. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1969. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1970. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1971. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1972. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1973. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1974. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1975. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1976. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1977. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1978. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1979. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1980. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1981. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1982. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1983. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1984. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1985. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1986. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1987. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1988. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1989. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1990. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1991. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1992. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1993. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1994. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1995. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1996. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1997. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1998. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1999. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2000. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2001. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2002. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2003. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2004. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2005. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2006. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2007. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2008. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2009. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2010. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2011. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2012. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2013. #define amdgpu_dpm_get_temperature(adev) \
  2014. ((adev)->pp_enabled ? \
  2015. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2016. (adev)->pm.funcs->get_temperature((adev)))
  2017. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2018. ((adev)->pp_enabled ? \
  2019. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2020. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2021. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2022. ((adev)->pp_enabled ? \
  2023. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2024. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2025. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2026. ((adev)->pp_enabled ? \
  2027. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2028. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2029. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2030. ((adev)->pp_enabled ? \
  2031. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2032. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2033. #define amdgpu_dpm_get_sclk(adev, l) \
  2034. ((adev)->pp_enabled ? \
  2035. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2036. (adev)->pm.funcs->get_sclk((adev), (l)))
  2037. #define amdgpu_dpm_get_mclk(adev, l) \
  2038. ((adev)->pp_enabled ? \
  2039. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2040. (adev)->pm.funcs->get_mclk((adev), (l)))
  2041. #define amdgpu_dpm_force_performance_level(adev, l) \
  2042. ((adev)->pp_enabled ? \
  2043. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2044. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2045. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2046. ((adev)->pp_enabled ? \
  2047. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2048. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2049. #define amdgpu_dpm_powergate_vce(adev, g) \
  2050. ((adev)->pp_enabled ? \
  2051. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2052. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2053. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2054. ((adev)->pp_enabled ? \
  2055. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2056. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2057. #define amdgpu_dpm_get_current_power_state(adev) \
  2058. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2059. #define amdgpu_dpm_get_performance_level(adev) \
  2060. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2061. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2062. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2063. #define amdgpu_dpm_get_pp_table(adev, table) \
  2064. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2065. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2066. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2067. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2068. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2069. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2070. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2071. #define amdgpu_dpm_get_sclk_od(adev) \
  2072. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2073. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2074. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2075. #define amdgpu_dpm_get_mclk_od(adev) \
  2076. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2077. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2078. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2079. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2080. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2081. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2082. /* Common functions */
  2083. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2084. bool amdgpu_need_backup(struct amdgpu_device *adev);
  2085. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2086. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2087. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2088. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2089. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2090. u32 ip_instance, u32 ring,
  2091. struct amdgpu_ring **out_ring);
  2092. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2093. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2094. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2095. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2096. uint32_t flags);
  2097. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2098. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2099. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2100. unsigned long end);
  2101. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2102. int *last_invalidated);
  2103. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2104. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2105. struct ttm_mem_reg *mem);
  2106. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2107. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2108. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2109. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
  2110. int amdgpu_ttm_global_init(struct amdgpu_device *adev);
  2111. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2112. const u32 *registers,
  2113. const u32 array_size);
  2114. bool amdgpu_device_is_px(struct drm_device *dev);
  2115. /* atpx handler */
  2116. #if defined(CONFIG_VGA_SWITCHEROO)
  2117. void amdgpu_register_atpx_handler(void);
  2118. void amdgpu_unregister_atpx_handler(void);
  2119. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2120. bool amdgpu_is_atpx_hybrid(void);
  2121. #else
  2122. static inline void amdgpu_register_atpx_handler(void) {}
  2123. static inline void amdgpu_unregister_atpx_handler(void) {}
  2124. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2125. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2126. #endif
  2127. /*
  2128. * KMS
  2129. */
  2130. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2131. extern const int amdgpu_max_kms_ioctl;
  2132. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2133. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2134. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2135. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2136. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2137. struct drm_file *file_priv);
  2138. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2139. struct drm_file *file_priv);
  2140. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  2141. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  2142. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2143. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2144. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2145. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2146. int *max_error,
  2147. struct timeval *vblank_time,
  2148. unsigned flags);
  2149. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2150. unsigned long arg);
  2151. /*
  2152. * functions used by amdgpu_encoder.c
  2153. */
  2154. struct amdgpu_afmt_acr {
  2155. u32 clock;
  2156. int n_32khz;
  2157. int cts_32khz;
  2158. int n_44_1khz;
  2159. int cts_44_1khz;
  2160. int n_48khz;
  2161. int cts_48khz;
  2162. };
  2163. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2164. /* amdgpu_acpi.c */
  2165. #if defined(CONFIG_ACPI)
  2166. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2167. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2168. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2169. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2170. u8 perf_req, bool advertise);
  2171. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2172. #else
  2173. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2174. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2175. #endif
  2176. struct amdgpu_bo_va_mapping *
  2177. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2178. uint64_t addr, struct amdgpu_bo **bo);
  2179. #include "amdgpu_object.h"
  2180. #endif