intel_hdmi.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include <drm/drm_scdc_helper.h>
  37. #include "intel_drv.h"
  38. #include <drm/i915_drm.h>
  39. #include <drm/intel_lpe_audio.h>
  40. #include "i915_drv.h"
  41. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  42. {
  43. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  44. }
  45. static void
  46. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  47. {
  48. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  49. struct drm_i915_private *dev_priv = to_i915(dev);
  50. uint32_t enabled_bits;
  51. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  52. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  53. "HDMI port enabled, expecting disabled\n");
  54. }
  55. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  56. {
  57. struct intel_digital_port *intel_dig_port =
  58. container_of(encoder, struct intel_digital_port, base.base);
  59. return &intel_dig_port->hdmi;
  60. }
  61. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  62. {
  63. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  64. }
  65. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  66. {
  67. switch (type) {
  68. case HDMI_INFOFRAME_TYPE_AVI:
  69. return VIDEO_DIP_SELECT_AVI;
  70. case HDMI_INFOFRAME_TYPE_SPD:
  71. return VIDEO_DIP_SELECT_SPD;
  72. case HDMI_INFOFRAME_TYPE_VENDOR:
  73. return VIDEO_DIP_SELECT_VENDOR;
  74. default:
  75. MISSING_CASE(type);
  76. return 0;
  77. }
  78. }
  79. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  80. {
  81. switch (type) {
  82. case HDMI_INFOFRAME_TYPE_AVI:
  83. return VIDEO_DIP_ENABLE_AVI;
  84. case HDMI_INFOFRAME_TYPE_SPD:
  85. return VIDEO_DIP_ENABLE_SPD;
  86. case HDMI_INFOFRAME_TYPE_VENDOR:
  87. return VIDEO_DIP_ENABLE_VENDOR;
  88. default:
  89. MISSING_CASE(type);
  90. return 0;
  91. }
  92. }
  93. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  94. {
  95. switch (type) {
  96. case HDMI_INFOFRAME_TYPE_AVI:
  97. return VIDEO_DIP_ENABLE_AVI_HSW;
  98. case HDMI_INFOFRAME_TYPE_SPD:
  99. return VIDEO_DIP_ENABLE_SPD_HSW;
  100. case HDMI_INFOFRAME_TYPE_VENDOR:
  101. return VIDEO_DIP_ENABLE_VS_HSW;
  102. default:
  103. MISSING_CASE(type);
  104. return 0;
  105. }
  106. }
  107. static i915_reg_t
  108. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  109. enum transcoder cpu_transcoder,
  110. enum hdmi_infoframe_type type,
  111. int i)
  112. {
  113. switch (type) {
  114. case HDMI_INFOFRAME_TYPE_AVI:
  115. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_SPD:
  117. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  118. case HDMI_INFOFRAME_TYPE_VENDOR:
  119. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  120. default:
  121. MISSING_CASE(type);
  122. return INVALID_MMIO_REG;
  123. }
  124. }
  125. static void g4x_write_infoframe(struct drm_encoder *encoder,
  126. const struct intel_crtc_state *crtc_state,
  127. enum hdmi_infoframe_type type,
  128. const void *frame, ssize_t len)
  129. {
  130. const uint32_t *data = frame;
  131. struct drm_device *dev = encoder->dev;
  132. struct drm_i915_private *dev_priv = to_i915(dev);
  133. u32 val = I915_READ(VIDEO_DIP_CTL);
  134. int i;
  135. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  136. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  137. val |= g4x_infoframe_index(type);
  138. val &= ~g4x_infoframe_enable(type);
  139. I915_WRITE(VIDEO_DIP_CTL, val);
  140. mmiowb();
  141. for (i = 0; i < len; i += 4) {
  142. I915_WRITE(VIDEO_DIP_DATA, *data);
  143. data++;
  144. }
  145. /* Write every possible data byte to force correct ECC calculation. */
  146. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  147. I915_WRITE(VIDEO_DIP_DATA, 0);
  148. mmiowb();
  149. val |= g4x_infoframe_enable(type);
  150. val &= ~VIDEO_DIP_FREQ_MASK;
  151. val |= VIDEO_DIP_FREQ_VSYNC;
  152. I915_WRITE(VIDEO_DIP_CTL, val);
  153. POSTING_READ(VIDEO_DIP_CTL);
  154. }
  155. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  156. const struct intel_crtc_state *pipe_config)
  157. {
  158. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  159. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  160. u32 val = I915_READ(VIDEO_DIP_CTL);
  161. if ((val & VIDEO_DIP_ENABLE) == 0)
  162. return false;
  163. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  164. return false;
  165. return val & (VIDEO_DIP_ENABLE_AVI |
  166. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  167. }
  168. static void ibx_write_infoframe(struct drm_encoder *encoder,
  169. const struct intel_crtc_state *crtc_state,
  170. enum hdmi_infoframe_type type,
  171. const void *frame, ssize_t len)
  172. {
  173. const uint32_t *data = frame;
  174. struct drm_device *dev = encoder->dev;
  175. struct drm_i915_private *dev_priv = to_i915(dev);
  176. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  177. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  178. u32 val = I915_READ(reg);
  179. int i;
  180. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  181. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  182. val |= g4x_infoframe_index(type);
  183. val &= ~g4x_infoframe_enable(type);
  184. I915_WRITE(reg, val);
  185. mmiowb();
  186. for (i = 0; i < len; i += 4) {
  187. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  188. data++;
  189. }
  190. /* Write every possible data byte to force correct ECC calculation. */
  191. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  192. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  193. mmiowb();
  194. val |= g4x_infoframe_enable(type);
  195. val &= ~VIDEO_DIP_FREQ_MASK;
  196. val |= VIDEO_DIP_FREQ_VSYNC;
  197. I915_WRITE(reg, val);
  198. POSTING_READ(reg);
  199. }
  200. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  201. const struct intel_crtc_state *pipe_config)
  202. {
  203. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  204. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  205. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  206. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  207. u32 val = I915_READ(reg);
  208. if ((val & VIDEO_DIP_ENABLE) == 0)
  209. return false;
  210. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  211. return false;
  212. return val & (VIDEO_DIP_ENABLE_AVI |
  213. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  214. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  215. }
  216. static void cpt_write_infoframe(struct drm_encoder *encoder,
  217. const struct intel_crtc_state *crtc_state,
  218. enum hdmi_infoframe_type type,
  219. const void *frame, ssize_t len)
  220. {
  221. const uint32_t *data = frame;
  222. struct drm_device *dev = encoder->dev;
  223. struct drm_i915_private *dev_priv = to_i915(dev);
  224. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  225. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  226. u32 val = I915_READ(reg);
  227. int i;
  228. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  229. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  230. val |= g4x_infoframe_index(type);
  231. /* The DIP control register spec says that we need to update the AVI
  232. * infoframe without clearing its enable bit */
  233. if (type != HDMI_INFOFRAME_TYPE_AVI)
  234. val &= ~g4x_infoframe_enable(type);
  235. I915_WRITE(reg, val);
  236. mmiowb();
  237. for (i = 0; i < len; i += 4) {
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  239. data++;
  240. }
  241. /* Write every possible data byte to force correct ECC calculation. */
  242. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  243. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  244. mmiowb();
  245. val |= g4x_infoframe_enable(type);
  246. val &= ~VIDEO_DIP_FREQ_MASK;
  247. val |= VIDEO_DIP_FREQ_VSYNC;
  248. I915_WRITE(reg, val);
  249. POSTING_READ(reg);
  250. }
  251. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  252. const struct intel_crtc_state *pipe_config)
  253. {
  254. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  255. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  256. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  257. if ((val & VIDEO_DIP_ENABLE) == 0)
  258. return false;
  259. return val & (VIDEO_DIP_ENABLE_AVI |
  260. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  261. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  262. }
  263. static void vlv_write_infoframe(struct drm_encoder *encoder,
  264. const struct intel_crtc_state *crtc_state,
  265. enum hdmi_infoframe_type type,
  266. const void *frame, ssize_t len)
  267. {
  268. const uint32_t *data = frame;
  269. struct drm_device *dev = encoder->dev;
  270. struct drm_i915_private *dev_priv = to_i915(dev);
  271. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  272. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  273. u32 val = I915_READ(reg);
  274. int i;
  275. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  276. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  277. val |= g4x_infoframe_index(type);
  278. val &= ~g4x_infoframe_enable(type);
  279. I915_WRITE(reg, val);
  280. mmiowb();
  281. for (i = 0; i < len; i += 4) {
  282. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  283. data++;
  284. }
  285. /* Write every possible data byte to force correct ECC calculation. */
  286. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  287. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  288. mmiowb();
  289. val |= g4x_infoframe_enable(type);
  290. val &= ~VIDEO_DIP_FREQ_MASK;
  291. val |= VIDEO_DIP_FREQ_VSYNC;
  292. I915_WRITE(reg, val);
  293. POSTING_READ(reg);
  294. }
  295. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  296. const struct intel_crtc_state *pipe_config)
  297. {
  298. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  299. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  300. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  301. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  302. if ((val & VIDEO_DIP_ENABLE) == 0)
  303. return false;
  304. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  305. return false;
  306. return val & (VIDEO_DIP_ENABLE_AVI |
  307. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  308. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  309. }
  310. static void hsw_write_infoframe(struct drm_encoder *encoder,
  311. const struct intel_crtc_state *crtc_state,
  312. enum hdmi_infoframe_type type,
  313. const void *frame, ssize_t len)
  314. {
  315. const uint32_t *data = frame;
  316. struct drm_device *dev = encoder->dev;
  317. struct drm_i915_private *dev_priv = to_i915(dev);
  318. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  319. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  320. i915_reg_t data_reg;
  321. int i;
  322. u32 val = I915_READ(ctl_reg);
  323. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  324. val &= ~hsw_infoframe_enable(type);
  325. I915_WRITE(ctl_reg, val);
  326. mmiowb();
  327. for (i = 0; i < len; i += 4) {
  328. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  329. type, i >> 2), *data);
  330. data++;
  331. }
  332. /* Write every possible data byte to force correct ECC calculation. */
  333. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  334. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  335. type, i >> 2), 0);
  336. mmiowb();
  337. val |= hsw_infoframe_enable(type);
  338. I915_WRITE(ctl_reg, val);
  339. POSTING_READ(ctl_reg);
  340. }
  341. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  342. const struct intel_crtc_state *pipe_config)
  343. {
  344. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  345. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  346. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  347. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  348. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  349. }
  350. /*
  351. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  352. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  353. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  354. * used for both technologies.
  355. *
  356. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  357. * DW1: DB3 | DB2 | DB1 | DB0
  358. * DW2: DB7 | DB6 | DB5 | DB4
  359. * DW3: ...
  360. *
  361. * (HB is Header Byte, DB is Data Byte)
  362. *
  363. * The hdmi pack() functions don't know about that hardware specific hole so we
  364. * trick them by giving an offset into the buffer and moving back the header
  365. * bytes by one.
  366. */
  367. static void intel_write_infoframe(struct drm_encoder *encoder,
  368. const struct intel_crtc_state *crtc_state,
  369. union hdmi_infoframe *frame)
  370. {
  371. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  372. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  373. ssize_t len;
  374. /* see comment above for the reason for this offset */
  375. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  376. if (len < 0)
  377. return;
  378. /* Insert the 'hole' (see big comment above) at position 3 */
  379. buffer[0] = buffer[1];
  380. buffer[1] = buffer[2];
  381. buffer[2] = buffer[3];
  382. buffer[3] = 0;
  383. len++;
  384. intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  385. }
  386. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  387. const struct intel_crtc_state *crtc_state)
  388. {
  389. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  390. const struct drm_display_mode *adjusted_mode =
  391. &crtc_state->base.adjusted_mode;
  392. union hdmi_infoframe frame;
  393. int ret;
  394. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  395. adjusted_mode);
  396. if (ret < 0) {
  397. DRM_ERROR("couldn't fill AVI infoframe\n");
  398. return;
  399. }
  400. drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
  401. crtc_state->limited_color_range ?
  402. HDMI_QUANTIZATION_RANGE_LIMITED :
  403. HDMI_QUANTIZATION_RANGE_FULL,
  404. intel_hdmi->rgb_quant_range_selectable);
  405. intel_write_infoframe(encoder, crtc_state, &frame);
  406. }
  407. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  408. const struct intel_crtc_state *crtc_state)
  409. {
  410. union hdmi_infoframe frame;
  411. int ret;
  412. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  413. if (ret < 0) {
  414. DRM_ERROR("couldn't fill SPD infoframe\n");
  415. return;
  416. }
  417. frame.spd.sdi = HDMI_SPD_SDI_PC;
  418. intel_write_infoframe(encoder, crtc_state, &frame);
  419. }
  420. static void
  421. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  422. const struct intel_crtc_state *crtc_state)
  423. {
  424. union hdmi_infoframe frame;
  425. int ret;
  426. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  427. &crtc_state->base.adjusted_mode);
  428. if (ret < 0)
  429. return;
  430. intel_write_infoframe(encoder, crtc_state, &frame);
  431. }
  432. static void g4x_set_infoframes(struct drm_encoder *encoder,
  433. bool enable,
  434. const struct intel_crtc_state *crtc_state,
  435. const struct drm_connector_state *conn_state)
  436. {
  437. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  438. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  439. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  440. i915_reg_t reg = VIDEO_DIP_CTL;
  441. u32 val = I915_READ(reg);
  442. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  443. assert_hdmi_port_disabled(intel_hdmi);
  444. /* If the registers were not initialized yet, they might be zeroes,
  445. * which means we're selecting the AVI DIP and we're setting its
  446. * frequency to once. This seems to really confuse the HW and make
  447. * things stop working (the register spec says the AVI always needs to
  448. * be sent every VSync). So here we avoid writing to the register more
  449. * than we need and also explicitly select the AVI DIP and explicitly
  450. * set its frequency to every VSync. Avoiding to write it twice seems to
  451. * be enough to solve the problem, but being defensive shouldn't hurt us
  452. * either. */
  453. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  454. if (!enable) {
  455. if (!(val & VIDEO_DIP_ENABLE))
  456. return;
  457. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  458. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  459. (val & VIDEO_DIP_PORT_MASK) >> 29);
  460. return;
  461. }
  462. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  463. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  464. I915_WRITE(reg, val);
  465. POSTING_READ(reg);
  466. return;
  467. }
  468. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  469. if (val & VIDEO_DIP_ENABLE) {
  470. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  471. (val & VIDEO_DIP_PORT_MASK) >> 29);
  472. return;
  473. }
  474. val &= ~VIDEO_DIP_PORT_MASK;
  475. val |= port;
  476. }
  477. val |= VIDEO_DIP_ENABLE;
  478. val &= ~(VIDEO_DIP_ENABLE_AVI |
  479. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  480. I915_WRITE(reg, val);
  481. POSTING_READ(reg);
  482. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  483. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  484. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  485. }
  486. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  487. {
  488. struct drm_connector *connector = conn_state->connector;
  489. /*
  490. * HDMI cloning is only supported on g4x which doesn't
  491. * support deep color or GCP infoframes anyway so no
  492. * need to worry about multiple HDMI sinks here.
  493. */
  494. return connector->display_info.bpc > 8;
  495. }
  496. /*
  497. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  498. *
  499. * From HDMI specification 1.4a:
  500. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  501. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  502. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  503. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  504. * phase of 0
  505. */
  506. static bool gcp_default_phase_possible(int pipe_bpp,
  507. const struct drm_display_mode *mode)
  508. {
  509. unsigned int pixels_per_group;
  510. switch (pipe_bpp) {
  511. case 30:
  512. /* 4 pixels in 5 clocks */
  513. pixels_per_group = 4;
  514. break;
  515. case 36:
  516. /* 2 pixels in 3 clocks */
  517. pixels_per_group = 2;
  518. break;
  519. case 48:
  520. /* 1 pixel in 2 clocks */
  521. pixels_per_group = 1;
  522. break;
  523. default:
  524. /* phase information not relevant for 8bpc */
  525. return false;
  526. }
  527. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  528. mode->crtc_htotal % pixels_per_group == 0 &&
  529. mode->crtc_hblank_start % pixels_per_group == 0 &&
  530. mode->crtc_hblank_end % pixels_per_group == 0 &&
  531. mode->crtc_hsync_start % pixels_per_group == 0 &&
  532. mode->crtc_hsync_end % pixels_per_group == 0 &&
  533. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  534. mode->crtc_htotal/2 % pixels_per_group == 0);
  535. }
  536. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  537. const struct intel_crtc_state *crtc_state,
  538. const struct drm_connector_state *conn_state)
  539. {
  540. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  541. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  542. i915_reg_t reg;
  543. u32 val = 0;
  544. if (HAS_DDI(dev_priv))
  545. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  546. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  547. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  548. else if (HAS_PCH_SPLIT(dev_priv))
  549. reg = TVIDEO_DIP_GCP(crtc->pipe);
  550. else
  551. return false;
  552. /* Indicate color depth whenever the sink supports deep color */
  553. if (hdmi_sink_is_deep_color(conn_state))
  554. val |= GCP_COLOR_INDICATION;
  555. /* Enable default_phase whenever the display mode is suitably aligned */
  556. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  557. &crtc_state->base.adjusted_mode))
  558. val |= GCP_DEFAULT_PHASE_ENABLE;
  559. I915_WRITE(reg, val);
  560. return val != 0;
  561. }
  562. static void ibx_set_infoframes(struct drm_encoder *encoder,
  563. bool enable,
  564. const struct intel_crtc_state *crtc_state,
  565. const struct drm_connector_state *conn_state)
  566. {
  567. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  568. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  569. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  570. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  571. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  572. u32 val = I915_READ(reg);
  573. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  574. assert_hdmi_port_disabled(intel_hdmi);
  575. /* See the big comment in g4x_set_infoframes() */
  576. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  577. if (!enable) {
  578. if (!(val & VIDEO_DIP_ENABLE))
  579. return;
  580. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  581. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  582. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  583. I915_WRITE(reg, val);
  584. POSTING_READ(reg);
  585. return;
  586. }
  587. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  588. WARN(val & VIDEO_DIP_ENABLE,
  589. "DIP already enabled on port %c\n",
  590. (val & VIDEO_DIP_PORT_MASK) >> 29);
  591. val &= ~VIDEO_DIP_PORT_MASK;
  592. val |= port;
  593. }
  594. val |= VIDEO_DIP_ENABLE;
  595. val &= ~(VIDEO_DIP_ENABLE_AVI |
  596. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  597. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  598. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  599. val |= VIDEO_DIP_ENABLE_GCP;
  600. I915_WRITE(reg, val);
  601. POSTING_READ(reg);
  602. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  603. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  604. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  605. }
  606. static void cpt_set_infoframes(struct drm_encoder *encoder,
  607. bool enable,
  608. const struct intel_crtc_state *crtc_state,
  609. const struct drm_connector_state *conn_state)
  610. {
  611. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  612. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  613. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  614. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  615. u32 val = I915_READ(reg);
  616. assert_hdmi_port_disabled(intel_hdmi);
  617. /* See the big comment in g4x_set_infoframes() */
  618. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  619. if (!enable) {
  620. if (!(val & VIDEO_DIP_ENABLE))
  621. return;
  622. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  623. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  624. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  625. I915_WRITE(reg, val);
  626. POSTING_READ(reg);
  627. return;
  628. }
  629. /* Set both together, unset both together: see the spec. */
  630. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  631. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  632. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  633. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  634. val |= VIDEO_DIP_ENABLE_GCP;
  635. I915_WRITE(reg, val);
  636. POSTING_READ(reg);
  637. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  638. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  639. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  640. }
  641. static void vlv_set_infoframes(struct drm_encoder *encoder,
  642. bool enable,
  643. const struct intel_crtc_state *crtc_state,
  644. const struct drm_connector_state *conn_state)
  645. {
  646. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  647. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  648. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  649. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  650. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  651. u32 val = I915_READ(reg);
  652. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  653. assert_hdmi_port_disabled(intel_hdmi);
  654. /* See the big comment in g4x_set_infoframes() */
  655. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  656. if (!enable) {
  657. if (!(val & VIDEO_DIP_ENABLE))
  658. return;
  659. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  660. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  661. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  662. I915_WRITE(reg, val);
  663. POSTING_READ(reg);
  664. return;
  665. }
  666. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  667. WARN(val & VIDEO_DIP_ENABLE,
  668. "DIP already enabled on port %c\n",
  669. (val & VIDEO_DIP_PORT_MASK) >> 29);
  670. val &= ~VIDEO_DIP_PORT_MASK;
  671. val |= port;
  672. }
  673. val |= VIDEO_DIP_ENABLE;
  674. val &= ~(VIDEO_DIP_ENABLE_AVI |
  675. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  676. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  677. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  678. val |= VIDEO_DIP_ENABLE_GCP;
  679. I915_WRITE(reg, val);
  680. POSTING_READ(reg);
  681. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  682. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  683. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  684. }
  685. static void hsw_set_infoframes(struct drm_encoder *encoder,
  686. bool enable,
  687. const struct intel_crtc_state *crtc_state,
  688. const struct drm_connector_state *conn_state)
  689. {
  690. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  691. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  692. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  693. u32 val = I915_READ(reg);
  694. assert_hdmi_port_disabled(intel_hdmi);
  695. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  696. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  697. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  698. if (!enable) {
  699. I915_WRITE(reg, val);
  700. POSTING_READ(reg);
  701. return;
  702. }
  703. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  704. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  705. I915_WRITE(reg, val);
  706. POSTING_READ(reg);
  707. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  708. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  709. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  710. }
  711. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  712. {
  713. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  714. struct i2c_adapter *adapter =
  715. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  716. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  717. return;
  718. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  719. enable ? "Enabling" : "Disabling");
  720. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  721. adapter, enable);
  722. }
  723. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  724. const struct intel_crtc_state *crtc_state)
  725. {
  726. struct drm_device *dev = encoder->base.dev;
  727. struct drm_i915_private *dev_priv = to_i915(dev);
  728. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  729. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  730. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  731. u32 hdmi_val;
  732. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  733. hdmi_val = SDVO_ENCODING_HDMI;
  734. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  735. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  736. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  737. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  738. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  739. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  740. if (crtc_state->pipe_bpp > 24)
  741. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  742. else
  743. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  744. if (crtc_state->has_hdmi_sink)
  745. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  746. if (HAS_PCH_CPT(dev_priv))
  747. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  748. else if (IS_CHERRYVIEW(dev_priv))
  749. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  750. else
  751. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  752. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  753. POSTING_READ(intel_hdmi->hdmi_reg);
  754. }
  755. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  756. enum pipe *pipe)
  757. {
  758. struct drm_device *dev = encoder->base.dev;
  759. struct drm_i915_private *dev_priv = to_i915(dev);
  760. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  761. u32 tmp;
  762. bool ret;
  763. if (!intel_display_power_get_if_enabled(dev_priv,
  764. encoder->power_domain))
  765. return false;
  766. ret = false;
  767. tmp = I915_READ(intel_hdmi->hdmi_reg);
  768. if (!(tmp & SDVO_ENABLE))
  769. goto out;
  770. if (HAS_PCH_CPT(dev_priv))
  771. *pipe = PORT_TO_PIPE_CPT(tmp);
  772. else if (IS_CHERRYVIEW(dev_priv))
  773. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  774. else
  775. *pipe = PORT_TO_PIPE(tmp);
  776. ret = true;
  777. out:
  778. intel_display_power_put(dev_priv, encoder->power_domain);
  779. return ret;
  780. }
  781. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  782. struct intel_crtc_state *pipe_config)
  783. {
  784. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  785. struct drm_device *dev = encoder->base.dev;
  786. struct drm_i915_private *dev_priv = to_i915(dev);
  787. u32 tmp, flags = 0;
  788. int dotclock;
  789. tmp = I915_READ(intel_hdmi->hdmi_reg);
  790. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  791. flags |= DRM_MODE_FLAG_PHSYNC;
  792. else
  793. flags |= DRM_MODE_FLAG_NHSYNC;
  794. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  795. flags |= DRM_MODE_FLAG_PVSYNC;
  796. else
  797. flags |= DRM_MODE_FLAG_NVSYNC;
  798. if (tmp & HDMI_MODE_SELECT_HDMI)
  799. pipe_config->has_hdmi_sink = true;
  800. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  801. pipe_config->has_infoframe = true;
  802. if (tmp & SDVO_AUDIO_ENABLE)
  803. pipe_config->has_audio = true;
  804. if (!HAS_PCH_SPLIT(dev_priv) &&
  805. tmp & HDMI_COLOR_RANGE_16_235)
  806. pipe_config->limited_color_range = true;
  807. pipe_config->base.adjusted_mode.flags |= flags;
  808. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  809. dotclock = pipe_config->port_clock * 2 / 3;
  810. else
  811. dotclock = pipe_config->port_clock;
  812. if (pipe_config->pixel_multiplier)
  813. dotclock /= pipe_config->pixel_multiplier;
  814. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  815. pipe_config->lane_count = 4;
  816. }
  817. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  818. struct intel_crtc_state *pipe_config,
  819. struct drm_connector_state *conn_state)
  820. {
  821. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  822. WARN_ON(!pipe_config->has_hdmi_sink);
  823. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  824. pipe_name(crtc->pipe));
  825. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  826. }
  827. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  828. struct intel_crtc_state *pipe_config,
  829. struct drm_connector_state *conn_state)
  830. {
  831. struct drm_device *dev = encoder->base.dev;
  832. struct drm_i915_private *dev_priv = to_i915(dev);
  833. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  834. u32 temp;
  835. temp = I915_READ(intel_hdmi->hdmi_reg);
  836. temp |= SDVO_ENABLE;
  837. if (pipe_config->has_audio)
  838. temp |= SDVO_AUDIO_ENABLE;
  839. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  840. POSTING_READ(intel_hdmi->hdmi_reg);
  841. if (pipe_config->has_audio)
  842. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  843. }
  844. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  845. struct intel_crtc_state *pipe_config,
  846. struct drm_connector_state *conn_state)
  847. {
  848. struct drm_device *dev = encoder->base.dev;
  849. struct drm_i915_private *dev_priv = to_i915(dev);
  850. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  851. u32 temp;
  852. temp = I915_READ(intel_hdmi->hdmi_reg);
  853. temp |= SDVO_ENABLE;
  854. if (pipe_config->has_audio)
  855. temp |= SDVO_AUDIO_ENABLE;
  856. /*
  857. * HW workaround, need to write this twice for issue
  858. * that may result in first write getting masked.
  859. */
  860. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  861. POSTING_READ(intel_hdmi->hdmi_reg);
  862. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  863. POSTING_READ(intel_hdmi->hdmi_reg);
  864. /*
  865. * HW workaround, need to toggle enable bit off and on
  866. * for 12bpc with pixel repeat.
  867. *
  868. * FIXME: BSpec says this should be done at the end of
  869. * of the modeset sequence, so not sure if this isn't too soon.
  870. */
  871. if (pipe_config->pipe_bpp > 24 &&
  872. pipe_config->pixel_multiplier > 1) {
  873. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  874. POSTING_READ(intel_hdmi->hdmi_reg);
  875. /*
  876. * HW workaround, need to write this twice for issue
  877. * that may result in first write getting masked.
  878. */
  879. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  880. POSTING_READ(intel_hdmi->hdmi_reg);
  881. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  882. POSTING_READ(intel_hdmi->hdmi_reg);
  883. }
  884. if (pipe_config->has_audio)
  885. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  886. }
  887. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  888. struct intel_crtc_state *pipe_config,
  889. struct drm_connector_state *conn_state)
  890. {
  891. struct drm_device *dev = encoder->base.dev;
  892. struct drm_i915_private *dev_priv = to_i915(dev);
  893. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  894. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  895. enum pipe pipe = crtc->pipe;
  896. u32 temp;
  897. temp = I915_READ(intel_hdmi->hdmi_reg);
  898. temp |= SDVO_ENABLE;
  899. if (pipe_config->has_audio)
  900. temp |= SDVO_AUDIO_ENABLE;
  901. /*
  902. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  903. *
  904. * The procedure for 12bpc is as follows:
  905. * 1. disable HDMI clock gating
  906. * 2. enable HDMI with 8bpc
  907. * 3. enable HDMI with 12bpc
  908. * 4. enable HDMI clock gating
  909. */
  910. if (pipe_config->pipe_bpp > 24) {
  911. I915_WRITE(TRANS_CHICKEN1(pipe),
  912. I915_READ(TRANS_CHICKEN1(pipe)) |
  913. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  914. temp &= ~SDVO_COLOR_FORMAT_MASK;
  915. temp |= SDVO_COLOR_FORMAT_8bpc;
  916. }
  917. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  918. POSTING_READ(intel_hdmi->hdmi_reg);
  919. if (pipe_config->pipe_bpp > 24) {
  920. temp &= ~SDVO_COLOR_FORMAT_MASK;
  921. temp |= HDMI_COLOR_FORMAT_12bpc;
  922. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  923. POSTING_READ(intel_hdmi->hdmi_reg);
  924. I915_WRITE(TRANS_CHICKEN1(pipe),
  925. I915_READ(TRANS_CHICKEN1(pipe)) &
  926. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  927. }
  928. if (pipe_config->has_audio)
  929. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  930. }
  931. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  932. struct intel_crtc_state *pipe_config,
  933. struct drm_connector_state *conn_state)
  934. {
  935. }
  936. static void intel_disable_hdmi(struct intel_encoder *encoder,
  937. struct intel_crtc_state *old_crtc_state,
  938. struct drm_connector_state *old_conn_state)
  939. {
  940. struct drm_device *dev = encoder->base.dev;
  941. struct drm_i915_private *dev_priv = to_i915(dev);
  942. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  943. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  944. u32 temp;
  945. temp = I915_READ(intel_hdmi->hdmi_reg);
  946. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  947. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  948. POSTING_READ(intel_hdmi->hdmi_reg);
  949. /*
  950. * HW workaround for IBX, we need to move the port
  951. * to transcoder A after disabling it to allow the
  952. * matching DP port to be enabled on transcoder A.
  953. */
  954. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  955. /*
  956. * We get CPU/PCH FIFO underruns on the other pipe when
  957. * doing the workaround. Sweep them under the rug.
  958. */
  959. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  960. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  961. temp &= ~SDVO_PIPE_B_SELECT;
  962. temp |= SDVO_ENABLE;
  963. /*
  964. * HW workaround, need to write this twice for issue
  965. * that may result in first write getting masked.
  966. */
  967. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  968. POSTING_READ(intel_hdmi->hdmi_reg);
  969. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  970. POSTING_READ(intel_hdmi->hdmi_reg);
  971. temp &= ~SDVO_ENABLE;
  972. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  973. POSTING_READ(intel_hdmi->hdmi_reg);
  974. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  975. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  976. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  977. }
  978. intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state);
  979. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  980. }
  981. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  982. struct intel_crtc_state *old_crtc_state,
  983. struct drm_connector_state *old_conn_state)
  984. {
  985. if (old_crtc_state->has_audio)
  986. intel_audio_codec_disable(encoder);
  987. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  988. }
  989. static void pch_disable_hdmi(struct intel_encoder *encoder,
  990. struct intel_crtc_state *old_crtc_state,
  991. struct drm_connector_state *old_conn_state)
  992. {
  993. if (old_crtc_state->has_audio)
  994. intel_audio_codec_disable(encoder);
  995. }
  996. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  997. struct intel_crtc_state *old_crtc_state,
  998. struct drm_connector_state *old_conn_state)
  999. {
  1000. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1001. }
  1002. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  1003. {
  1004. if (IS_G4X(dev_priv))
  1005. return 165000;
  1006. else if (IS_GEMINILAKE(dev_priv))
  1007. return 594000;
  1008. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  1009. return 300000;
  1010. else
  1011. return 225000;
  1012. }
  1013. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1014. bool respect_downstream_limits)
  1015. {
  1016. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1017. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  1018. if (respect_downstream_limits) {
  1019. struct intel_connector *connector = hdmi->attached_connector;
  1020. const struct drm_display_info *info = &connector->base.display_info;
  1021. if (hdmi->dp_dual_mode.max_tmds_clock)
  1022. max_tmds_clock = min(max_tmds_clock,
  1023. hdmi->dp_dual_mode.max_tmds_clock);
  1024. if (info->max_tmds_clock)
  1025. max_tmds_clock = min(max_tmds_clock,
  1026. info->max_tmds_clock);
  1027. else if (!hdmi->has_hdmi_sink)
  1028. max_tmds_clock = min(max_tmds_clock, 165000);
  1029. }
  1030. return max_tmds_clock;
  1031. }
  1032. static enum drm_mode_status
  1033. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1034. int clock, bool respect_downstream_limits)
  1035. {
  1036. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1037. if (clock < 25000)
  1038. return MODE_CLOCK_LOW;
  1039. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
  1040. return MODE_CLOCK_HIGH;
  1041. /* BXT DPLL can't generate 223-240 MHz */
  1042. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1043. return MODE_CLOCK_RANGE;
  1044. /* CHV DPLL can't generate 216-240 MHz */
  1045. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1046. return MODE_CLOCK_RANGE;
  1047. return MODE_OK;
  1048. }
  1049. static enum drm_mode_status
  1050. intel_hdmi_mode_valid(struct drm_connector *connector,
  1051. struct drm_display_mode *mode)
  1052. {
  1053. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1054. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1055. struct drm_i915_private *dev_priv = to_i915(dev);
  1056. enum drm_mode_status status;
  1057. int clock;
  1058. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1059. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1060. return MODE_NO_DBLESCAN;
  1061. clock = mode->clock;
  1062. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1063. clock *= 2;
  1064. if (clock > max_dotclk)
  1065. return MODE_CLOCK_HIGH;
  1066. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1067. clock *= 2;
  1068. /* check if we can do 8bpc */
  1069. status = hdmi_port_clock_valid(hdmi, clock, true);
  1070. /* if we can't do 8bpc we may still be able to do 12bpc */
  1071. if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK)
  1072. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1073. return status;
  1074. }
  1075. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1076. {
  1077. struct drm_i915_private *dev_priv =
  1078. to_i915(crtc_state->base.crtc->dev);
  1079. struct drm_atomic_state *state = crtc_state->base.state;
  1080. struct drm_connector_state *connector_state;
  1081. struct drm_connector *connector;
  1082. int i;
  1083. if (HAS_GMCH_DISPLAY(dev_priv))
  1084. return false;
  1085. /*
  1086. * HDMI 12bpc affects the clocks, so it's only possible
  1087. * when not cloning with other encoder types.
  1088. */
  1089. if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
  1090. return false;
  1091. for_each_connector_in_state(state, connector, connector_state, i) {
  1092. const struct drm_display_info *info = &connector->display_info;
  1093. if (connector_state->crtc != crtc_state->base.crtc)
  1094. continue;
  1095. if ((info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36) == 0)
  1096. return false;
  1097. }
  1098. /* Display Wa #1139 */
  1099. if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
  1100. crtc_state->base.adjusted_mode.htotal > 5460)
  1101. return false;
  1102. return true;
  1103. }
  1104. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1105. struct intel_crtc_state *pipe_config,
  1106. struct drm_connector_state *conn_state)
  1107. {
  1108. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1109. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1110. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1111. struct drm_scdc *scdc = &conn_state->connector->display_info.hdmi.scdc;
  1112. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1113. int clock_12bpc = clock_8bpc * 3 / 2;
  1114. int desired_bpp;
  1115. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1116. if (pipe_config->has_hdmi_sink)
  1117. pipe_config->has_infoframe = true;
  1118. if (intel_hdmi->color_range_auto) {
  1119. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1120. pipe_config->limited_color_range =
  1121. pipe_config->has_hdmi_sink &&
  1122. drm_default_rgb_quant_range(adjusted_mode) ==
  1123. HDMI_QUANTIZATION_RANGE_LIMITED;
  1124. } else {
  1125. pipe_config->limited_color_range =
  1126. intel_hdmi->limited_color_range;
  1127. }
  1128. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1129. pipe_config->pixel_multiplier = 2;
  1130. clock_8bpc *= 2;
  1131. clock_12bpc *= 2;
  1132. }
  1133. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1134. pipe_config->has_pch_encoder = true;
  1135. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1136. pipe_config->has_audio = true;
  1137. /*
  1138. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1139. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1140. * outputs. We also need to check that the higher clock still fits
  1141. * within limits.
  1142. */
  1143. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1144. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
  1145. hdmi_12bpc_possible(pipe_config)) {
  1146. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1147. desired_bpp = 12*3;
  1148. /* Need to adjust the port link by 1.5x for 12bpc. */
  1149. pipe_config->port_clock = clock_12bpc;
  1150. } else {
  1151. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1152. desired_bpp = 8*3;
  1153. pipe_config->port_clock = clock_8bpc;
  1154. }
  1155. if (!pipe_config->bw_constrained) {
  1156. DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
  1157. pipe_config->pipe_bpp = desired_bpp;
  1158. }
  1159. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1160. false) != MODE_OK) {
  1161. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1162. return false;
  1163. }
  1164. /* Set user selected PAR to incoming mode's member */
  1165. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1166. pipe_config->lane_count = 4;
  1167. if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
  1168. if (scdc->scrambling.low_rates)
  1169. pipe_config->hdmi_scrambling = true;
  1170. if (pipe_config->port_clock > 340000) {
  1171. pipe_config->hdmi_scrambling = true;
  1172. pipe_config->hdmi_high_tmds_clock_ratio = true;
  1173. }
  1174. }
  1175. return true;
  1176. }
  1177. static void
  1178. intel_hdmi_unset_edid(struct drm_connector *connector)
  1179. {
  1180. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1181. intel_hdmi->has_hdmi_sink = false;
  1182. intel_hdmi->has_audio = false;
  1183. intel_hdmi->rgb_quant_range_selectable = false;
  1184. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1185. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1186. kfree(to_intel_connector(connector)->detect_edid);
  1187. to_intel_connector(connector)->detect_edid = NULL;
  1188. }
  1189. static void
  1190. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1191. {
  1192. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1193. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1194. enum port port = hdmi_to_dig_port(hdmi)->port;
  1195. struct i2c_adapter *adapter =
  1196. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1197. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1198. /*
  1199. * Type 1 DVI adaptors are not required to implement any
  1200. * registers, so we can't always detect their presence.
  1201. * Ideally we should be able to check the state of the
  1202. * CONFIG1 pin, but no such luck on our hardware.
  1203. *
  1204. * The only method left to us is to check the VBT to see
  1205. * if the port is a dual mode capable DP port. But let's
  1206. * only do that when we sucesfully read the EDID, to avoid
  1207. * confusing log messages about DP dual mode adaptors when
  1208. * there's nothing connected to the port.
  1209. */
  1210. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1211. if (has_edid &&
  1212. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1213. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1214. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1215. } else {
  1216. type = DRM_DP_DUAL_MODE_NONE;
  1217. }
  1218. }
  1219. if (type == DRM_DP_DUAL_MODE_NONE)
  1220. return;
  1221. hdmi->dp_dual_mode.type = type;
  1222. hdmi->dp_dual_mode.max_tmds_clock =
  1223. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1224. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1225. drm_dp_get_dual_mode_type_name(type),
  1226. hdmi->dp_dual_mode.max_tmds_clock);
  1227. }
  1228. static bool
  1229. intel_hdmi_set_edid(struct drm_connector *connector)
  1230. {
  1231. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1232. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1233. struct edid *edid;
  1234. bool connected = false;
  1235. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1236. edid = drm_get_edid(connector,
  1237. intel_gmbus_get_adapter(dev_priv,
  1238. intel_hdmi->ddc_bus));
  1239. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1240. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1241. to_intel_connector(connector)->detect_edid = edid;
  1242. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1243. intel_hdmi->rgb_quant_range_selectable =
  1244. drm_rgb_quant_range_selectable(edid);
  1245. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1246. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1247. intel_hdmi->has_audio =
  1248. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1249. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1250. intel_hdmi->has_hdmi_sink =
  1251. drm_detect_hdmi_monitor(edid);
  1252. connected = true;
  1253. }
  1254. return connected;
  1255. }
  1256. static enum drm_connector_status
  1257. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1258. {
  1259. enum drm_connector_status status;
  1260. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1261. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1262. connector->base.id, connector->name);
  1263. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1264. intel_hdmi_unset_edid(connector);
  1265. if (intel_hdmi_set_edid(connector)) {
  1266. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1267. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1268. status = connector_status_connected;
  1269. } else
  1270. status = connector_status_disconnected;
  1271. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1272. return status;
  1273. }
  1274. static void
  1275. intel_hdmi_force(struct drm_connector *connector)
  1276. {
  1277. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1278. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1279. connector->base.id, connector->name);
  1280. intel_hdmi_unset_edid(connector);
  1281. if (connector->status != connector_status_connected)
  1282. return;
  1283. intel_hdmi_set_edid(connector);
  1284. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1285. }
  1286. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1287. {
  1288. struct edid *edid;
  1289. edid = to_intel_connector(connector)->detect_edid;
  1290. if (edid == NULL)
  1291. return 0;
  1292. return intel_connector_update_modes(connector, edid);
  1293. }
  1294. static bool
  1295. intel_hdmi_detect_audio(struct drm_connector *connector)
  1296. {
  1297. bool has_audio = false;
  1298. struct edid *edid;
  1299. edid = to_intel_connector(connector)->detect_edid;
  1300. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1301. has_audio = drm_detect_monitor_audio(edid);
  1302. return has_audio;
  1303. }
  1304. static int
  1305. intel_hdmi_set_property(struct drm_connector *connector,
  1306. struct drm_property *property,
  1307. uint64_t val)
  1308. {
  1309. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1310. struct intel_digital_port *intel_dig_port =
  1311. hdmi_to_dig_port(intel_hdmi);
  1312. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1313. int ret;
  1314. ret = drm_object_property_set_value(&connector->base, property, val);
  1315. if (ret)
  1316. return ret;
  1317. if (property == dev_priv->force_audio_property) {
  1318. enum hdmi_force_audio i = val;
  1319. bool has_audio;
  1320. if (i == intel_hdmi->force_audio)
  1321. return 0;
  1322. intel_hdmi->force_audio = i;
  1323. if (i == HDMI_AUDIO_AUTO)
  1324. has_audio = intel_hdmi_detect_audio(connector);
  1325. else
  1326. has_audio = (i == HDMI_AUDIO_ON);
  1327. if (i == HDMI_AUDIO_OFF_DVI)
  1328. intel_hdmi->has_hdmi_sink = 0;
  1329. intel_hdmi->has_audio = has_audio;
  1330. goto done;
  1331. }
  1332. if (property == dev_priv->broadcast_rgb_property) {
  1333. bool old_auto = intel_hdmi->color_range_auto;
  1334. bool old_range = intel_hdmi->limited_color_range;
  1335. switch (val) {
  1336. case INTEL_BROADCAST_RGB_AUTO:
  1337. intel_hdmi->color_range_auto = true;
  1338. break;
  1339. case INTEL_BROADCAST_RGB_FULL:
  1340. intel_hdmi->color_range_auto = false;
  1341. intel_hdmi->limited_color_range = false;
  1342. break;
  1343. case INTEL_BROADCAST_RGB_LIMITED:
  1344. intel_hdmi->color_range_auto = false;
  1345. intel_hdmi->limited_color_range = true;
  1346. break;
  1347. default:
  1348. return -EINVAL;
  1349. }
  1350. if (old_auto == intel_hdmi->color_range_auto &&
  1351. old_range == intel_hdmi->limited_color_range)
  1352. return 0;
  1353. goto done;
  1354. }
  1355. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1356. switch (val) {
  1357. case DRM_MODE_PICTURE_ASPECT_NONE:
  1358. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1359. break;
  1360. case DRM_MODE_PICTURE_ASPECT_4_3:
  1361. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1362. break;
  1363. case DRM_MODE_PICTURE_ASPECT_16_9:
  1364. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1365. break;
  1366. default:
  1367. return -EINVAL;
  1368. }
  1369. goto done;
  1370. }
  1371. return -EINVAL;
  1372. done:
  1373. if (intel_dig_port->base.base.crtc)
  1374. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1375. return 0;
  1376. }
  1377. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1378. struct intel_crtc_state *pipe_config,
  1379. struct drm_connector_state *conn_state)
  1380. {
  1381. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1382. intel_hdmi_prepare(encoder, pipe_config);
  1383. intel_hdmi->set_infoframes(&encoder->base,
  1384. pipe_config->has_hdmi_sink,
  1385. pipe_config, conn_state);
  1386. }
  1387. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1388. struct intel_crtc_state *pipe_config,
  1389. struct drm_connector_state *conn_state)
  1390. {
  1391. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1392. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1393. struct drm_device *dev = encoder->base.dev;
  1394. struct drm_i915_private *dev_priv = to_i915(dev);
  1395. vlv_phy_pre_encoder_enable(encoder);
  1396. /* HDMI 1.0V-2dB */
  1397. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1398. 0x2b247878);
  1399. intel_hdmi->set_infoframes(&encoder->base,
  1400. pipe_config->has_hdmi_sink,
  1401. pipe_config, conn_state);
  1402. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1403. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1404. }
  1405. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1406. struct intel_crtc_state *pipe_config,
  1407. struct drm_connector_state *conn_state)
  1408. {
  1409. intel_hdmi_prepare(encoder, pipe_config);
  1410. vlv_phy_pre_pll_enable(encoder);
  1411. }
  1412. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1413. struct intel_crtc_state *pipe_config,
  1414. struct drm_connector_state *conn_state)
  1415. {
  1416. intel_hdmi_prepare(encoder, pipe_config);
  1417. chv_phy_pre_pll_enable(encoder);
  1418. }
  1419. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1420. struct intel_crtc_state *old_crtc_state,
  1421. struct drm_connector_state *old_conn_state)
  1422. {
  1423. chv_phy_post_pll_disable(encoder);
  1424. }
  1425. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1426. struct intel_crtc_state *old_crtc_state,
  1427. struct drm_connector_state *old_conn_state)
  1428. {
  1429. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1430. vlv_phy_reset_lanes(encoder);
  1431. }
  1432. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1433. struct intel_crtc_state *old_crtc_state,
  1434. struct drm_connector_state *old_conn_state)
  1435. {
  1436. struct drm_device *dev = encoder->base.dev;
  1437. struct drm_i915_private *dev_priv = to_i915(dev);
  1438. mutex_lock(&dev_priv->sb_lock);
  1439. /* Assert data lane reset */
  1440. chv_data_lane_soft_reset(encoder, true);
  1441. mutex_unlock(&dev_priv->sb_lock);
  1442. }
  1443. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1444. struct intel_crtc_state *pipe_config,
  1445. struct drm_connector_state *conn_state)
  1446. {
  1447. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1448. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1449. struct drm_device *dev = encoder->base.dev;
  1450. struct drm_i915_private *dev_priv = to_i915(dev);
  1451. chv_phy_pre_encoder_enable(encoder);
  1452. /* FIXME: Program the support xxx V-dB */
  1453. /* Use 800mV-0dB */
  1454. chv_set_phy_signal_level(encoder, 128, 102, false);
  1455. intel_hdmi->set_infoframes(&encoder->base,
  1456. pipe_config->has_hdmi_sink,
  1457. pipe_config, conn_state);
  1458. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1459. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1460. /* Second common lane will stay alive on its own now */
  1461. chv_phy_release_cl2_override(encoder);
  1462. }
  1463. static void intel_hdmi_destroy(struct drm_connector *connector)
  1464. {
  1465. kfree(to_intel_connector(connector)->detect_edid);
  1466. drm_connector_cleanup(connector);
  1467. kfree(connector);
  1468. }
  1469. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1470. .dpms = drm_atomic_helper_connector_dpms,
  1471. .detect = intel_hdmi_detect,
  1472. .force = intel_hdmi_force,
  1473. .fill_modes = drm_helper_probe_single_connector_modes,
  1474. .set_property = intel_hdmi_set_property,
  1475. .atomic_get_property = intel_connector_atomic_get_property,
  1476. .late_register = intel_connector_register,
  1477. .early_unregister = intel_connector_unregister,
  1478. .destroy = intel_hdmi_destroy,
  1479. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1480. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1481. };
  1482. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1483. .get_modes = intel_hdmi_get_modes,
  1484. .mode_valid = intel_hdmi_mode_valid,
  1485. };
  1486. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1487. .destroy = intel_encoder_destroy,
  1488. };
  1489. static void
  1490. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1491. {
  1492. intel_attach_force_audio_property(connector);
  1493. intel_attach_broadcast_rgb_property(connector);
  1494. intel_hdmi->color_range_auto = true;
  1495. intel_attach_aspect_ratio_property(connector);
  1496. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1497. }
  1498. /*
  1499. * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
  1500. * @encoder: intel_encoder
  1501. * @connector: drm_connector
  1502. * @high_tmds_clock_ratio = bool to indicate if the function needs to set
  1503. * or reset the high tmds clock ratio for scrambling
  1504. * @scrambling: bool to Indicate if the function needs to set or reset
  1505. * sink scrambling
  1506. *
  1507. * This function handles scrambling on HDMI 2.0 capable sinks.
  1508. * If required clock rate is > 340 Mhz && scrambling is supported by sink
  1509. * it enables scrambling. This should be called before enabling the HDMI
  1510. * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
  1511. * detect a scrambled clock within 100 ms.
  1512. */
  1513. void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
  1514. struct drm_connector *connector,
  1515. bool high_tmds_clock_ratio,
  1516. bool scrambling)
  1517. {
  1518. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1519. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1520. struct drm_scrambling *sink_scrambling =
  1521. &connector->display_info.hdmi.scdc.scrambling;
  1522. struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
  1523. intel_hdmi->ddc_bus);
  1524. bool ret;
  1525. if (!sink_scrambling->supported)
  1526. return;
  1527. DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
  1528. encoder->base.name, connector->name);
  1529. /* Set TMDS bit clock ratio to 1/40 or 1/10 */
  1530. ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
  1531. if (!ret) {
  1532. DRM_ERROR("Set TMDS ratio failed\n");
  1533. return;
  1534. }
  1535. /* Enable/disable sink scrambling */
  1536. ret = drm_scdc_set_scrambling(adptr, scrambling);
  1537. if (!ret) {
  1538. DRM_ERROR("Set sink scrambling failed\n");
  1539. return;
  1540. }
  1541. DRM_DEBUG_KMS("sink scrambling handled\n");
  1542. }
  1543. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1544. enum port port)
  1545. {
  1546. const struct ddi_vbt_port_info *info =
  1547. &dev_priv->vbt.ddi_port_info[port];
  1548. u8 ddc_pin;
  1549. if (info->alternate_ddc_pin) {
  1550. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1551. info->alternate_ddc_pin, port_name(port));
  1552. return info->alternate_ddc_pin;
  1553. }
  1554. switch (port) {
  1555. case PORT_B:
  1556. if (IS_GEN9_LP(dev_priv))
  1557. ddc_pin = GMBUS_PIN_1_BXT;
  1558. else
  1559. ddc_pin = GMBUS_PIN_DPB;
  1560. break;
  1561. case PORT_C:
  1562. if (IS_GEN9_LP(dev_priv))
  1563. ddc_pin = GMBUS_PIN_2_BXT;
  1564. else
  1565. ddc_pin = GMBUS_PIN_DPC;
  1566. break;
  1567. case PORT_D:
  1568. if (IS_CHERRYVIEW(dev_priv))
  1569. ddc_pin = GMBUS_PIN_DPD_CHV;
  1570. else
  1571. ddc_pin = GMBUS_PIN_DPD;
  1572. break;
  1573. default:
  1574. MISSING_CASE(port);
  1575. ddc_pin = GMBUS_PIN_DPB;
  1576. break;
  1577. }
  1578. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1579. ddc_pin, port_name(port));
  1580. return ddc_pin;
  1581. }
  1582. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1583. struct intel_connector *intel_connector)
  1584. {
  1585. struct drm_connector *connector = &intel_connector->base;
  1586. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1587. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1588. struct drm_device *dev = intel_encoder->base.dev;
  1589. struct drm_i915_private *dev_priv = to_i915(dev);
  1590. enum port port = intel_dig_port->port;
  1591. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1592. port_name(port));
  1593. if (WARN(intel_dig_port->max_lanes < 4,
  1594. "Not enough lanes (%d) for HDMI on port %c\n",
  1595. intel_dig_port->max_lanes, port_name(port)))
  1596. return;
  1597. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1598. DRM_MODE_CONNECTOR_HDMIA);
  1599. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1600. connector->interlace_allowed = 1;
  1601. connector->doublescan_allowed = 0;
  1602. connector->stereo_allowed = 1;
  1603. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1604. switch (port) {
  1605. case PORT_B:
  1606. intel_encoder->hpd_pin = HPD_PORT_B;
  1607. break;
  1608. case PORT_C:
  1609. intel_encoder->hpd_pin = HPD_PORT_C;
  1610. break;
  1611. case PORT_D:
  1612. intel_encoder->hpd_pin = HPD_PORT_D;
  1613. break;
  1614. case PORT_E:
  1615. intel_encoder->hpd_pin = HPD_PORT_E;
  1616. break;
  1617. default:
  1618. MISSING_CASE(port);
  1619. return;
  1620. }
  1621. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1622. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1623. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1624. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1625. } else if (IS_G4X(dev_priv)) {
  1626. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1627. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1628. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1629. } else if (HAS_DDI(dev_priv)) {
  1630. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1631. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1632. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1633. } else if (HAS_PCH_IBX(dev_priv)) {
  1634. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1635. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1636. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1637. } else {
  1638. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1639. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1640. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1641. }
  1642. if (HAS_DDI(dev_priv))
  1643. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1644. else
  1645. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1646. intel_hdmi_add_properties(intel_hdmi, connector);
  1647. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1648. intel_hdmi->attached_connector = intel_connector;
  1649. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1650. * 0xd. Failure to do so will result in spurious interrupts being
  1651. * generated on the port when a cable is not attached.
  1652. */
  1653. if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
  1654. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1655. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1656. }
  1657. }
  1658. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  1659. i915_reg_t hdmi_reg, enum port port)
  1660. {
  1661. struct intel_digital_port *intel_dig_port;
  1662. struct intel_encoder *intel_encoder;
  1663. struct intel_connector *intel_connector;
  1664. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1665. if (!intel_dig_port)
  1666. return;
  1667. intel_connector = intel_connector_alloc();
  1668. if (!intel_connector) {
  1669. kfree(intel_dig_port);
  1670. return;
  1671. }
  1672. intel_encoder = &intel_dig_port->base;
  1673. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  1674. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  1675. "HDMI %c", port_name(port));
  1676. intel_encoder->compute_config = intel_hdmi_compute_config;
  1677. if (HAS_PCH_SPLIT(dev_priv)) {
  1678. intel_encoder->disable = pch_disable_hdmi;
  1679. intel_encoder->post_disable = pch_post_disable_hdmi;
  1680. } else {
  1681. intel_encoder->disable = g4x_disable_hdmi;
  1682. }
  1683. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1684. intel_encoder->get_config = intel_hdmi_get_config;
  1685. if (IS_CHERRYVIEW(dev_priv)) {
  1686. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1687. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1688. intel_encoder->enable = vlv_enable_hdmi;
  1689. intel_encoder->post_disable = chv_hdmi_post_disable;
  1690. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1691. } else if (IS_VALLEYVIEW(dev_priv)) {
  1692. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1693. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1694. intel_encoder->enable = vlv_enable_hdmi;
  1695. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1696. } else {
  1697. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1698. if (HAS_PCH_CPT(dev_priv))
  1699. intel_encoder->enable = cpt_enable_hdmi;
  1700. else if (HAS_PCH_IBX(dev_priv))
  1701. intel_encoder->enable = ibx_enable_hdmi;
  1702. else
  1703. intel_encoder->enable = g4x_enable_hdmi;
  1704. }
  1705. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1706. intel_encoder->power_domain = intel_port_to_power_domain(port);
  1707. intel_encoder->port = port;
  1708. if (IS_CHERRYVIEW(dev_priv)) {
  1709. if (port == PORT_D)
  1710. intel_encoder->crtc_mask = 1 << 2;
  1711. else
  1712. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1713. } else {
  1714. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1715. }
  1716. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1717. /*
  1718. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1719. * to work on real hardware. And since g4x can send infoframes to
  1720. * only one port anyway, nothing is lost by allowing it.
  1721. */
  1722. if (IS_G4X(dev_priv))
  1723. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1724. intel_dig_port->port = port;
  1725. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1726. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1727. intel_dig_port->max_lanes = 4;
  1728. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1729. }