intel_cdclk.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. /**
  25. * DOC: CDCLK / RAWCLK
  26. *
  27. * The display engine uses several different clocks to do its work. There
  28. * are two main clocks involved that aren't directly related to the actual
  29. * pixel clock or any symbol/bit clock of the actual output port. These
  30. * are the core display clock (CDCLK) and RAWCLK.
  31. *
  32. * CDCLK clocks most of the display pipe logic, and thus its frequency
  33. * must be high enough to support the rate at which pixels are flowing
  34. * through the pipes. Downscaling must also be accounted as that increases
  35. * the effective pixel rate.
  36. *
  37. * On several platforms the CDCLK frequency can be changed dynamically
  38. * to minimize power consumption for a given display configuration.
  39. * Typically changes to the CDCLK frequency require all the display pipes
  40. * to be shut down while the frequency is being changed.
  41. *
  42. * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
  43. * DMC will not change the active CDCLK frequency however, so that part
  44. * will still be performed by the driver directly.
  45. *
  46. * RAWCLK is a fixed frequency clock, often used by various auxiliary
  47. * blocks such as AUX CH or backlight PWM. Hence the only thing we
  48. * really need to know about RAWCLK is its frequency so that various
  49. * dividers can be programmed correctly.
  50. */
  51. static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
  52. struct intel_cdclk_state *cdclk_state)
  53. {
  54. cdclk_state->cdclk = 133333;
  55. }
  56. static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
  57. struct intel_cdclk_state *cdclk_state)
  58. {
  59. cdclk_state->cdclk = 200000;
  60. }
  61. static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
  62. struct intel_cdclk_state *cdclk_state)
  63. {
  64. cdclk_state->cdclk = 266667;
  65. }
  66. static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
  67. struct intel_cdclk_state *cdclk_state)
  68. {
  69. cdclk_state->cdclk = 333333;
  70. }
  71. static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
  72. struct intel_cdclk_state *cdclk_state)
  73. {
  74. cdclk_state->cdclk = 400000;
  75. }
  76. static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
  77. struct intel_cdclk_state *cdclk_state)
  78. {
  79. cdclk_state->cdclk = 450000;
  80. }
  81. static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
  82. struct intel_cdclk_state *cdclk_state)
  83. {
  84. struct pci_dev *pdev = dev_priv->drm.pdev;
  85. u16 hpllcc = 0;
  86. /*
  87. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  88. * encoding is different :(
  89. * FIXME is this the right way to detect 852GM/852GMV?
  90. */
  91. if (pdev->revision == 0x1) {
  92. cdclk_state->cdclk = 133333;
  93. return;
  94. }
  95. pci_bus_read_config_word(pdev->bus,
  96. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  97. /* Assume that the hardware is in the high speed state. This
  98. * should be the default.
  99. */
  100. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  101. case GC_CLOCK_133_200:
  102. case GC_CLOCK_133_200_2:
  103. case GC_CLOCK_100_200:
  104. cdclk_state->cdclk = 200000;
  105. break;
  106. case GC_CLOCK_166_250:
  107. cdclk_state->cdclk = 250000;
  108. break;
  109. case GC_CLOCK_100_133:
  110. cdclk_state->cdclk = 133333;
  111. break;
  112. case GC_CLOCK_133_266:
  113. case GC_CLOCK_133_266_2:
  114. case GC_CLOCK_166_266:
  115. cdclk_state->cdclk = 266667;
  116. break;
  117. }
  118. }
  119. static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
  120. struct intel_cdclk_state *cdclk_state)
  121. {
  122. struct pci_dev *pdev = dev_priv->drm.pdev;
  123. u16 gcfgc = 0;
  124. pci_read_config_word(pdev, GCFGC, &gcfgc);
  125. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  126. cdclk_state->cdclk = 133333;
  127. return;
  128. }
  129. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  130. case GC_DISPLAY_CLOCK_333_320_MHZ:
  131. cdclk_state->cdclk = 333333;
  132. break;
  133. default:
  134. case GC_DISPLAY_CLOCK_190_200_MHZ:
  135. cdclk_state->cdclk = 190000;
  136. break;
  137. }
  138. }
  139. static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
  140. struct intel_cdclk_state *cdclk_state)
  141. {
  142. struct pci_dev *pdev = dev_priv->drm.pdev;
  143. u16 gcfgc = 0;
  144. pci_read_config_word(pdev, GCFGC, &gcfgc);
  145. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  146. cdclk_state->cdclk = 133333;
  147. return;
  148. }
  149. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  150. case GC_DISPLAY_CLOCK_333_320_MHZ:
  151. cdclk_state->cdclk = 320000;
  152. break;
  153. default:
  154. case GC_DISPLAY_CLOCK_190_200_MHZ:
  155. cdclk_state->cdclk = 200000;
  156. break;
  157. }
  158. }
  159. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  160. {
  161. static const unsigned int blb_vco[8] = {
  162. [0] = 3200000,
  163. [1] = 4000000,
  164. [2] = 5333333,
  165. [3] = 4800000,
  166. [4] = 6400000,
  167. };
  168. static const unsigned int pnv_vco[8] = {
  169. [0] = 3200000,
  170. [1] = 4000000,
  171. [2] = 5333333,
  172. [3] = 4800000,
  173. [4] = 2666667,
  174. };
  175. static const unsigned int cl_vco[8] = {
  176. [0] = 3200000,
  177. [1] = 4000000,
  178. [2] = 5333333,
  179. [3] = 6400000,
  180. [4] = 3333333,
  181. [5] = 3566667,
  182. [6] = 4266667,
  183. };
  184. static const unsigned int elk_vco[8] = {
  185. [0] = 3200000,
  186. [1] = 4000000,
  187. [2] = 5333333,
  188. [3] = 4800000,
  189. };
  190. static const unsigned int ctg_vco[8] = {
  191. [0] = 3200000,
  192. [1] = 4000000,
  193. [2] = 5333333,
  194. [3] = 6400000,
  195. [4] = 2666667,
  196. [5] = 4266667,
  197. };
  198. const unsigned int *vco_table;
  199. unsigned int vco;
  200. uint8_t tmp = 0;
  201. /* FIXME other chipsets? */
  202. if (IS_GM45(dev_priv))
  203. vco_table = ctg_vco;
  204. else if (IS_G45(dev_priv))
  205. vco_table = elk_vco;
  206. else if (IS_I965GM(dev_priv))
  207. vco_table = cl_vco;
  208. else if (IS_PINEVIEW(dev_priv))
  209. vco_table = pnv_vco;
  210. else if (IS_G33(dev_priv))
  211. vco_table = blb_vco;
  212. else
  213. return 0;
  214. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  215. vco = vco_table[tmp & 0x7];
  216. if (vco == 0)
  217. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  218. else
  219. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  220. return vco;
  221. }
  222. static void g33_get_cdclk(struct drm_i915_private *dev_priv,
  223. struct intel_cdclk_state *cdclk_state)
  224. {
  225. struct pci_dev *pdev = dev_priv->drm.pdev;
  226. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  227. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  228. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  229. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  230. const uint8_t *div_table;
  231. unsigned int cdclk_sel;
  232. uint16_t tmp = 0;
  233. cdclk_state->vco = intel_hpll_vco(dev_priv);
  234. pci_read_config_word(pdev, GCFGC, &tmp);
  235. cdclk_sel = (tmp >> 4) & 0x7;
  236. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  237. goto fail;
  238. switch (cdclk_state->vco) {
  239. case 3200000:
  240. div_table = div_3200;
  241. break;
  242. case 4000000:
  243. div_table = div_4000;
  244. break;
  245. case 4800000:
  246. div_table = div_4800;
  247. break;
  248. case 5333333:
  249. div_table = div_5333;
  250. break;
  251. default:
  252. goto fail;
  253. }
  254. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  255. div_table[cdclk_sel]);
  256. return;
  257. fail:
  258. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
  259. cdclk_state->vco, tmp);
  260. cdclk_state->cdclk = 190476;
  261. }
  262. static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
  263. struct intel_cdclk_state *cdclk_state)
  264. {
  265. struct pci_dev *pdev = dev_priv->drm.pdev;
  266. u16 gcfgc = 0;
  267. pci_read_config_word(pdev, GCFGC, &gcfgc);
  268. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  269. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  270. cdclk_state->cdclk = 266667;
  271. break;
  272. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  273. cdclk_state->cdclk = 333333;
  274. break;
  275. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  276. cdclk_state->cdclk = 444444;
  277. break;
  278. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  279. cdclk_state->cdclk = 200000;
  280. break;
  281. default:
  282. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  283. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  284. cdclk_state->cdclk = 133333;
  285. break;
  286. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  287. cdclk_state->cdclk = 166667;
  288. break;
  289. }
  290. }
  291. static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
  292. struct intel_cdclk_state *cdclk_state)
  293. {
  294. struct pci_dev *pdev = dev_priv->drm.pdev;
  295. static const uint8_t div_3200[] = { 16, 10, 8 };
  296. static const uint8_t div_4000[] = { 20, 12, 10 };
  297. static const uint8_t div_5333[] = { 24, 16, 14 };
  298. const uint8_t *div_table;
  299. unsigned int cdclk_sel;
  300. uint16_t tmp = 0;
  301. cdclk_state->vco = intel_hpll_vco(dev_priv);
  302. pci_read_config_word(pdev, GCFGC, &tmp);
  303. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  304. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  305. goto fail;
  306. switch (cdclk_state->vco) {
  307. case 3200000:
  308. div_table = div_3200;
  309. break;
  310. case 4000000:
  311. div_table = div_4000;
  312. break;
  313. case 5333333:
  314. div_table = div_5333;
  315. break;
  316. default:
  317. goto fail;
  318. }
  319. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  320. div_table[cdclk_sel]);
  321. return;
  322. fail:
  323. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
  324. cdclk_state->vco, tmp);
  325. cdclk_state->cdclk = 200000;
  326. }
  327. static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
  328. struct intel_cdclk_state *cdclk_state)
  329. {
  330. struct pci_dev *pdev = dev_priv->drm.pdev;
  331. unsigned int cdclk_sel;
  332. uint16_t tmp = 0;
  333. cdclk_state->vco = intel_hpll_vco(dev_priv);
  334. pci_read_config_word(pdev, GCFGC, &tmp);
  335. cdclk_sel = (tmp >> 12) & 0x1;
  336. switch (cdclk_state->vco) {
  337. case 2666667:
  338. case 4000000:
  339. case 5333333:
  340. cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
  341. break;
  342. case 3200000:
  343. cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
  344. break;
  345. default:
  346. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
  347. cdclk_state->vco, tmp);
  348. cdclk_state->cdclk = 222222;
  349. break;
  350. }
  351. }
  352. static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
  353. struct intel_cdclk_state *cdclk_state)
  354. {
  355. uint32_t lcpll = I915_READ(LCPLL_CTL);
  356. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  357. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  358. cdclk_state->cdclk = 800000;
  359. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  360. cdclk_state->cdclk = 450000;
  361. else if (freq == LCPLL_CLK_FREQ_450)
  362. cdclk_state->cdclk = 450000;
  363. else if (IS_HSW_ULT(dev_priv))
  364. cdclk_state->cdclk = 337500;
  365. else
  366. cdclk_state->cdclk = 540000;
  367. }
  368. static int vlv_calc_cdclk(struct drm_i915_private *dev_priv,
  369. int max_pixclk)
  370. {
  371. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
  372. 333333 : 320000;
  373. int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
  374. /*
  375. * We seem to get an unstable or solid color picture at 200MHz.
  376. * Not sure what's wrong. For now use 200MHz only when all pipes
  377. * are off.
  378. */
  379. if (!IS_CHERRYVIEW(dev_priv) &&
  380. max_pixclk > freq_320*limit/100)
  381. return 400000;
  382. else if (max_pixclk > 266667*limit/100)
  383. return freq_320;
  384. else if (max_pixclk > 0)
  385. return 266667;
  386. else
  387. return 200000;
  388. }
  389. static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
  390. struct intel_cdclk_state *cdclk_state)
  391. {
  392. cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
  393. cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
  394. CCK_DISPLAY_CLOCK_CONTROL,
  395. cdclk_state->vco);
  396. }
  397. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  398. {
  399. unsigned int credits, default_credits;
  400. if (IS_CHERRYVIEW(dev_priv))
  401. default_credits = PFI_CREDIT(12);
  402. else
  403. default_credits = PFI_CREDIT(8);
  404. if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
  405. /* CHV suggested value is 31 or 63 */
  406. if (IS_CHERRYVIEW(dev_priv))
  407. credits = PFI_CREDIT_63;
  408. else
  409. credits = PFI_CREDIT(15);
  410. } else {
  411. credits = default_credits;
  412. }
  413. /*
  414. * WA - write default credits before re-programming
  415. * FIXME: should we also set the resend bit here?
  416. */
  417. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  418. default_credits);
  419. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  420. credits | PFI_CREDIT_RESEND);
  421. /*
  422. * FIXME is this guaranteed to clear
  423. * immediately or should we poll for it?
  424. */
  425. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  426. }
  427. static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
  428. const struct intel_cdclk_state *cdclk_state)
  429. {
  430. int cdclk = cdclk_state->cdclk;
  431. u32 val, cmd;
  432. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  433. cmd = 2;
  434. else if (cdclk == 266667)
  435. cmd = 1;
  436. else
  437. cmd = 0;
  438. mutex_lock(&dev_priv->rps.hw_lock);
  439. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  440. val &= ~DSPFREQGUAR_MASK;
  441. val |= (cmd << DSPFREQGUAR_SHIFT);
  442. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  443. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  444. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  445. 50)) {
  446. DRM_ERROR("timed out waiting for CDclk change\n");
  447. }
  448. mutex_unlock(&dev_priv->rps.hw_lock);
  449. mutex_lock(&dev_priv->sb_lock);
  450. if (cdclk == 400000) {
  451. u32 divider;
  452. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
  453. cdclk) - 1;
  454. /* adjust cdclk divider */
  455. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  456. val &= ~CCK_FREQUENCY_VALUES;
  457. val |= divider;
  458. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  459. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  460. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  461. 50))
  462. DRM_ERROR("timed out waiting for CDclk change\n");
  463. }
  464. /* adjust self-refresh exit latency value */
  465. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  466. val &= ~0x7f;
  467. /*
  468. * For high bandwidth configs, we set a higher latency in the bunit
  469. * so that the core display fetch happens in time to avoid underruns.
  470. */
  471. if (cdclk == 400000)
  472. val |= 4500 / 250; /* 4.5 usec */
  473. else
  474. val |= 3000 / 250; /* 3.0 usec */
  475. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  476. mutex_unlock(&dev_priv->sb_lock);
  477. intel_update_cdclk(dev_priv);
  478. vlv_program_pfi_credits(dev_priv);
  479. }
  480. static void chv_set_cdclk(struct drm_i915_private *dev_priv,
  481. const struct intel_cdclk_state *cdclk_state)
  482. {
  483. int cdclk = cdclk_state->cdclk;
  484. u32 val, cmd;
  485. switch (cdclk) {
  486. case 333333:
  487. case 320000:
  488. case 266667:
  489. case 200000:
  490. break;
  491. default:
  492. MISSING_CASE(cdclk);
  493. return;
  494. }
  495. /*
  496. * Specs are full of misinformation, but testing on actual
  497. * hardware has shown that we just need to write the desired
  498. * CCK divider into the Punit register.
  499. */
  500. cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  501. mutex_lock(&dev_priv->rps.hw_lock);
  502. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  503. val &= ~DSPFREQGUAR_MASK_CHV;
  504. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  505. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  506. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  507. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  508. 50)) {
  509. DRM_ERROR("timed out waiting for CDclk change\n");
  510. }
  511. mutex_unlock(&dev_priv->rps.hw_lock);
  512. intel_update_cdclk(dev_priv);
  513. vlv_program_pfi_credits(dev_priv);
  514. }
  515. static int bdw_calc_cdclk(int max_pixclk)
  516. {
  517. if (max_pixclk > 540000)
  518. return 675000;
  519. else if (max_pixclk > 450000)
  520. return 540000;
  521. else if (max_pixclk > 337500)
  522. return 450000;
  523. else
  524. return 337500;
  525. }
  526. static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
  527. struct intel_cdclk_state *cdclk_state)
  528. {
  529. uint32_t lcpll = I915_READ(LCPLL_CTL);
  530. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  531. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  532. cdclk_state->cdclk = 800000;
  533. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  534. cdclk_state->cdclk = 450000;
  535. else if (freq == LCPLL_CLK_FREQ_450)
  536. cdclk_state->cdclk = 450000;
  537. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  538. cdclk_state->cdclk = 540000;
  539. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  540. cdclk_state->cdclk = 337500;
  541. else
  542. cdclk_state->cdclk = 675000;
  543. }
  544. static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
  545. const struct intel_cdclk_state *cdclk_state)
  546. {
  547. int cdclk = cdclk_state->cdclk;
  548. uint32_t val, data;
  549. int ret;
  550. if (WARN((I915_READ(LCPLL_CTL) &
  551. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  552. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  553. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  554. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  555. "trying to change cdclk frequency with cdclk not enabled\n"))
  556. return;
  557. mutex_lock(&dev_priv->rps.hw_lock);
  558. ret = sandybridge_pcode_write(dev_priv,
  559. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  560. mutex_unlock(&dev_priv->rps.hw_lock);
  561. if (ret) {
  562. DRM_ERROR("failed to inform pcode about cdclk change\n");
  563. return;
  564. }
  565. val = I915_READ(LCPLL_CTL);
  566. val |= LCPLL_CD_SOURCE_FCLK;
  567. I915_WRITE(LCPLL_CTL, val);
  568. if (wait_for_us(I915_READ(LCPLL_CTL) &
  569. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  570. DRM_ERROR("Switching to FCLK failed\n");
  571. val = I915_READ(LCPLL_CTL);
  572. val &= ~LCPLL_CLK_FREQ_MASK;
  573. switch (cdclk) {
  574. case 450000:
  575. val |= LCPLL_CLK_FREQ_450;
  576. data = 0;
  577. break;
  578. case 540000:
  579. val |= LCPLL_CLK_FREQ_54O_BDW;
  580. data = 1;
  581. break;
  582. case 337500:
  583. val |= LCPLL_CLK_FREQ_337_5_BDW;
  584. data = 2;
  585. break;
  586. case 675000:
  587. val |= LCPLL_CLK_FREQ_675_BDW;
  588. data = 3;
  589. break;
  590. default:
  591. WARN(1, "invalid cdclk frequency\n");
  592. return;
  593. }
  594. I915_WRITE(LCPLL_CTL, val);
  595. val = I915_READ(LCPLL_CTL);
  596. val &= ~LCPLL_CD_SOURCE_FCLK;
  597. I915_WRITE(LCPLL_CTL, val);
  598. if (wait_for_us((I915_READ(LCPLL_CTL) &
  599. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  600. DRM_ERROR("Switching back to LCPLL failed\n");
  601. mutex_lock(&dev_priv->rps.hw_lock);
  602. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
  603. mutex_unlock(&dev_priv->rps.hw_lock);
  604. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  605. intel_update_cdclk(dev_priv);
  606. WARN(cdclk != dev_priv->cdclk.hw.cdclk,
  607. "cdclk requested %d kHz but got %d kHz\n",
  608. cdclk, dev_priv->cdclk.hw.cdclk);
  609. }
  610. static int skl_calc_cdclk(int max_pixclk, int vco)
  611. {
  612. if (vco == 8640000) {
  613. if (max_pixclk > 540000)
  614. return 617143;
  615. else if (max_pixclk > 432000)
  616. return 540000;
  617. else if (max_pixclk > 308571)
  618. return 432000;
  619. else
  620. return 308571;
  621. } else {
  622. if (max_pixclk > 540000)
  623. return 675000;
  624. else if (max_pixclk > 450000)
  625. return 540000;
  626. else if (max_pixclk > 337500)
  627. return 450000;
  628. else
  629. return 337500;
  630. }
  631. }
  632. static void skl_dpll0_update(struct drm_i915_private *dev_priv,
  633. struct intel_cdclk_state *cdclk_state)
  634. {
  635. u32 val;
  636. cdclk_state->ref = 24000;
  637. cdclk_state->vco = 0;
  638. val = I915_READ(LCPLL1_CTL);
  639. if ((val & LCPLL_PLL_ENABLE) == 0)
  640. return;
  641. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  642. return;
  643. val = I915_READ(DPLL_CTRL1);
  644. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  645. DPLL_CTRL1_SSC(SKL_DPLL0) |
  646. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  647. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  648. return;
  649. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  650. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  651. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  652. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  653. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  654. cdclk_state->vco = 8100000;
  655. break;
  656. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  657. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  658. cdclk_state->vco = 8640000;
  659. break;
  660. default:
  661. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  662. break;
  663. }
  664. }
  665. static void skl_get_cdclk(struct drm_i915_private *dev_priv,
  666. struct intel_cdclk_state *cdclk_state)
  667. {
  668. u32 cdctl;
  669. skl_dpll0_update(dev_priv, cdclk_state);
  670. cdclk_state->cdclk = cdclk_state->ref;
  671. if (cdclk_state->vco == 0)
  672. return;
  673. cdctl = I915_READ(CDCLK_CTL);
  674. if (cdclk_state->vco == 8640000) {
  675. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  676. case CDCLK_FREQ_450_432:
  677. cdclk_state->cdclk = 432000;
  678. break;
  679. case CDCLK_FREQ_337_308:
  680. cdclk_state->cdclk = 308571;
  681. break;
  682. case CDCLK_FREQ_540:
  683. cdclk_state->cdclk = 540000;
  684. break;
  685. case CDCLK_FREQ_675_617:
  686. cdclk_state->cdclk = 617143;
  687. break;
  688. default:
  689. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  690. break;
  691. }
  692. } else {
  693. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  694. case CDCLK_FREQ_450_432:
  695. cdclk_state->cdclk = 450000;
  696. break;
  697. case CDCLK_FREQ_337_308:
  698. cdclk_state->cdclk = 337500;
  699. break;
  700. case CDCLK_FREQ_540:
  701. cdclk_state->cdclk = 540000;
  702. break;
  703. case CDCLK_FREQ_675_617:
  704. cdclk_state->cdclk = 675000;
  705. break;
  706. default:
  707. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  708. break;
  709. }
  710. }
  711. }
  712. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  713. static int skl_cdclk_decimal(int cdclk)
  714. {
  715. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  716. }
  717. static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
  718. int vco)
  719. {
  720. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  721. dev_priv->skl_preferred_vco_freq = vco;
  722. if (changed)
  723. intel_update_max_cdclk(dev_priv);
  724. }
  725. static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  726. {
  727. int min_cdclk = skl_calc_cdclk(0, vco);
  728. u32 val;
  729. WARN_ON(vco != 8100000 && vco != 8640000);
  730. /* select the minimum CDCLK before enabling DPLL 0 */
  731. val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
  732. I915_WRITE(CDCLK_CTL, val);
  733. POSTING_READ(CDCLK_CTL);
  734. /*
  735. * We always enable DPLL0 with the lowest link rate possible, but still
  736. * taking into account the VCO required to operate the eDP panel at the
  737. * desired frequency. The usual DP link rates operate with a VCO of
  738. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  739. * The modeset code is responsible for the selection of the exact link
  740. * rate later on, with the constraint of choosing a frequency that
  741. * works with vco.
  742. */
  743. val = I915_READ(DPLL_CTRL1);
  744. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  745. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  746. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  747. if (vco == 8640000)
  748. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  749. SKL_DPLL0);
  750. else
  751. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  752. SKL_DPLL0);
  753. I915_WRITE(DPLL_CTRL1, val);
  754. POSTING_READ(DPLL_CTRL1);
  755. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  756. if (intel_wait_for_register(dev_priv,
  757. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  758. 5))
  759. DRM_ERROR("DPLL0 not locked\n");
  760. dev_priv->cdclk.hw.vco = vco;
  761. /* We'll want to keep using the current vco from now on. */
  762. skl_set_preferred_cdclk_vco(dev_priv, vco);
  763. }
  764. static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
  765. {
  766. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  767. if (intel_wait_for_register(dev_priv,
  768. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  769. 1))
  770. DRM_ERROR("Couldn't disable DPLL0\n");
  771. dev_priv->cdclk.hw.vco = 0;
  772. }
  773. static void skl_set_cdclk(struct drm_i915_private *dev_priv,
  774. const struct intel_cdclk_state *cdclk_state)
  775. {
  776. int cdclk = cdclk_state->cdclk;
  777. int vco = cdclk_state->vco;
  778. u32 freq_select, pcu_ack;
  779. int ret;
  780. WARN_ON((cdclk == 24000) != (vco == 0));
  781. mutex_lock(&dev_priv->rps.hw_lock);
  782. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  783. SKL_CDCLK_PREPARE_FOR_CHANGE,
  784. SKL_CDCLK_READY_FOR_CHANGE,
  785. SKL_CDCLK_READY_FOR_CHANGE, 3);
  786. mutex_unlock(&dev_priv->rps.hw_lock);
  787. if (ret) {
  788. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  789. ret);
  790. return;
  791. }
  792. /* set CDCLK_CTL */
  793. switch (cdclk) {
  794. case 450000:
  795. case 432000:
  796. freq_select = CDCLK_FREQ_450_432;
  797. pcu_ack = 1;
  798. break;
  799. case 540000:
  800. freq_select = CDCLK_FREQ_540;
  801. pcu_ack = 2;
  802. break;
  803. case 308571:
  804. case 337500:
  805. default:
  806. freq_select = CDCLK_FREQ_337_308;
  807. pcu_ack = 0;
  808. break;
  809. case 617143:
  810. case 675000:
  811. freq_select = CDCLK_FREQ_675_617;
  812. pcu_ack = 3;
  813. break;
  814. }
  815. if (dev_priv->cdclk.hw.vco != 0 &&
  816. dev_priv->cdclk.hw.vco != vco)
  817. skl_dpll0_disable(dev_priv);
  818. if (dev_priv->cdclk.hw.vco != vco)
  819. skl_dpll0_enable(dev_priv, vco);
  820. I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
  821. POSTING_READ(CDCLK_CTL);
  822. /* inform PCU of the change */
  823. mutex_lock(&dev_priv->rps.hw_lock);
  824. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
  825. mutex_unlock(&dev_priv->rps.hw_lock);
  826. intel_update_cdclk(dev_priv);
  827. }
  828. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  829. {
  830. uint32_t cdctl, expected;
  831. /*
  832. * check if the pre-os initialized the display
  833. * There is SWF18 scratchpad register defined which is set by the
  834. * pre-os which can be used by the OS drivers to check the status
  835. */
  836. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  837. goto sanitize;
  838. intel_update_cdclk(dev_priv);
  839. /* Is PLL enabled and locked ? */
  840. if (dev_priv->cdclk.hw.vco == 0 ||
  841. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  842. goto sanitize;
  843. /* DPLL okay; verify the cdclock
  844. *
  845. * Noticed in some instances that the freq selection is correct but
  846. * decimal part is programmed wrong from BIOS where pre-os does not
  847. * enable display. Verify the same as well.
  848. */
  849. cdctl = I915_READ(CDCLK_CTL);
  850. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  851. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  852. if (cdctl == expected)
  853. /* All well; nothing to sanitize */
  854. return;
  855. sanitize:
  856. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  857. /* force cdclk programming */
  858. dev_priv->cdclk.hw.cdclk = 0;
  859. /* force full PLL disable + enable */
  860. dev_priv->cdclk.hw.vco = -1;
  861. }
  862. /**
  863. * skl_init_cdclk - Initialize CDCLK on SKL
  864. * @dev_priv: i915 device
  865. *
  866. * Initialize CDCLK for SKL and derivatives. This is generally
  867. * done only during the display core initialization sequence,
  868. * after which the DMC will take care of turning CDCLK off/on
  869. * as needed.
  870. */
  871. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  872. {
  873. struct intel_cdclk_state cdclk_state;
  874. skl_sanitize_cdclk(dev_priv);
  875. if (dev_priv->cdclk.hw.cdclk != 0 &&
  876. dev_priv->cdclk.hw.vco != 0) {
  877. /*
  878. * Use the current vco as our initial
  879. * guess as to what the preferred vco is.
  880. */
  881. if (dev_priv->skl_preferred_vco_freq == 0)
  882. skl_set_preferred_cdclk_vco(dev_priv,
  883. dev_priv->cdclk.hw.vco);
  884. return;
  885. }
  886. cdclk_state = dev_priv->cdclk.hw;
  887. cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
  888. if (cdclk_state.vco == 0)
  889. cdclk_state.vco = 8100000;
  890. cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
  891. skl_set_cdclk(dev_priv, &cdclk_state);
  892. }
  893. /**
  894. * skl_uninit_cdclk - Uninitialize CDCLK on SKL
  895. * @dev_priv: i915 device
  896. *
  897. * Uninitialize CDCLK for SKL and derivatives. This is done only
  898. * during the display core uninitialization sequence.
  899. */
  900. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  901. {
  902. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  903. cdclk_state.cdclk = cdclk_state.ref;
  904. cdclk_state.vco = 0;
  905. skl_set_cdclk(dev_priv, &cdclk_state);
  906. }
  907. static int bxt_calc_cdclk(int max_pixclk)
  908. {
  909. if (max_pixclk > 576000)
  910. return 624000;
  911. else if (max_pixclk > 384000)
  912. return 576000;
  913. else if (max_pixclk > 288000)
  914. return 384000;
  915. else if (max_pixclk > 144000)
  916. return 288000;
  917. else
  918. return 144000;
  919. }
  920. static int glk_calc_cdclk(int max_pixclk)
  921. {
  922. /*
  923. * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
  924. * as a temporary workaround. Use a higher cdclk instead. (Note that
  925. * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
  926. * cdclk.)
  927. */
  928. if (max_pixclk > DIV_ROUND_UP(2 * 158400 * 99, 100))
  929. return 316800;
  930. else if (max_pixclk > DIV_ROUND_UP(2 * 79200 * 99, 100))
  931. return 158400;
  932. else
  933. return 79200;
  934. }
  935. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  936. {
  937. int ratio;
  938. if (cdclk == dev_priv->cdclk.hw.ref)
  939. return 0;
  940. switch (cdclk) {
  941. default:
  942. MISSING_CASE(cdclk);
  943. case 144000:
  944. case 288000:
  945. case 384000:
  946. case 576000:
  947. ratio = 60;
  948. break;
  949. case 624000:
  950. ratio = 65;
  951. break;
  952. }
  953. return dev_priv->cdclk.hw.ref * ratio;
  954. }
  955. static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  956. {
  957. int ratio;
  958. if (cdclk == dev_priv->cdclk.hw.ref)
  959. return 0;
  960. switch (cdclk) {
  961. default:
  962. MISSING_CASE(cdclk);
  963. case 79200:
  964. case 158400:
  965. case 316800:
  966. ratio = 33;
  967. break;
  968. }
  969. return dev_priv->cdclk.hw.ref * ratio;
  970. }
  971. static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
  972. struct intel_cdclk_state *cdclk_state)
  973. {
  974. u32 val;
  975. cdclk_state->ref = 19200;
  976. cdclk_state->vco = 0;
  977. val = I915_READ(BXT_DE_PLL_ENABLE);
  978. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  979. return;
  980. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  981. return;
  982. val = I915_READ(BXT_DE_PLL_CTL);
  983. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  984. }
  985. static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
  986. struct intel_cdclk_state *cdclk_state)
  987. {
  988. u32 divider;
  989. int div;
  990. bxt_de_pll_update(dev_priv, cdclk_state);
  991. cdclk_state->cdclk = cdclk_state->ref;
  992. if (cdclk_state->vco == 0)
  993. return;
  994. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  995. switch (divider) {
  996. case BXT_CDCLK_CD2X_DIV_SEL_1:
  997. div = 2;
  998. break;
  999. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  1000. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1001. div = 3;
  1002. break;
  1003. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1004. div = 4;
  1005. break;
  1006. case BXT_CDCLK_CD2X_DIV_SEL_4:
  1007. div = 8;
  1008. break;
  1009. default:
  1010. MISSING_CASE(divider);
  1011. return;
  1012. }
  1013. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1014. }
  1015. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  1016. {
  1017. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  1018. /* Timeout 200us */
  1019. if (intel_wait_for_register(dev_priv,
  1020. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  1021. 1))
  1022. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  1023. dev_priv->cdclk.hw.vco = 0;
  1024. }
  1025. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1026. {
  1027. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1028. u32 val;
  1029. val = I915_READ(BXT_DE_PLL_CTL);
  1030. val &= ~BXT_DE_PLL_RATIO_MASK;
  1031. val |= BXT_DE_PLL_RATIO(ratio);
  1032. I915_WRITE(BXT_DE_PLL_CTL, val);
  1033. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  1034. /* Timeout 200us */
  1035. if (intel_wait_for_register(dev_priv,
  1036. BXT_DE_PLL_ENABLE,
  1037. BXT_DE_PLL_LOCK,
  1038. BXT_DE_PLL_LOCK,
  1039. 1))
  1040. DRM_ERROR("timeout waiting for DE PLL lock\n");
  1041. dev_priv->cdclk.hw.vco = vco;
  1042. }
  1043. static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
  1044. const struct intel_cdclk_state *cdclk_state)
  1045. {
  1046. int cdclk = cdclk_state->cdclk;
  1047. int vco = cdclk_state->vco;
  1048. u32 val, divider;
  1049. int ret;
  1050. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  1051. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1052. case 8:
  1053. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  1054. break;
  1055. case 4:
  1056. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1057. break;
  1058. case 3:
  1059. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1060. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  1061. break;
  1062. case 2:
  1063. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1064. break;
  1065. default:
  1066. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1067. WARN_ON(vco != 0);
  1068. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1069. break;
  1070. }
  1071. /* Inform power controller of upcoming frequency change */
  1072. mutex_lock(&dev_priv->rps.hw_lock);
  1073. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1074. 0x80000000);
  1075. mutex_unlock(&dev_priv->rps.hw_lock);
  1076. if (ret) {
  1077. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  1078. ret, cdclk);
  1079. return;
  1080. }
  1081. if (dev_priv->cdclk.hw.vco != 0 &&
  1082. dev_priv->cdclk.hw.vco != vco)
  1083. bxt_de_pll_disable(dev_priv);
  1084. if (dev_priv->cdclk.hw.vco != vco)
  1085. bxt_de_pll_enable(dev_priv, vco);
  1086. val = divider | skl_cdclk_decimal(cdclk);
  1087. /*
  1088. * FIXME if only the cd2x divider needs changing, it could be done
  1089. * without shutting off the pipe (if only one pipe is active).
  1090. */
  1091. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1092. /*
  1093. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1094. * enable otherwise.
  1095. */
  1096. if (cdclk >= 500000)
  1097. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1098. I915_WRITE(CDCLK_CTL, val);
  1099. mutex_lock(&dev_priv->rps.hw_lock);
  1100. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1101. DIV_ROUND_UP(cdclk, 25000));
  1102. mutex_unlock(&dev_priv->rps.hw_lock);
  1103. if (ret) {
  1104. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  1105. ret, cdclk);
  1106. return;
  1107. }
  1108. intel_update_cdclk(dev_priv);
  1109. }
  1110. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1111. {
  1112. u32 cdctl, expected;
  1113. intel_update_cdclk(dev_priv);
  1114. if (dev_priv->cdclk.hw.vco == 0 ||
  1115. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1116. goto sanitize;
  1117. /* DPLL okay; verify the cdclock
  1118. *
  1119. * Some BIOS versions leave an incorrect decimal frequency value and
  1120. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1121. * so sanitize this register.
  1122. */
  1123. cdctl = I915_READ(CDCLK_CTL);
  1124. /*
  1125. * Let's ignore the pipe field, since BIOS could have configured the
  1126. * dividers both synching to an active pipe, or asynchronously
  1127. * (PIPE_NONE).
  1128. */
  1129. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1130. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1131. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1132. /*
  1133. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1134. * enable otherwise.
  1135. */
  1136. if (dev_priv->cdclk.hw.cdclk >= 500000)
  1137. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1138. if (cdctl == expected)
  1139. /* All well; nothing to sanitize */
  1140. return;
  1141. sanitize:
  1142. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1143. /* force cdclk programming */
  1144. dev_priv->cdclk.hw.cdclk = 0;
  1145. /* force full PLL disable + enable */
  1146. dev_priv->cdclk.hw.vco = -1;
  1147. }
  1148. /**
  1149. * bxt_init_cdclk - Initialize CDCLK on BXT
  1150. * @dev_priv: i915 device
  1151. *
  1152. * Initialize CDCLK for BXT and derivatives. This is generally
  1153. * done only during the display core initialization sequence,
  1154. * after which the DMC will take care of turning CDCLK off/on
  1155. * as needed.
  1156. */
  1157. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  1158. {
  1159. struct intel_cdclk_state cdclk_state;
  1160. bxt_sanitize_cdclk(dev_priv);
  1161. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1162. dev_priv->cdclk.hw.vco != 0)
  1163. return;
  1164. cdclk_state = dev_priv->cdclk.hw;
  1165. /*
  1166. * FIXME:
  1167. * - The initial CDCLK needs to be read from VBT.
  1168. * Need to make this change after VBT has changes for BXT.
  1169. */
  1170. if (IS_GEMINILAKE(dev_priv)) {
  1171. cdclk_state.cdclk = glk_calc_cdclk(0);
  1172. cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1173. } else {
  1174. cdclk_state.cdclk = bxt_calc_cdclk(0);
  1175. cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1176. }
  1177. bxt_set_cdclk(dev_priv, &cdclk_state);
  1178. }
  1179. /**
  1180. * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
  1181. * @dev_priv: i915 device
  1182. *
  1183. * Uninitialize CDCLK for BXT and derivatives. This is done only
  1184. * during the display core uninitialization sequence.
  1185. */
  1186. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  1187. {
  1188. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1189. cdclk_state.cdclk = cdclk_state.ref;
  1190. cdclk_state.vco = 0;
  1191. bxt_set_cdclk(dev_priv, &cdclk_state);
  1192. }
  1193. /**
  1194. * intel_cdclk_state_compare - Determine if two CDCLK states differ
  1195. * @a: first CDCLK state
  1196. * @b: second CDCLK state
  1197. *
  1198. * Returns:
  1199. * True if the CDCLK states are identical, false if they differ.
  1200. */
  1201. bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
  1202. const struct intel_cdclk_state *b)
  1203. {
  1204. return memcmp(a, b, sizeof(*a)) == 0;
  1205. }
  1206. /**
  1207. * intel_set_cdclk - Push the CDCLK state to the hardware
  1208. * @dev_priv: i915 device
  1209. * @cdclk_state: new CDCLK state
  1210. *
  1211. * Program the hardware based on the passed in CDCLK state,
  1212. * if necessary.
  1213. */
  1214. void intel_set_cdclk(struct drm_i915_private *dev_priv,
  1215. const struct intel_cdclk_state *cdclk_state)
  1216. {
  1217. if (intel_cdclk_state_compare(&dev_priv->cdclk.hw, cdclk_state))
  1218. return;
  1219. if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
  1220. return;
  1221. DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz, VCO %d kHz, ref %d kHz\n",
  1222. cdclk_state->cdclk, cdclk_state->vco,
  1223. cdclk_state->ref);
  1224. dev_priv->display.set_cdclk(dev_priv, cdclk_state);
  1225. }
  1226. static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
  1227. int pixel_rate)
  1228. {
  1229. struct drm_i915_private *dev_priv =
  1230. to_i915(crtc_state->base.crtc->dev);
  1231. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  1232. if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
  1233. pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
  1234. /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
  1235. * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
  1236. * there may be audio corruption or screen corruption." This cdclk
  1237. * restriction for GLK is 316.8 MHz and since GLK can output two
  1238. * pixels per clock, the pixel rate becomes 2 * 316.8 MHz.
  1239. */
  1240. if (intel_crtc_has_dp_encoder(crtc_state) &&
  1241. crtc_state->has_audio &&
  1242. crtc_state->port_clock >= 540000 &&
  1243. crtc_state->lane_count == 4) {
  1244. if (IS_GEMINILAKE(dev_priv))
  1245. pixel_rate = max(2 * 316800, pixel_rate);
  1246. else
  1247. pixel_rate = max(432000, pixel_rate);
  1248. }
  1249. /* According to BSpec, "The CD clock frequency must be at least twice
  1250. * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
  1251. * The check for GLK has to be adjusted as the platform can output
  1252. * two pixels per clock.
  1253. */
  1254. if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9) {
  1255. if (IS_GEMINILAKE(dev_priv))
  1256. pixel_rate = max(2 * 2 * 96000, pixel_rate);
  1257. else
  1258. pixel_rate = max(2 * 96000, pixel_rate);
  1259. }
  1260. return pixel_rate;
  1261. }
  1262. /* compute the max rate for new configuration */
  1263. static int intel_max_pixel_rate(struct drm_atomic_state *state)
  1264. {
  1265. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1266. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1267. struct drm_crtc *crtc;
  1268. struct drm_crtc_state *cstate;
  1269. struct intel_crtc_state *crtc_state;
  1270. unsigned int max_pixel_rate = 0, i;
  1271. enum pipe pipe;
  1272. memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
  1273. sizeof(intel_state->min_pixclk));
  1274. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1275. int pixel_rate;
  1276. crtc_state = to_intel_crtc_state(cstate);
  1277. if (!crtc_state->base.enable) {
  1278. intel_state->min_pixclk[i] = 0;
  1279. continue;
  1280. }
  1281. pixel_rate = crtc_state->pixel_rate;
  1282. if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
  1283. pixel_rate =
  1284. bdw_adjust_min_pipe_pixel_rate(crtc_state,
  1285. pixel_rate);
  1286. intel_state->min_pixclk[i] = pixel_rate;
  1287. }
  1288. for_each_pipe(dev_priv, pipe)
  1289. max_pixel_rate = max(intel_state->min_pixclk[pipe],
  1290. max_pixel_rate);
  1291. return max_pixel_rate;
  1292. }
  1293. static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
  1294. {
  1295. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1296. int max_pixclk = intel_max_pixel_rate(state);
  1297. struct intel_atomic_state *intel_state =
  1298. to_intel_atomic_state(state);
  1299. int cdclk;
  1300. cdclk = vlv_calc_cdclk(dev_priv, max_pixclk);
  1301. if (cdclk > dev_priv->max_cdclk_freq) {
  1302. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1303. cdclk, dev_priv->max_cdclk_freq);
  1304. return -EINVAL;
  1305. }
  1306. intel_state->cdclk.logical.cdclk = cdclk;
  1307. if (!intel_state->active_crtcs) {
  1308. cdclk = vlv_calc_cdclk(dev_priv, 0);
  1309. intel_state->cdclk.actual.cdclk = cdclk;
  1310. } else {
  1311. intel_state->cdclk.actual =
  1312. intel_state->cdclk.logical;
  1313. }
  1314. return 0;
  1315. }
  1316. static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
  1317. {
  1318. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1319. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1320. int max_pixclk = intel_max_pixel_rate(state);
  1321. int cdclk;
  1322. /*
  1323. * FIXME should also account for plane ratio
  1324. * once 64bpp pixel formats are supported.
  1325. */
  1326. cdclk = bdw_calc_cdclk(max_pixclk);
  1327. if (cdclk > dev_priv->max_cdclk_freq) {
  1328. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1329. cdclk, dev_priv->max_cdclk_freq);
  1330. return -EINVAL;
  1331. }
  1332. intel_state->cdclk.logical.cdclk = cdclk;
  1333. if (!intel_state->active_crtcs) {
  1334. cdclk = bdw_calc_cdclk(0);
  1335. intel_state->cdclk.actual.cdclk = cdclk;
  1336. } else {
  1337. intel_state->cdclk.actual =
  1338. intel_state->cdclk.logical;
  1339. }
  1340. return 0;
  1341. }
  1342. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1343. {
  1344. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1345. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1346. const int max_pixclk = intel_max_pixel_rate(state);
  1347. int cdclk, vco;
  1348. vco = intel_state->cdclk.logical.vco;
  1349. if (!vco)
  1350. vco = dev_priv->skl_preferred_vco_freq;
  1351. /*
  1352. * FIXME should also account for plane ratio
  1353. * once 64bpp pixel formats are supported.
  1354. */
  1355. cdclk = skl_calc_cdclk(max_pixclk, vco);
  1356. if (cdclk > dev_priv->max_cdclk_freq) {
  1357. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1358. cdclk, dev_priv->max_cdclk_freq);
  1359. return -EINVAL;
  1360. }
  1361. intel_state->cdclk.logical.vco = vco;
  1362. intel_state->cdclk.logical.cdclk = cdclk;
  1363. if (!intel_state->active_crtcs) {
  1364. cdclk = skl_calc_cdclk(0, vco);
  1365. intel_state->cdclk.actual.vco = vco;
  1366. intel_state->cdclk.actual.cdclk = cdclk;
  1367. } else {
  1368. intel_state->cdclk.actual =
  1369. intel_state->cdclk.logical;
  1370. }
  1371. return 0;
  1372. }
  1373. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  1374. {
  1375. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1376. int max_pixclk = intel_max_pixel_rate(state);
  1377. struct intel_atomic_state *intel_state =
  1378. to_intel_atomic_state(state);
  1379. int cdclk, vco;
  1380. if (IS_GEMINILAKE(dev_priv)) {
  1381. cdclk = glk_calc_cdclk(max_pixclk);
  1382. vco = glk_de_pll_vco(dev_priv, cdclk);
  1383. } else {
  1384. cdclk = bxt_calc_cdclk(max_pixclk);
  1385. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1386. }
  1387. if (cdclk > dev_priv->max_cdclk_freq) {
  1388. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1389. cdclk, dev_priv->max_cdclk_freq);
  1390. return -EINVAL;
  1391. }
  1392. intel_state->cdclk.logical.vco = vco;
  1393. intel_state->cdclk.logical.cdclk = cdclk;
  1394. if (!intel_state->active_crtcs) {
  1395. if (IS_GEMINILAKE(dev_priv)) {
  1396. cdclk = glk_calc_cdclk(0);
  1397. vco = glk_de_pll_vco(dev_priv, cdclk);
  1398. } else {
  1399. cdclk = bxt_calc_cdclk(0);
  1400. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1401. }
  1402. intel_state->cdclk.actual.vco = vco;
  1403. intel_state->cdclk.actual.cdclk = cdclk;
  1404. } else {
  1405. intel_state->cdclk.actual =
  1406. intel_state->cdclk.logical;
  1407. }
  1408. return 0;
  1409. }
  1410. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  1411. {
  1412. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  1413. if (IS_GEMINILAKE(dev_priv))
  1414. /*
  1415. * FIXME: Limiting to 99% as a temporary workaround. See
  1416. * glk_calc_cdclk() for details.
  1417. */
  1418. return 2 * max_cdclk_freq * 99 / 100;
  1419. else if (INTEL_INFO(dev_priv)->gen >= 9 ||
  1420. IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  1421. return max_cdclk_freq;
  1422. else if (IS_CHERRYVIEW(dev_priv))
  1423. return max_cdclk_freq*95/100;
  1424. else if (INTEL_INFO(dev_priv)->gen < 4)
  1425. return 2*max_cdclk_freq*90/100;
  1426. else
  1427. return max_cdclk_freq*90/100;
  1428. }
  1429. /**
  1430. * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
  1431. * @dev_priv: i915 device
  1432. *
  1433. * Determine the maximum CDCLK frequency the platform supports, and also
  1434. * derive the maximum dot clock frequency the maximum CDCLK frequency
  1435. * allows.
  1436. */
  1437. void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  1438. {
  1439. if (IS_GEN9_BC(dev_priv)) {
  1440. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  1441. int max_cdclk, vco;
  1442. vco = dev_priv->skl_preferred_vco_freq;
  1443. WARN_ON(vco != 8100000 && vco != 8640000);
  1444. /*
  1445. * Use the lower (vco 8640) cdclk values as a
  1446. * first guess. skl_calc_cdclk() will correct it
  1447. * if the preferred vco is 8100 instead.
  1448. */
  1449. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  1450. max_cdclk = 617143;
  1451. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  1452. max_cdclk = 540000;
  1453. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  1454. max_cdclk = 432000;
  1455. else
  1456. max_cdclk = 308571;
  1457. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  1458. } else if (IS_GEMINILAKE(dev_priv)) {
  1459. dev_priv->max_cdclk_freq = 316800;
  1460. } else if (IS_BROXTON(dev_priv)) {
  1461. dev_priv->max_cdclk_freq = 624000;
  1462. } else if (IS_BROADWELL(dev_priv)) {
  1463. /*
  1464. * FIXME with extra cooling we can allow
  1465. * 540 MHz for ULX and 675 Mhz for ULT.
  1466. * How can we know if extra cooling is
  1467. * available? PCI ID, VTB, something else?
  1468. */
  1469. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1470. dev_priv->max_cdclk_freq = 450000;
  1471. else if (IS_BDW_ULX(dev_priv))
  1472. dev_priv->max_cdclk_freq = 450000;
  1473. else if (IS_BDW_ULT(dev_priv))
  1474. dev_priv->max_cdclk_freq = 540000;
  1475. else
  1476. dev_priv->max_cdclk_freq = 675000;
  1477. } else if (IS_CHERRYVIEW(dev_priv)) {
  1478. dev_priv->max_cdclk_freq = 320000;
  1479. } else if (IS_VALLEYVIEW(dev_priv)) {
  1480. dev_priv->max_cdclk_freq = 400000;
  1481. } else {
  1482. /* otherwise assume cdclk is fixed */
  1483. dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
  1484. }
  1485. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  1486. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  1487. dev_priv->max_cdclk_freq);
  1488. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  1489. dev_priv->max_dotclk_freq);
  1490. }
  1491. /**
  1492. * intel_update_cdclk - Determine the current CDCLK frequency
  1493. * @dev_priv: i915 device
  1494. *
  1495. * Determine the current CDCLK frequency.
  1496. */
  1497. void intel_update_cdclk(struct drm_i915_private *dev_priv)
  1498. {
  1499. dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
  1500. DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
  1501. dev_priv->cdclk.hw.cdclk, dev_priv->cdclk.hw.vco,
  1502. dev_priv->cdclk.hw.ref);
  1503. /*
  1504. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  1505. * Programmng [sic] note: bit[9:2] should be programmed to the number
  1506. * of cdclk that generates 4MHz reference clock freq which is used to
  1507. * generate GMBus clock. This will vary with the cdclk freq.
  1508. */
  1509. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1510. I915_WRITE(GMBUSFREQ_VLV,
  1511. DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
  1512. }
  1513. static int pch_rawclk(struct drm_i915_private *dev_priv)
  1514. {
  1515. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  1516. }
  1517. static int vlv_hrawclk(struct drm_i915_private *dev_priv)
  1518. {
  1519. /* RAWCLK_FREQ_VLV register updated from power well code */
  1520. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  1521. CCK_DISPLAY_REF_CLOCK_CONTROL);
  1522. }
  1523. static int g4x_hrawclk(struct drm_i915_private *dev_priv)
  1524. {
  1525. uint32_t clkcfg;
  1526. /* hrawclock is 1/4 the FSB frequency */
  1527. clkcfg = I915_READ(CLKCFG);
  1528. switch (clkcfg & CLKCFG_FSB_MASK) {
  1529. case CLKCFG_FSB_400:
  1530. return 100000;
  1531. case CLKCFG_FSB_533:
  1532. return 133333;
  1533. case CLKCFG_FSB_667:
  1534. return 166667;
  1535. case CLKCFG_FSB_800:
  1536. return 200000;
  1537. case CLKCFG_FSB_1067:
  1538. case CLKCFG_FSB_1067_ALT:
  1539. return 266667;
  1540. case CLKCFG_FSB_1333:
  1541. case CLKCFG_FSB_1333_ALT:
  1542. return 333333;
  1543. default:
  1544. return 133333;
  1545. }
  1546. }
  1547. /**
  1548. * intel_update_rawclk - Determine the current RAWCLK frequency
  1549. * @dev_priv: i915 device
  1550. *
  1551. * Determine the current RAWCLK frequency. RAWCLK is a fixed
  1552. * frequency clock so this needs to done only once.
  1553. */
  1554. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  1555. {
  1556. if (HAS_PCH_SPLIT(dev_priv))
  1557. dev_priv->rawclk_freq = pch_rawclk(dev_priv);
  1558. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1559. dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
  1560. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  1561. dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
  1562. else
  1563. /* no rawclk on other platforms, or no need to know it */
  1564. return;
  1565. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  1566. }
  1567. /**
  1568. * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
  1569. * @dev_priv: i915 device
  1570. */
  1571. void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
  1572. {
  1573. if (IS_CHERRYVIEW(dev_priv)) {
  1574. dev_priv->display.set_cdclk = chv_set_cdclk;
  1575. dev_priv->display.modeset_calc_cdclk =
  1576. vlv_modeset_calc_cdclk;
  1577. } else if (IS_VALLEYVIEW(dev_priv)) {
  1578. dev_priv->display.set_cdclk = vlv_set_cdclk;
  1579. dev_priv->display.modeset_calc_cdclk =
  1580. vlv_modeset_calc_cdclk;
  1581. } else if (IS_BROADWELL(dev_priv)) {
  1582. dev_priv->display.set_cdclk = bdw_set_cdclk;
  1583. dev_priv->display.modeset_calc_cdclk =
  1584. bdw_modeset_calc_cdclk;
  1585. } else if (IS_GEN9_LP(dev_priv)) {
  1586. dev_priv->display.set_cdclk = bxt_set_cdclk;
  1587. dev_priv->display.modeset_calc_cdclk =
  1588. bxt_modeset_calc_cdclk;
  1589. } else if (IS_GEN9_BC(dev_priv)) {
  1590. dev_priv->display.set_cdclk = skl_set_cdclk;
  1591. dev_priv->display.modeset_calc_cdclk =
  1592. skl_modeset_calc_cdclk;
  1593. }
  1594. if (IS_GEN9_BC(dev_priv))
  1595. dev_priv->display.get_cdclk = skl_get_cdclk;
  1596. else if (IS_GEN9_LP(dev_priv))
  1597. dev_priv->display.get_cdclk = bxt_get_cdclk;
  1598. else if (IS_BROADWELL(dev_priv))
  1599. dev_priv->display.get_cdclk = bdw_get_cdclk;
  1600. else if (IS_HASWELL(dev_priv))
  1601. dev_priv->display.get_cdclk = hsw_get_cdclk;
  1602. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1603. dev_priv->display.get_cdclk = vlv_get_cdclk;
  1604. else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  1605. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1606. else if (IS_GEN5(dev_priv))
  1607. dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
  1608. else if (IS_GM45(dev_priv))
  1609. dev_priv->display.get_cdclk = gm45_get_cdclk;
  1610. else if (IS_G45(dev_priv))
  1611. dev_priv->display.get_cdclk = g33_get_cdclk;
  1612. else if (IS_I965GM(dev_priv))
  1613. dev_priv->display.get_cdclk = i965gm_get_cdclk;
  1614. else if (IS_I965G(dev_priv))
  1615. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1616. else if (IS_PINEVIEW(dev_priv))
  1617. dev_priv->display.get_cdclk = pnv_get_cdclk;
  1618. else if (IS_G33(dev_priv))
  1619. dev_priv->display.get_cdclk = g33_get_cdclk;
  1620. else if (IS_I945GM(dev_priv))
  1621. dev_priv->display.get_cdclk = i945gm_get_cdclk;
  1622. else if (IS_I945G(dev_priv))
  1623. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1624. else if (IS_I915GM(dev_priv))
  1625. dev_priv->display.get_cdclk = i915gm_get_cdclk;
  1626. else if (IS_I915G(dev_priv))
  1627. dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
  1628. else if (IS_I865G(dev_priv))
  1629. dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
  1630. else if (IS_I85X(dev_priv))
  1631. dev_priv->display.get_cdclk = i85x_get_cdclk;
  1632. else if (IS_I845G(dev_priv))
  1633. dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
  1634. else { /* 830 */
  1635. WARN(!IS_I830(dev_priv),
  1636. "Unknown platform. Assuming 133 MHz CDCLK\n");
  1637. dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
  1638. }
  1639. }