gmc_v7_0.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "amdgpu_atombios.h"
  37. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v7_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  41. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  43. static const u32 golden_settings_iceland_a11[] =
  44. {
  45. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  49. };
  50. static const u32 iceland_mgcg_cgcg_init[] =
  51. {
  52. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  53. };
  54. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  55. {
  56. switch (adev->asic_type) {
  57. case CHIP_TOPAZ:
  58. amdgpu_program_register_sequence(adev,
  59. iceland_mgcg_cgcg_init,
  60. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  61. amdgpu_program_register_sequence(adev,
  62. golden_settings_iceland_a11,
  63. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  64. break;
  65. default:
  66. break;
  67. }
  68. }
  69. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  70. struct amdgpu_mode_mc_save *save)
  71. {
  72. u32 blackout;
  73. if (adev->mode_info.num_crtc)
  74. amdgpu_display_stop_mc_access(adev, save);
  75. gmc_v7_0_wait_for_idle((void *)adev);
  76. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  77. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  78. /* Block CPU access */
  79. WREG32(mmBIF_FB_EN, 0);
  80. /* blackout the MC */
  81. blackout = REG_SET_FIELD(blackout,
  82. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  83. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  84. }
  85. /* wait for the MC to settle */
  86. udelay(100);
  87. }
  88. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  89. struct amdgpu_mode_mc_save *save)
  90. {
  91. u32 tmp;
  92. /* unblackout the MC */
  93. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  94. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  95. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  96. /* allow CPU access */
  97. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  98. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  99. WREG32(mmBIF_FB_EN, tmp);
  100. if (adev->mode_info.num_crtc)
  101. amdgpu_display_resume_mc_access(adev, save);
  102. }
  103. /**
  104. * gmc_v7_0_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err;
  117. DRM_DEBUG("\n");
  118. switch (adev->asic_type) {
  119. case CHIP_BONAIRE:
  120. chip_name = "bonaire";
  121. break;
  122. case CHIP_HAWAII:
  123. chip_name = "hawaii";
  124. break;
  125. case CHIP_TOPAZ:
  126. chip_name = "topaz";
  127. break;
  128. case CHIP_KAVERI:
  129. case CHIP_KABINI:
  130. case CHIP_MULLINS:
  131. return 0;
  132. default: BUG();
  133. }
  134. if (adev->asic_type == CHIP_TOPAZ)
  135. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  136. else
  137. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  138. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  139. if (err)
  140. goto out;
  141. err = amdgpu_ucode_validate(adev->mc.fw);
  142. out:
  143. if (err) {
  144. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  145. release_firmware(adev->mc.fw);
  146. adev->mc.fw = NULL;
  147. }
  148. return err;
  149. }
  150. /**
  151. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  152. *
  153. * @adev: amdgpu_device pointer
  154. *
  155. * Load the GDDR MC ucode into the hw (CIK).
  156. * Returns 0 on success, error on failure.
  157. */
  158. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  159. {
  160. const struct mc_firmware_header_v1_0 *hdr;
  161. const __le32 *fw_data = NULL;
  162. const __le32 *io_mc_regs = NULL;
  163. u32 running;
  164. int i, ucode_size, regs_size;
  165. if (!adev->mc.fw)
  166. return -EINVAL;
  167. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  168. amdgpu_ucode_print_mc_hdr(&hdr->header);
  169. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  170. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  171. io_mc_regs = (const __le32 *)
  172. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  173. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  174. fw_data = (const __le32 *)
  175. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  176. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  177. if (running == 0) {
  178. /* reset the engine and set to writable */
  179. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  180. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  181. /* load mc io regs */
  182. for (i = 0; i < regs_size; i++) {
  183. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  184. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  185. }
  186. /* load the MC ucode */
  187. for (i = 0; i < ucode_size; i++)
  188. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  189. /* put the engine back into the active state */
  190. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  191. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  192. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  193. /* wait for training to complete */
  194. for (i = 0; i < adev->usec_timeout; i++) {
  195. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  196. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  197. break;
  198. udelay(1);
  199. }
  200. for (i = 0; i < adev->usec_timeout; i++) {
  201. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  202. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  203. break;
  204. udelay(1);
  205. }
  206. }
  207. return 0;
  208. }
  209. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  210. struct amdgpu_mc *mc)
  211. {
  212. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  213. /* leave room for at least 1024M GTT */
  214. dev_warn(adev->dev, "limiting VRAM\n");
  215. mc->real_vram_size = 0xFFC0000000ULL;
  216. mc->mc_vram_size = 0xFFC0000000ULL;
  217. }
  218. amdgpu_vram_location(adev, &adev->mc, 0);
  219. adev->mc.gtt_base_align = 0;
  220. amdgpu_gtt_location(adev, mc);
  221. }
  222. /**
  223. * gmc_v7_0_mc_program - program the GPU memory controller
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Set the location of vram, gart, and AGP in the GPU's
  228. * physical address space (CIK).
  229. */
  230. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  231. {
  232. struct amdgpu_mode_mc_save save;
  233. u32 tmp;
  234. int i, j;
  235. /* Initialize HDP */
  236. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  237. WREG32((0xb05 + j), 0x00000000);
  238. WREG32((0xb06 + j), 0x00000000);
  239. WREG32((0xb07 + j), 0x00000000);
  240. WREG32((0xb08 + j), 0x00000000);
  241. WREG32((0xb09 + j), 0x00000000);
  242. }
  243. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  244. if (adev->mode_info.num_crtc)
  245. amdgpu_display_set_vga_render_state(adev, false);
  246. gmc_v7_0_mc_stop(adev, &save);
  247. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  248. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  249. }
  250. /* Update configuration */
  251. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  252. adev->mc.vram_start >> 12);
  253. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  254. adev->mc.vram_end >> 12);
  255. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  256. adev->vram_scratch.gpu_addr >> 12);
  257. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  258. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  259. WREG32(mmMC_VM_FB_LOCATION, tmp);
  260. /* XXX double check these! */
  261. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  262. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  263. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  264. WREG32(mmMC_VM_AGP_BASE, 0);
  265. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  266. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  267. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  268. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  269. }
  270. gmc_v7_0_mc_resume(adev, &save);
  271. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  272. tmp = RREG32(mmHDP_MISC_CNTL);
  273. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  274. WREG32(mmHDP_MISC_CNTL, tmp);
  275. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  276. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  277. }
  278. /**
  279. * gmc_v7_0_mc_init - initialize the memory controller driver params
  280. *
  281. * @adev: amdgpu_device pointer
  282. *
  283. * Look up the amount of vram, vram width, and decide how to place
  284. * vram and gart within the GPU's physical address space (CIK).
  285. * Returns 0 for success.
  286. */
  287. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  288. {
  289. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  290. if (!adev->mc.vram_width) {
  291. u32 tmp;
  292. int chansize, numchan;
  293. /* Get VRAM informations */
  294. tmp = RREG32(mmMC_ARB_RAMCFG);
  295. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  296. chansize = 64;
  297. } else {
  298. chansize = 32;
  299. }
  300. tmp = RREG32(mmMC_SHARED_CHMAP);
  301. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  302. case 0:
  303. default:
  304. numchan = 1;
  305. break;
  306. case 1:
  307. numchan = 2;
  308. break;
  309. case 2:
  310. numchan = 4;
  311. break;
  312. case 3:
  313. numchan = 8;
  314. break;
  315. case 4:
  316. numchan = 3;
  317. break;
  318. case 5:
  319. numchan = 6;
  320. break;
  321. case 6:
  322. numchan = 10;
  323. break;
  324. case 7:
  325. numchan = 12;
  326. break;
  327. case 8:
  328. numchan = 16;
  329. break;
  330. }
  331. adev->mc.vram_width = numchan * chansize;
  332. }
  333. /* Could aper size report 0 ? */
  334. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  335. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  336. /* size in MB on si */
  337. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  338. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  339. #ifdef CONFIG_X86_64
  340. if (adev->flags & AMD_IS_APU) {
  341. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  342. adev->mc.aper_size = adev->mc.real_vram_size;
  343. }
  344. #endif
  345. /* In case the PCI BAR is larger than the actual amount of vram */
  346. adev->mc.visible_vram_size = adev->mc.aper_size;
  347. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  348. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  349. /* unless the user had overridden it, set the gart
  350. * size equal to the 1024 or vram, whichever is larger.
  351. */
  352. if (amdgpu_gart_size == -1)
  353. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  354. else
  355. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  356. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  357. return 0;
  358. }
  359. /*
  360. * GART
  361. * VMID 0 is the physical GPU addresses as used by the kernel.
  362. * VMIDs 1-15 are used for userspace clients and are handled
  363. * by the amdgpu vm/hsa code.
  364. */
  365. /**
  366. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  367. *
  368. * @adev: amdgpu_device pointer
  369. * @vmid: vm instance to flush
  370. *
  371. * Flush the TLB for the requested page table (CIK).
  372. */
  373. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  374. uint32_t vmid)
  375. {
  376. /* flush hdp cache */
  377. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  378. /* bits 0-15 are the VM contexts0-15 */
  379. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  380. }
  381. /**
  382. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  383. *
  384. * @adev: amdgpu_device pointer
  385. * @cpu_pt_addr: cpu address of the page table
  386. * @gpu_page_idx: entry in the page table to update
  387. * @addr: dst addr to write into pte/pde
  388. * @flags: access flags
  389. *
  390. * Update the page tables using the CPU.
  391. */
  392. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  393. void *cpu_pt_addr,
  394. uint32_t gpu_page_idx,
  395. uint64_t addr,
  396. uint64_t flags)
  397. {
  398. void __iomem *ptr = (void *)cpu_pt_addr;
  399. uint64_t value;
  400. value = addr & 0xFFFFFFFFFFFFF000ULL;
  401. value |= flags;
  402. writeq(value, ptr + (gpu_page_idx * 8));
  403. return 0;
  404. }
  405. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  406. uint32_t flags)
  407. {
  408. uint64_t pte_flag = 0;
  409. if (flags & AMDGPU_VM_PAGE_READABLE)
  410. pte_flag |= AMDGPU_PTE_READABLE;
  411. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  412. pte_flag |= AMDGPU_PTE_WRITEABLE;
  413. if (flags & AMDGPU_VM_PAGE_PRT)
  414. pte_flag |= AMDGPU_PTE_PRT;
  415. return pte_flag;
  416. }
  417. /**
  418. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  419. *
  420. * @adev: amdgpu_device pointer
  421. * @value: true redirects VM faults to the default page
  422. */
  423. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  424. bool value)
  425. {
  426. u32 tmp;
  427. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  428. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  429. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  430. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  431. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  432. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  433. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  434. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  435. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  436. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  437. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  438. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  439. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  440. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  441. }
  442. /**
  443. * gmc_v7_0_set_prt - set PRT VM fault
  444. *
  445. * @adev: amdgpu_device pointer
  446. * @enable: enable/disable VM fault handling for PRT
  447. */
  448. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  449. {
  450. uint32_t tmp;
  451. if (enable && !adev->mc.prt_warning) {
  452. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  453. adev->mc.prt_warning = true;
  454. }
  455. tmp = RREG32(mmVM_PRT_CNTL);
  456. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  457. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  458. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  459. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  460. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  461. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  462. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  463. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  464. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  465. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  466. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  467. L1_TLB_STORE_INVALID_ENTRIES, enable);
  468. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  469. MASK_PDE0_FAULT, enable);
  470. WREG32(mmVM_PRT_CNTL, tmp);
  471. if (enable) {
  472. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  473. uint32_t high = adev->vm_manager.max_pfn;
  474. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  475. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  476. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  477. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  478. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  479. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  480. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  481. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  482. } else {
  483. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  484. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  485. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  486. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  487. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  488. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  489. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  490. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  491. }
  492. }
  493. /**
  494. * gmc_v7_0_gart_enable - gart enable
  495. *
  496. * @adev: amdgpu_device pointer
  497. *
  498. * This sets up the TLBs, programs the page tables for VMID0,
  499. * sets up the hw for VMIDs 1-15 which are allocated on
  500. * demand, and sets up the global locations for the LDS, GDS,
  501. * and GPUVM for FSA64 clients (CIK).
  502. * Returns 0 for success, errors for failure.
  503. */
  504. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  505. {
  506. int r, i;
  507. u32 tmp;
  508. if (adev->gart.robj == NULL) {
  509. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  510. return -EINVAL;
  511. }
  512. r = amdgpu_gart_table_vram_pin(adev);
  513. if (r)
  514. return r;
  515. /* Setup TLB control */
  516. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  517. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  518. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  519. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  520. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  521. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  522. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  523. /* Setup L2 cache */
  524. tmp = RREG32(mmVM_L2_CNTL);
  525. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  526. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  527. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  528. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  529. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  530. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  531. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  532. WREG32(mmVM_L2_CNTL, tmp);
  533. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  534. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  535. WREG32(mmVM_L2_CNTL2, tmp);
  536. tmp = RREG32(mmVM_L2_CNTL3);
  537. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  538. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  539. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  540. WREG32(mmVM_L2_CNTL3, tmp);
  541. /* setup context0 */
  542. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  543. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  544. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  545. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  546. (u32)(adev->dummy_page.addr >> 12));
  547. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  548. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  549. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  550. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  551. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  552. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  553. WREG32(0x575, 0);
  554. WREG32(0x576, 0);
  555. WREG32(0x577, 0);
  556. /* empty context1-15 */
  557. /* FIXME start with 4G, once using 2 level pt switch to full
  558. * vm size space
  559. */
  560. /* set vm size, must be a multiple of 4 */
  561. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  562. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  563. for (i = 1; i < 16; i++) {
  564. if (i < 8)
  565. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  566. adev->gart.table_addr >> 12);
  567. else
  568. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  569. adev->gart.table_addr >> 12);
  570. }
  571. /* enable context1-15 */
  572. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  573. (u32)(adev->dummy_page.addr >> 12));
  574. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  575. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  576. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  577. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  578. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  579. adev->vm_manager.block_size - 9);
  580. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  581. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  582. gmc_v7_0_set_fault_enable_default(adev, false);
  583. else
  584. gmc_v7_0_set_fault_enable_default(adev, true);
  585. if (adev->asic_type == CHIP_KAVERI) {
  586. tmp = RREG32(mmCHUB_CONTROL);
  587. tmp &= ~BYPASS_VM;
  588. WREG32(mmCHUB_CONTROL, tmp);
  589. }
  590. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  591. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  592. (unsigned)(adev->mc.gtt_size >> 20),
  593. (unsigned long long)adev->gart.table_addr);
  594. adev->gart.ready = true;
  595. return 0;
  596. }
  597. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  598. {
  599. int r;
  600. if (adev->gart.robj) {
  601. WARN(1, "R600 PCIE GART already initialized\n");
  602. return 0;
  603. }
  604. /* Initialize common gart structure */
  605. r = amdgpu_gart_init(adev);
  606. if (r)
  607. return r;
  608. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  609. adev->gart.gart_pte_flags = 0;
  610. return amdgpu_gart_table_vram_alloc(adev);
  611. }
  612. /**
  613. * gmc_v7_0_gart_disable - gart disable
  614. *
  615. * @adev: amdgpu_device pointer
  616. *
  617. * This disables all VM page table (CIK).
  618. */
  619. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  620. {
  621. u32 tmp;
  622. /* Disable all tables */
  623. WREG32(mmVM_CONTEXT0_CNTL, 0);
  624. WREG32(mmVM_CONTEXT1_CNTL, 0);
  625. /* Setup TLB control */
  626. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  627. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  628. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  629. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  630. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  631. /* Setup L2 cache */
  632. tmp = RREG32(mmVM_L2_CNTL);
  633. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  634. WREG32(mmVM_L2_CNTL, tmp);
  635. WREG32(mmVM_L2_CNTL2, 0);
  636. amdgpu_gart_table_vram_unpin(adev);
  637. }
  638. /**
  639. * gmc_v7_0_gart_fini - vm fini callback
  640. *
  641. * @adev: amdgpu_device pointer
  642. *
  643. * Tears down the driver GART/VM setup (CIK).
  644. */
  645. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  646. {
  647. amdgpu_gart_table_vram_free(adev);
  648. amdgpu_gart_fini(adev);
  649. }
  650. /*
  651. * vm
  652. * VMID 0 is the physical GPU addresses as used by the kernel.
  653. * VMIDs 1-15 are used for userspace clients and are handled
  654. * by the amdgpu vm/hsa code.
  655. */
  656. /**
  657. * gmc_v7_0_vm_init - cik vm init callback
  658. *
  659. * @adev: amdgpu_device pointer
  660. *
  661. * Inits cik specific vm parameters (number of VMs, base of vram for
  662. * VMIDs 1-15) (CIK).
  663. * Returns 0 for success.
  664. */
  665. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  666. {
  667. /*
  668. * number of VMs
  669. * VMID 0 is reserved for System
  670. * amdgpu graphics/compute will use VMIDs 1-7
  671. * amdkfd will use VMIDs 8-15
  672. */
  673. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  674. adev->vm_manager.num_level = 1;
  675. amdgpu_vm_manager_init(adev);
  676. /* base offset of vram pages */
  677. if (adev->flags & AMD_IS_APU) {
  678. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  679. tmp <<= 22;
  680. adev->vm_manager.vram_base_offset = tmp;
  681. } else
  682. adev->vm_manager.vram_base_offset = 0;
  683. return 0;
  684. }
  685. /**
  686. * gmc_v7_0_vm_fini - cik vm fini callback
  687. *
  688. * @adev: amdgpu_device pointer
  689. *
  690. * Tear down any asic specific VM setup (CIK).
  691. */
  692. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  693. {
  694. }
  695. /**
  696. * gmc_v7_0_vm_decode_fault - print human readable fault info
  697. *
  698. * @adev: amdgpu_device pointer
  699. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  700. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  701. *
  702. * Print human readable fault information (CIK).
  703. */
  704. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  705. u32 status, u32 addr, u32 mc_client)
  706. {
  707. u32 mc_id;
  708. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  709. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  710. PROTECTIONS);
  711. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  712. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  713. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  714. MEMORY_CLIENT_ID);
  715. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  716. protections, vmid, addr,
  717. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  718. MEMORY_CLIENT_RW) ?
  719. "write" : "read", block, mc_client, mc_id);
  720. }
  721. static const u32 mc_cg_registers[] = {
  722. mmMC_HUB_MISC_HUB_CG,
  723. mmMC_HUB_MISC_SIP_CG,
  724. mmMC_HUB_MISC_VM_CG,
  725. mmMC_XPB_CLK_GAT,
  726. mmATC_MISC_CG,
  727. mmMC_CITF_MISC_WR_CG,
  728. mmMC_CITF_MISC_RD_CG,
  729. mmMC_CITF_MISC_VM_CG,
  730. mmVM_L2_CG,
  731. };
  732. static const u32 mc_cg_ls_en[] = {
  733. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  734. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  735. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  736. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  737. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  738. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  739. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  740. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  741. VM_L2_CG__MEM_LS_ENABLE_MASK,
  742. };
  743. static const u32 mc_cg_en[] = {
  744. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  745. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  746. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  747. MC_XPB_CLK_GAT__ENABLE_MASK,
  748. ATC_MISC_CG__ENABLE_MASK,
  749. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  750. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  751. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  752. VM_L2_CG__ENABLE_MASK,
  753. };
  754. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  755. bool enable)
  756. {
  757. int i;
  758. u32 orig, data;
  759. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  760. orig = data = RREG32(mc_cg_registers[i]);
  761. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  762. data |= mc_cg_ls_en[i];
  763. else
  764. data &= ~mc_cg_ls_en[i];
  765. if (data != orig)
  766. WREG32(mc_cg_registers[i], data);
  767. }
  768. }
  769. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  770. bool enable)
  771. {
  772. int i;
  773. u32 orig, data;
  774. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  775. orig = data = RREG32(mc_cg_registers[i]);
  776. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  777. data |= mc_cg_en[i];
  778. else
  779. data &= ~mc_cg_en[i];
  780. if (data != orig)
  781. WREG32(mc_cg_registers[i], data);
  782. }
  783. }
  784. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  785. bool enable)
  786. {
  787. u32 orig, data;
  788. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  789. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  790. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  791. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  792. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  793. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  794. } else {
  795. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  796. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  797. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  798. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  799. }
  800. if (orig != data)
  801. WREG32_PCIE(ixPCIE_CNTL2, data);
  802. }
  803. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  804. bool enable)
  805. {
  806. u32 orig, data;
  807. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  808. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  809. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  810. else
  811. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  812. if (orig != data)
  813. WREG32(mmHDP_HOST_PATH_CNTL, data);
  814. }
  815. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  816. bool enable)
  817. {
  818. u32 orig, data;
  819. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  820. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  821. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  822. else
  823. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  824. if (orig != data)
  825. WREG32(mmHDP_MEM_POWER_LS, data);
  826. }
  827. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  828. {
  829. switch (mc_seq_vram_type) {
  830. case MC_SEQ_MISC0__MT__GDDR1:
  831. return AMDGPU_VRAM_TYPE_GDDR1;
  832. case MC_SEQ_MISC0__MT__DDR2:
  833. return AMDGPU_VRAM_TYPE_DDR2;
  834. case MC_SEQ_MISC0__MT__GDDR3:
  835. return AMDGPU_VRAM_TYPE_GDDR3;
  836. case MC_SEQ_MISC0__MT__GDDR4:
  837. return AMDGPU_VRAM_TYPE_GDDR4;
  838. case MC_SEQ_MISC0__MT__GDDR5:
  839. return AMDGPU_VRAM_TYPE_GDDR5;
  840. case MC_SEQ_MISC0__MT__HBM:
  841. return AMDGPU_VRAM_TYPE_HBM;
  842. case MC_SEQ_MISC0__MT__DDR3:
  843. return AMDGPU_VRAM_TYPE_DDR3;
  844. default:
  845. return AMDGPU_VRAM_TYPE_UNKNOWN;
  846. }
  847. }
  848. static int gmc_v7_0_early_init(void *handle)
  849. {
  850. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  851. gmc_v7_0_set_gart_funcs(adev);
  852. gmc_v7_0_set_irq_funcs(adev);
  853. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  854. adev->mc.shared_aperture_end =
  855. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  856. adev->mc.private_aperture_start =
  857. adev->mc.shared_aperture_end + 1;
  858. adev->mc.private_aperture_end =
  859. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  860. return 0;
  861. }
  862. static int gmc_v7_0_late_init(void *handle)
  863. {
  864. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  865. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  866. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  867. else
  868. return 0;
  869. }
  870. static int gmc_v7_0_sw_init(void *handle)
  871. {
  872. int r;
  873. int dma_bits;
  874. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  875. if (adev->flags & AMD_IS_APU) {
  876. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  877. } else {
  878. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  879. tmp &= MC_SEQ_MISC0__MT__MASK;
  880. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  881. }
  882. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  883. if (r)
  884. return r;
  885. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  886. if (r)
  887. return r;
  888. /* Adjust VM size here.
  889. * Currently set to 4GB ((1 << 20) 4k pages).
  890. * Max GPUVM size for cayman and SI is 40 bits.
  891. */
  892. amdgpu_vm_adjust_size(adev, 64);
  893. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  894. /* Set the internal MC address mask
  895. * This is the max address of the GPU's
  896. * internal address space.
  897. */
  898. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  899. /* set DMA mask + need_dma32 flags.
  900. * PCIE - can handle 40-bits.
  901. * IGP - can handle 40-bits
  902. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  903. */
  904. adev->need_dma32 = false;
  905. dma_bits = adev->need_dma32 ? 32 : 40;
  906. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  907. if (r) {
  908. adev->need_dma32 = true;
  909. dma_bits = 32;
  910. pr_warn("amdgpu: No suitable DMA available\n");
  911. }
  912. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  913. if (r) {
  914. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  915. pr_warn("amdgpu: No coherent DMA available\n");
  916. }
  917. r = gmc_v7_0_init_microcode(adev);
  918. if (r) {
  919. DRM_ERROR("Failed to load mc firmware!\n");
  920. return r;
  921. }
  922. r = gmc_v7_0_mc_init(adev);
  923. if (r)
  924. return r;
  925. /* Memory manager */
  926. r = amdgpu_bo_init(adev);
  927. if (r)
  928. return r;
  929. r = gmc_v7_0_gart_init(adev);
  930. if (r)
  931. return r;
  932. if (!adev->vm_manager.enabled) {
  933. r = gmc_v7_0_vm_init(adev);
  934. if (r) {
  935. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  936. return r;
  937. }
  938. adev->vm_manager.enabled = true;
  939. }
  940. return r;
  941. }
  942. static int gmc_v7_0_sw_fini(void *handle)
  943. {
  944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  945. if (adev->vm_manager.enabled) {
  946. amdgpu_vm_manager_fini(adev);
  947. gmc_v7_0_vm_fini(adev);
  948. adev->vm_manager.enabled = false;
  949. }
  950. gmc_v7_0_gart_fini(adev);
  951. amdgpu_gem_force_release(adev);
  952. amdgpu_bo_fini(adev);
  953. return 0;
  954. }
  955. static int gmc_v7_0_hw_init(void *handle)
  956. {
  957. int r;
  958. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  959. gmc_v7_0_init_golden_registers(adev);
  960. gmc_v7_0_mc_program(adev);
  961. if (!(adev->flags & AMD_IS_APU)) {
  962. r = gmc_v7_0_mc_load_microcode(adev);
  963. if (r) {
  964. DRM_ERROR("Failed to load MC firmware!\n");
  965. return r;
  966. }
  967. }
  968. r = gmc_v7_0_gart_enable(adev);
  969. if (r)
  970. return r;
  971. return r;
  972. }
  973. static int gmc_v7_0_hw_fini(void *handle)
  974. {
  975. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  976. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  977. gmc_v7_0_gart_disable(adev);
  978. return 0;
  979. }
  980. static int gmc_v7_0_suspend(void *handle)
  981. {
  982. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  983. if (adev->vm_manager.enabled) {
  984. gmc_v7_0_vm_fini(adev);
  985. adev->vm_manager.enabled = false;
  986. }
  987. gmc_v7_0_hw_fini(adev);
  988. return 0;
  989. }
  990. static int gmc_v7_0_resume(void *handle)
  991. {
  992. int r;
  993. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  994. r = gmc_v7_0_hw_init(adev);
  995. if (r)
  996. return r;
  997. if (!adev->vm_manager.enabled) {
  998. r = gmc_v7_0_vm_init(adev);
  999. if (r) {
  1000. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  1001. return r;
  1002. }
  1003. adev->vm_manager.enabled = true;
  1004. }
  1005. return r;
  1006. }
  1007. static bool gmc_v7_0_is_idle(void *handle)
  1008. {
  1009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1010. u32 tmp = RREG32(mmSRBM_STATUS);
  1011. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1012. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1013. return false;
  1014. return true;
  1015. }
  1016. static int gmc_v7_0_wait_for_idle(void *handle)
  1017. {
  1018. unsigned i;
  1019. u32 tmp;
  1020. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1021. for (i = 0; i < adev->usec_timeout; i++) {
  1022. /* read MC_STATUS */
  1023. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1024. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1025. SRBM_STATUS__MCC_BUSY_MASK |
  1026. SRBM_STATUS__MCD_BUSY_MASK |
  1027. SRBM_STATUS__VMC_BUSY_MASK);
  1028. if (!tmp)
  1029. return 0;
  1030. udelay(1);
  1031. }
  1032. return -ETIMEDOUT;
  1033. }
  1034. static int gmc_v7_0_soft_reset(void *handle)
  1035. {
  1036. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1037. struct amdgpu_mode_mc_save save;
  1038. u32 srbm_soft_reset = 0;
  1039. u32 tmp = RREG32(mmSRBM_STATUS);
  1040. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1041. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1042. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1043. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1044. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1045. if (!(adev->flags & AMD_IS_APU))
  1046. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1047. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1048. }
  1049. if (srbm_soft_reset) {
  1050. gmc_v7_0_mc_stop(adev, &save);
  1051. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1052. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1053. }
  1054. tmp = RREG32(mmSRBM_SOFT_RESET);
  1055. tmp |= srbm_soft_reset;
  1056. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1057. WREG32(mmSRBM_SOFT_RESET, tmp);
  1058. tmp = RREG32(mmSRBM_SOFT_RESET);
  1059. udelay(50);
  1060. tmp &= ~srbm_soft_reset;
  1061. WREG32(mmSRBM_SOFT_RESET, tmp);
  1062. tmp = RREG32(mmSRBM_SOFT_RESET);
  1063. /* Wait a little for things to settle down */
  1064. udelay(50);
  1065. gmc_v7_0_mc_resume(adev, &save);
  1066. udelay(50);
  1067. }
  1068. return 0;
  1069. }
  1070. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1071. struct amdgpu_irq_src *src,
  1072. unsigned type,
  1073. enum amdgpu_interrupt_state state)
  1074. {
  1075. u32 tmp;
  1076. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1077. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1078. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1079. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1080. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1081. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1082. switch (state) {
  1083. case AMDGPU_IRQ_STATE_DISABLE:
  1084. /* system context */
  1085. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1086. tmp &= ~bits;
  1087. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1088. /* VMs */
  1089. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1090. tmp &= ~bits;
  1091. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1092. break;
  1093. case AMDGPU_IRQ_STATE_ENABLE:
  1094. /* system context */
  1095. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1096. tmp |= bits;
  1097. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1098. /* VMs */
  1099. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1100. tmp |= bits;
  1101. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1102. break;
  1103. default:
  1104. break;
  1105. }
  1106. return 0;
  1107. }
  1108. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1109. struct amdgpu_irq_src *source,
  1110. struct amdgpu_iv_entry *entry)
  1111. {
  1112. u32 addr, status, mc_client;
  1113. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1114. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1115. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1116. /* reset addr and status */
  1117. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1118. if (!addr && !status)
  1119. return 0;
  1120. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1121. gmc_v7_0_set_fault_enable_default(adev, false);
  1122. if (printk_ratelimit()) {
  1123. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1124. entry->src_id, entry->src_data[0]);
  1125. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1126. addr);
  1127. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1128. status);
  1129. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1130. }
  1131. return 0;
  1132. }
  1133. static int gmc_v7_0_set_clockgating_state(void *handle,
  1134. enum amd_clockgating_state state)
  1135. {
  1136. bool gate = false;
  1137. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1138. if (state == AMD_CG_STATE_GATE)
  1139. gate = true;
  1140. if (!(adev->flags & AMD_IS_APU)) {
  1141. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1142. gmc_v7_0_enable_mc_ls(adev, gate);
  1143. }
  1144. gmc_v7_0_enable_bif_mgls(adev, gate);
  1145. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1146. gmc_v7_0_enable_hdp_ls(adev, gate);
  1147. return 0;
  1148. }
  1149. static int gmc_v7_0_set_powergating_state(void *handle,
  1150. enum amd_powergating_state state)
  1151. {
  1152. return 0;
  1153. }
  1154. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1155. .name = "gmc_v7_0",
  1156. .early_init = gmc_v7_0_early_init,
  1157. .late_init = gmc_v7_0_late_init,
  1158. .sw_init = gmc_v7_0_sw_init,
  1159. .sw_fini = gmc_v7_0_sw_fini,
  1160. .hw_init = gmc_v7_0_hw_init,
  1161. .hw_fini = gmc_v7_0_hw_fini,
  1162. .suspend = gmc_v7_0_suspend,
  1163. .resume = gmc_v7_0_resume,
  1164. .is_idle = gmc_v7_0_is_idle,
  1165. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1166. .soft_reset = gmc_v7_0_soft_reset,
  1167. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1168. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1169. };
  1170. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1171. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1172. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1173. .set_prt = gmc_v7_0_set_prt,
  1174. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags
  1175. };
  1176. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1177. .set = gmc_v7_0_vm_fault_interrupt_state,
  1178. .process = gmc_v7_0_process_interrupt,
  1179. };
  1180. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1181. {
  1182. if (adev->gart.gart_funcs == NULL)
  1183. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1184. }
  1185. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1186. {
  1187. adev->mc.vm_fault.num_types = 1;
  1188. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1189. }
  1190. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1191. {
  1192. .type = AMD_IP_BLOCK_TYPE_GMC,
  1193. .major = 7,
  1194. .minor = 0,
  1195. .rev = 0,
  1196. .funcs = &gmc_v7_0_ip_funcs,
  1197. };
  1198. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1199. {
  1200. .type = AMD_IP_BLOCK_TYPE_GMC,
  1201. .major = 7,
  1202. .minor = 4,
  1203. .rev = 0,
  1204. .funcs = &gmc_v7_0_ip_funcs,
  1205. };