processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. #ifdef CONFIG_X86_VSMP
  47. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  48. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. #else
  50. # define ARCH_MIN_TASKALIGN 16
  51. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  52. #endif
  53. enum tlb_infos {
  54. ENTRIES,
  55. NR_INFO
  56. };
  57. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  58. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  60. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  64. /*
  65. * CPU type and hardware bug flags. Kept separately for each CPU.
  66. * Members of this structure are referenced in head.S, so think twice
  67. * before touching them. [mj]
  68. */
  69. struct cpuinfo_x86 {
  70. __u8 x86; /* CPU family */
  71. __u8 x86_vendor; /* CPU vendor */
  72. __u8 x86_model;
  73. __u8 x86_mask;
  74. #ifdef CONFIG_X86_32
  75. char wp_works_ok; /* It doesn't on 386's */
  76. /* Problems on some 486Dx4's and old 386's: */
  77. char rfu;
  78. char pad0;
  79. char pad1;
  80. #else
  81. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  82. int x86_tlbsize;
  83. #endif
  84. __u8 x86_virt_bits;
  85. __u8 x86_phys_bits;
  86. /* CPUID returned core id bits: */
  87. __u8 x86_coreid_bits;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. int x86_power;
  99. unsigned long loops_per_jiffy;
  100. /* cpuid returned max cores value: */
  101. u16 x86_max_cores;
  102. u16 apicid;
  103. u16 initial_apicid;
  104. u16 x86_clflush_size;
  105. /* number of cores as seen by the OS: */
  106. u16 booted_cores;
  107. /* Physical processor id: */
  108. u16 phys_proc_id;
  109. /* Core id: */
  110. u16 cpu_core_id;
  111. /* Compute unit id */
  112. u8 compute_unit_id;
  113. /* Index into per_cpu list: */
  114. u16 cpu_index;
  115. u32 microcode;
  116. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  117. #define X86_VENDOR_INTEL 0
  118. #define X86_VENDOR_CYRIX 1
  119. #define X86_VENDOR_AMD 2
  120. #define X86_VENDOR_UMC 3
  121. #define X86_VENDOR_CENTAUR 5
  122. #define X86_VENDOR_TRANSMETA 7
  123. #define X86_VENDOR_NSC 8
  124. #define X86_VENDOR_NUM 9
  125. #define X86_VENDOR_UNKNOWN 0xff
  126. /*
  127. * capabilities of CPUs
  128. */
  129. extern struct cpuinfo_x86 boot_cpu_data;
  130. extern struct cpuinfo_x86 new_cpu_data;
  131. extern struct tss_struct doublefault_tss;
  132. extern __u32 cpu_caps_cleared[NCAPINTS];
  133. extern __u32 cpu_caps_set[NCAPINTS];
  134. #ifdef CONFIG_SMP
  135. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  136. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  137. #else
  138. #define cpu_info boot_cpu_data
  139. #define cpu_data(cpu) boot_cpu_data
  140. #endif
  141. extern const struct seq_operations cpuinfo_op;
  142. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  143. extern void cpu_detect(struct cpuinfo_x86 *c);
  144. extern void fpu_detect(struct cpuinfo_x86 *c);
  145. extern void early_cpu_init(void);
  146. extern void identify_boot_cpu(void);
  147. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  148. extern void print_cpu_info(struct cpuinfo_x86 *);
  149. void print_cpu_msr(struct cpuinfo_x86 *);
  150. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  151. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  152. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  153. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  154. extern void detect_ht(struct cpuinfo_x86 *c);
  155. #ifdef CONFIG_X86_32
  156. extern int have_cpuid_p(void);
  157. #else
  158. static inline int have_cpuid_p(void)
  159. {
  160. return 1;
  161. }
  162. #endif
  163. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  164. unsigned int *ecx, unsigned int *edx)
  165. {
  166. /* ecx is often an input as well as an output. */
  167. asm volatile("cpuid"
  168. : "=a" (*eax),
  169. "=b" (*ebx),
  170. "=c" (*ecx),
  171. "=d" (*edx)
  172. : "0" (*eax), "2" (*ecx)
  173. : "memory");
  174. }
  175. static inline void load_cr3(pgd_t *pgdir)
  176. {
  177. write_cr3(__pa(pgdir));
  178. }
  179. #ifdef CONFIG_X86_32
  180. /* This is the TSS defined by the hardware. */
  181. struct x86_hw_tss {
  182. unsigned short back_link, __blh;
  183. unsigned long sp0;
  184. unsigned short ss0, __ss0h;
  185. unsigned long sp1;
  186. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  187. unsigned short ss1, __ss1h;
  188. unsigned long sp2;
  189. unsigned short ss2, __ss2h;
  190. unsigned long __cr3;
  191. unsigned long ip;
  192. unsigned long flags;
  193. unsigned long ax;
  194. unsigned long cx;
  195. unsigned long dx;
  196. unsigned long bx;
  197. unsigned long sp;
  198. unsigned long bp;
  199. unsigned long si;
  200. unsigned long di;
  201. unsigned short es, __esh;
  202. unsigned short cs, __csh;
  203. unsigned short ss, __ssh;
  204. unsigned short ds, __dsh;
  205. unsigned short fs, __fsh;
  206. unsigned short gs, __gsh;
  207. unsigned short ldt, __ldth;
  208. unsigned short trace;
  209. unsigned short io_bitmap_base;
  210. } __attribute__((packed));
  211. #else
  212. struct x86_hw_tss {
  213. u32 reserved1;
  214. u64 sp0;
  215. u64 sp1;
  216. u64 sp2;
  217. u64 reserved2;
  218. u64 ist[7];
  219. u32 reserved3;
  220. u32 reserved4;
  221. u16 reserved5;
  222. u16 io_bitmap_base;
  223. } __attribute__((packed)) ____cacheline_aligned;
  224. #endif
  225. /*
  226. * IO-bitmap sizes:
  227. */
  228. #define IO_BITMAP_BITS 65536
  229. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  230. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  231. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  232. #define INVALID_IO_BITMAP_OFFSET 0x8000
  233. struct tss_struct {
  234. /*
  235. * The hardware state:
  236. */
  237. struct x86_hw_tss x86_tss;
  238. /*
  239. * The extra 1 is there because the CPU will access an
  240. * additional byte beyond the end of the IO permission
  241. * bitmap. The extra byte must be all 1 bits, and must
  242. * be within the limit.
  243. */
  244. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  245. /*
  246. * .. and then another 0x100 bytes for the emergency kernel stack:
  247. */
  248. unsigned long stack[64];
  249. } ____cacheline_aligned;
  250. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  251. /*
  252. * Save the original ist values for checking stack pointers during debugging
  253. */
  254. struct orig_ist {
  255. unsigned long ist[7];
  256. };
  257. #define MXCSR_DEFAULT 0x1f80
  258. struct i387_fsave_struct {
  259. u32 cwd; /* FPU Control Word */
  260. u32 swd; /* FPU Status Word */
  261. u32 twd; /* FPU Tag Word */
  262. u32 fip; /* FPU IP Offset */
  263. u32 fcs; /* FPU IP Selector */
  264. u32 foo; /* FPU Operand Pointer Offset */
  265. u32 fos; /* FPU Operand Pointer Selector */
  266. /* 8*10 bytes for each FP-reg = 80 bytes: */
  267. u32 st_space[20];
  268. /* Software status information [not touched by FSAVE ]: */
  269. u32 status;
  270. };
  271. struct i387_fxsave_struct {
  272. u16 cwd; /* Control Word */
  273. u16 swd; /* Status Word */
  274. u16 twd; /* Tag Word */
  275. u16 fop; /* Last Instruction Opcode */
  276. union {
  277. struct {
  278. u64 rip; /* Instruction Pointer */
  279. u64 rdp; /* Data Pointer */
  280. };
  281. struct {
  282. u32 fip; /* FPU IP Offset */
  283. u32 fcs; /* FPU IP Selector */
  284. u32 foo; /* FPU Operand Offset */
  285. u32 fos; /* FPU Operand Selector */
  286. };
  287. };
  288. u32 mxcsr; /* MXCSR Register State */
  289. u32 mxcsr_mask; /* MXCSR Mask */
  290. /* 8*16 bytes for each FP-reg = 128 bytes: */
  291. u32 st_space[32];
  292. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  293. u32 xmm_space[64];
  294. u32 padding[12];
  295. union {
  296. u32 padding1[12];
  297. u32 sw_reserved[12];
  298. };
  299. } __attribute__((aligned(16)));
  300. struct i387_soft_struct {
  301. u32 cwd;
  302. u32 swd;
  303. u32 twd;
  304. u32 fip;
  305. u32 fcs;
  306. u32 foo;
  307. u32 fos;
  308. /* 8*10 bytes for each FP-reg = 80 bytes: */
  309. u32 st_space[20];
  310. u8 ftop;
  311. u8 changed;
  312. u8 lookahead;
  313. u8 no_update;
  314. u8 rm;
  315. u8 alimit;
  316. struct math_emu_info *info;
  317. u32 entry_eip;
  318. };
  319. struct ymmh_struct {
  320. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  321. u32 ymmh_space[64];
  322. };
  323. /* We don't support LWP yet: */
  324. struct lwp_struct {
  325. u8 reserved[128];
  326. };
  327. struct bndregs_struct {
  328. u64 bndregs[8];
  329. } __packed;
  330. struct bndcsr_struct {
  331. u64 cfg_reg_u;
  332. u64 status_reg;
  333. } __packed;
  334. struct xsave_hdr_struct {
  335. u64 xstate_bv;
  336. u64 xcomp_bv;
  337. u64 reserved[6];
  338. } __attribute__((packed));
  339. struct xsave_struct {
  340. struct i387_fxsave_struct i387;
  341. struct xsave_hdr_struct xsave_hdr;
  342. struct ymmh_struct ymmh;
  343. struct lwp_struct lwp;
  344. struct bndregs_struct bndregs;
  345. struct bndcsr_struct bndcsr;
  346. /* new processor state extensions will go here */
  347. } __attribute__ ((packed, aligned (64)));
  348. union thread_xstate {
  349. struct i387_fsave_struct fsave;
  350. struct i387_fxsave_struct fxsave;
  351. struct i387_soft_struct soft;
  352. struct xsave_struct xsave;
  353. };
  354. struct fpu {
  355. unsigned int last_cpu;
  356. unsigned int has_fpu;
  357. union thread_xstate *state;
  358. };
  359. #ifdef CONFIG_X86_64
  360. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  361. union irq_stack_union {
  362. char irq_stack[IRQ_STACK_SIZE];
  363. /*
  364. * GCC hardcodes the stack canary as %gs:40. Since the
  365. * irq_stack is the object at %gs:0, we reserve the bottom
  366. * 48 bytes of the irq stack for the canary.
  367. */
  368. struct {
  369. char gs_base[40];
  370. unsigned long stack_canary;
  371. };
  372. };
  373. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  374. DECLARE_INIT_PER_CPU(irq_stack_union);
  375. DECLARE_PER_CPU(char *, irq_stack_ptr);
  376. DECLARE_PER_CPU(unsigned int, irq_count);
  377. extern asmlinkage void ignore_sysret(void);
  378. #else /* X86_64 */
  379. #ifdef CONFIG_CC_STACKPROTECTOR
  380. /*
  381. * Make sure stack canary segment base is cached-aligned:
  382. * "For Intel Atom processors, avoid non zero segment base address
  383. * that is not aligned to cache line boundary at all cost."
  384. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  385. */
  386. struct stack_canary {
  387. char __pad[20]; /* canary at %gs:20 */
  388. unsigned long canary;
  389. };
  390. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  391. #endif
  392. /*
  393. * per-CPU IRQ handling stacks
  394. */
  395. struct irq_stack {
  396. u32 stack[THREAD_SIZE/sizeof(u32)];
  397. } __aligned(THREAD_SIZE);
  398. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  399. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  400. #endif /* X86_64 */
  401. extern unsigned int xstate_size;
  402. extern void free_thread_xstate(struct task_struct *);
  403. extern struct kmem_cache *task_xstate_cachep;
  404. struct perf_event;
  405. struct thread_struct {
  406. /* Cached TLS descriptors: */
  407. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  408. unsigned long sp0;
  409. unsigned long sp;
  410. #ifdef CONFIG_X86_32
  411. unsigned long sysenter_cs;
  412. #else
  413. unsigned long usersp; /* Copy from PDA */
  414. unsigned short es;
  415. unsigned short ds;
  416. unsigned short fsindex;
  417. unsigned short gsindex;
  418. #endif
  419. #ifdef CONFIG_X86_32
  420. unsigned long ip;
  421. #endif
  422. #ifdef CONFIG_X86_64
  423. unsigned long fs;
  424. #endif
  425. unsigned long gs;
  426. /* Save middle states of ptrace breakpoints */
  427. struct perf_event *ptrace_bps[HBP_NUM];
  428. /* Debug status used for traps, single steps, etc... */
  429. unsigned long debugreg6;
  430. /* Keep track of the exact dr7 value set by the user */
  431. unsigned long ptrace_dr7;
  432. /* Fault info: */
  433. unsigned long cr2;
  434. unsigned long trap_nr;
  435. unsigned long error_code;
  436. /* floating point and extended processor state */
  437. struct fpu fpu;
  438. #ifdef CONFIG_X86_32
  439. /* Virtual 86 mode info */
  440. struct vm86_struct __user *vm86_info;
  441. unsigned long screen_bitmap;
  442. unsigned long v86flags;
  443. unsigned long v86mask;
  444. unsigned long saved_sp0;
  445. unsigned int saved_fs;
  446. unsigned int saved_gs;
  447. #endif
  448. /* IO permissions: */
  449. unsigned long *io_bitmap_ptr;
  450. unsigned long iopl;
  451. /* Max allowed port in the bitmap, in bytes: */
  452. unsigned io_bitmap_max;
  453. /*
  454. * fpu_counter contains the number of consecutive context switches
  455. * that the FPU is used. If this is over a threshold, the lazy fpu
  456. * saving becomes unlazy to save the trap. This is an unsigned char
  457. * so that after 256 times the counter wraps and the behavior turns
  458. * lazy again; this to deal with bursty apps that only use FPU for
  459. * a short time
  460. */
  461. unsigned char fpu_counter;
  462. };
  463. /*
  464. * Set IOPL bits in EFLAGS from given mask
  465. */
  466. static inline void native_set_iopl_mask(unsigned mask)
  467. {
  468. #ifdef CONFIG_X86_32
  469. unsigned int reg;
  470. asm volatile ("pushfl;"
  471. "popl %0;"
  472. "andl %1, %0;"
  473. "orl %2, %0;"
  474. "pushl %0;"
  475. "popfl"
  476. : "=&r" (reg)
  477. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  478. #endif
  479. }
  480. static inline void
  481. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  482. {
  483. tss->x86_tss.sp0 = thread->sp0;
  484. #ifdef CONFIG_X86_32
  485. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  486. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  487. tss->x86_tss.ss1 = thread->sysenter_cs;
  488. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  489. }
  490. #endif
  491. }
  492. static inline void native_swapgs(void)
  493. {
  494. #ifdef CONFIG_X86_64
  495. asm volatile("swapgs" ::: "memory");
  496. #endif
  497. }
  498. #ifdef CONFIG_PARAVIRT
  499. #include <asm/paravirt.h>
  500. #else
  501. #define __cpuid native_cpuid
  502. #define paravirt_enabled() 0
  503. static inline void load_sp0(struct tss_struct *tss,
  504. struct thread_struct *thread)
  505. {
  506. native_load_sp0(tss, thread);
  507. }
  508. #define set_iopl_mask native_set_iopl_mask
  509. #endif /* CONFIG_PARAVIRT */
  510. /*
  511. * Save the cr4 feature set we're using (ie
  512. * Pentium 4MB enable and PPro Global page
  513. * enable), so that any CPU's that boot up
  514. * after us can get the correct flags.
  515. */
  516. extern unsigned long mmu_cr4_features;
  517. extern u32 *trampoline_cr4_features;
  518. static inline void set_in_cr4(unsigned long mask)
  519. {
  520. unsigned long cr4;
  521. mmu_cr4_features |= mask;
  522. if (trampoline_cr4_features)
  523. *trampoline_cr4_features = mmu_cr4_features;
  524. cr4 = read_cr4();
  525. cr4 |= mask;
  526. write_cr4(cr4);
  527. }
  528. static inline void clear_in_cr4(unsigned long mask)
  529. {
  530. unsigned long cr4;
  531. mmu_cr4_features &= ~mask;
  532. if (trampoline_cr4_features)
  533. *trampoline_cr4_features = mmu_cr4_features;
  534. cr4 = read_cr4();
  535. cr4 &= ~mask;
  536. write_cr4(cr4);
  537. }
  538. typedef struct {
  539. unsigned long seg;
  540. } mm_segment_t;
  541. /* Free all resources held by a thread. */
  542. extern void release_thread(struct task_struct *);
  543. unsigned long get_wchan(struct task_struct *p);
  544. /*
  545. * Generic CPUID function
  546. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  547. * resulting in stale register contents being returned.
  548. */
  549. static inline void cpuid(unsigned int op,
  550. unsigned int *eax, unsigned int *ebx,
  551. unsigned int *ecx, unsigned int *edx)
  552. {
  553. *eax = op;
  554. *ecx = 0;
  555. __cpuid(eax, ebx, ecx, edx);
  556. }
  557. /* Some CPUID calls want 'count' to be placed in ecx */
  558. static inline void cpuid_count(unsigned int op, int count,
  559. unsigned int *eax, unsigned int *ebx,
  560. unsigned int *ecx, unsigned int *edx)
  561. {
  562. *eax = op;
  563. *ecx = count;
  564. __cpuid(eax, ebx, ecx, edx);
  565. }
  566. /*
  567. * CPUID functions returning a single datum
  568. */
  569. static inline unsigned int cpuid_eax(unsigned int op)
  570. {
  571. unsigned int eax, ebx, ecx, edx;
  572. cpuid(op, &eax, &ebx, &ecx, &edx);
  573. return eax;
  574. }
  575. static inline unsigned int cpuid_ebx(unsigned int op)
  576. {
  577. unsigned int eax, ebx, ecx, edx;
  578. cpuid(op, &eax, &ebx, &ecx, &edx);
  579. return ebx;
  580. }
  581. static inline unsigned int cpuid_ecx(unsigned int op)
  582. {
  583. unsigned int eax, ebx, ecx, edx;
  584. cpuid(op, &eax, &ebx, &ecx, &edx);
  585. return ecx;
  586. }
  587. static inline unsigned int cpuid_edx(unsigned int op)
  588. {
  589. unsigned int eax, ebx, ecx, edx;
  590. cpuid(op, &eax, &ebx, &ecx, &edx);
  591. return edx;
  592. }
  593. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  594. static inline void rep_nop(void)
  595. {
  596. asm volatile("rep; nop" ::: "memory");
  597. }
  598. static inline void cpu_relax(void)
  599. {
  600. rep_nop();
  601. }
  602. #define cpu_relax_lowlatency() cpu_relax()
  603. /* Stop speculative execution and prefetching of modified code. */
  604. static inline void sync_core(void)
  605. {
  606. int tmp;
  607. #ifdef CONFIG_M486
  608. /*
  609. * Do a CPUID if available, otherwise do a jump. The jump
  610. * can conveniently enough be the jump around CPUID.
  611. */
  612. asm volatile("cmpl %2,%1\n\t"
  613. "jl 1f\n\t"
  614. "cpuid\n"
  615. "1:"
  616. : "=a" (tmp)
  617. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  618. : "ebx", "ecx", "edx", "memory");
  619. #else
  620. /*
  621. * CPUID is a barrier to speculative execution.
  622. * Prefetched instructions are automatically
  623. * invalidated when modified.
  624. */
  625. asm volatile("cpuid"
  626. : "=a" (tmp)
  627. : "0" (1)
  628. : "ebx", "ecx", "edx", "memory");
  629. #endif
  630. }
  631. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  632. extern void init_amd_e400_c1e_mask(void);
  633. extern unsigned long boot_option_idle_override;
  634. extern bool amd_e400_c1e_detected;
  635. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  636. IDLE_POLL};
  637. extern void enable_sep_cpu(void);
  638. extern int sysenter_setup(void);
  639. extern void early_trap_init(void);
  640. void early_trap_pf_init(void);
  641. /* Defined in head.S */
  642. extern struct desc_ptr early_gdt_descr;
  643. extern void cpu_set_gdt(int);
  644. extern void switch_to_new_gdt(int);
  645. extern void load_percpu_segment(int);
  646. extern void cpu_init(void);
  647. static inline unsigned long get_debugctlmsr(void)
  648. {
  649. unsigned long debugctlmsr = 0;
  650. #ifndef CONFIG_X86_DEBUGCTLMSR
  651. if (boot_cpu_data.x86 < 6)
  652. return 0;
  653. #endif
  654. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  655. return debugctlmsr;
  656. }
  657. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  658. {
  659. #ifndef CONFIG_X86_DEBUGCTLMSR
  660. if (boot_cpu_data.x86 < 6)
  661. return;
  662. #endif
  663. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  664. }
  665. extern void set_task_blockstep(struct task_struct *task, bool on);
  666. /*
  667. * from system description table in BIOS. Mostly for MCA use, but
  668. * others may find it useful:
  669. */
  670. extern unsigned int machine_id;
  671. extern unsigned int machine_submodel_id;
  672. extern unsigned int BIOS_revision;
  673. /* Boot loader type from the setup header: */
  674. extern int bootloader_type;
  675. extern int bootloader_version;
  676. extern char ignore_fpu_irq;
  677. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  678. #define ARCH_HAS_PREFETCHW
  679. #define ARCH_HAS_SPINLOCK_PREFETCH
  680. #ifdef CONFIG_X86_32
  681. # define BASE_PREFETCH ASM_NOP4
  682. # define ARCH_HAS_PREFETCH
  683. #else
  684. # define BASE_PREFETCH "prefetcht0 (%1)"
  685. #endif
  686. /*
  687. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  688. *
  689. * It's not worth to care about 3dnow prefetches for the K6
  690. * because they are microcoded there and very slow.
  691. */
  692. static inline void prefetch(const void *x)
  693. {
  694. alternative_input(BASE_PREFETCH,
  695. "prefetchnta (%1)",
  696. X86_FEATURE_XMM,
  697. "r" (x));
  698. }
  699. /*
  700. * 3dnow prefetch to get an exclusive cache line.
  701. * Useful for spinlocks to avoid one state transition in the
  702. * cache coherency protocol:
  703. */
  704. static inline void prefetchw(const void *x)
  705. {
  706. alternative_input(BASE_PREFETCH,
  707. "prefetchw (%1)",
  708. X86_FEATURE_3DNOW,
  709. "r" (x));
  710. }
  711. static inline void spin_lock_prefetch(const void *x)
  712. {
  713. prefetchw(x);
  714. }
  715. #ifdef CONFIG_X86_32
  716. /*
  717. * User space process size: 3GB (default).
  718. */
  719. #define TASK_SIZE PAGE_OFFSET
  720. #define TASK_SIZE_MAX TASK_SIZE
  721. #define STACK_TOP TASK_SIZE
  722. #define STACK_TOP_MAX STACK_TOP
  723. #define INIT_THREAD { \
  724. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  725. .vm86_info = NULL, \
  726. .sysenter_cs = __KERNEL_CS, \
  727. .io_bitmap_ptr = NULL, \
  728. }
  729. /*
  730. * Note that the .io_bitmap member must be extra-big. This is because
  731. * the CPU will access an additional byte beyond the end of the IO
  732. * permission bitmap. The extra byte must be all 1 bits, and must
  733. * be within the limit.
  734. */
  735. #define INIT_TSS { \
  736. .x86_tss = { \
  737. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  738. .ss0 = __KERNEL_DS, \
  739. .ss1 = __KERNEL_CS, \
  740. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  741. }, \
  742. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  743. }
  744. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  745. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  746. #define KSTK_TOP(info) \
  747. ({ \
  748. unsigned long *__ptr = (unsigned long *)(info); \
  749. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  750. })
  751. /*
  752. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  753. * This is necessary to guarantee that the entire "struct pt_regs"
  754. * is accessible even if the CPU haven't stored the SS/ESP registers
  755. * on the stack (interrupt gate does not save these registers
  756. * when switching to the same priv ring).
  757. * Therefore beware: accessing the ss/esp fields of the
  758. * "struct pt_regs" is possible, but they may contain the
  759. * completely wrong values.
  760. */
  761. #define task_pt_regs(task) \
  762. ({ \
  763. struct pt_regs *__regs__; \
  764. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  765. __regs__ - 1; \
  766. })
  767. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  768. #else
  769. /*
  770. * User space process size. 47bits minus one guard page.
  771. */
  772. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  773. /* This decides where the kernel will search for a free chunk of vm
  774. * space during mmap's.
  775. */
  776. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  777. 0xc0000000 : 0xFFFFe000)
  778. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  779. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  780. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  781. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  782. #define STACK_TOP TASK_SIZE
  783. #define STACK_TOP_MAX TASK_SIZE_MAX
  784. #define INIT_THREAD { \
  785. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  786. }
  787. #define INIT_TSS { \
  788. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  789. }
  790. /*
  791. * Return saved PC of a blocked thread.
  792. * What is this good for? it will be always the scheduler or ret_from_fork.
  793. */
  794. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  795. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  796. extern unsigned long KSTK_ESP(struct task_struct *task);
  797. /*
  798. * User space RSP while inside the SYSCALL fast path
  799. */
  800. DECLARE_PER_CPU(unsigned long, old_rsp);
  801. #endif /* CONFIG_X86_64 */
  802. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  803. unsigned long new_sp);
  804. /*
  805. * This decides where the kernel will search for a free chunk of vm
  806. * space during mmap's.
  807. */
  808. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  809. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  810. /* Get/set a process' ability to use the timestamp counter instruction */
  811. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  812. #define SET_TSC_CTL(val) set_tsc_mode((val))
  813. extern int get_tsc_mode(unsigned long adr);
  814. extern int set_tsc_mode(unsigned int val);
  815. extern u16 amd_get_nb_id(int cpu);
  816. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  817. {
  818. uint32_t base, eax, signature[3];
  819. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  820. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  821. if (!memcmp(sig, signature, 12) &&
  822. (leaves == 0 || ((eax - base) >= leaves)))
  823. return base;
  824. }
  825. return 0;
  826. }
  827. extern unsigned long arch_align_stack(unsigned long sp);
  828. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  829. void default_idle(void);
  830. #ifdef CONFIG_XEN
  831. bool xen_set_default_idle(void);
  832. #else
  833. #define xen_set_default_idle 0
  834. #endif
  835. void stop_this_cpu(void *dummy);
  836. void df_debug(struct pt_regs *regs, long error_code);
  837. #endif /* _ASM_X86_PROCESSOR_H */