amdgpu_fence.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. static atomic_t amdgpu_fence_slab_ref = ATOMIC_INIT(0);
  55. /*
  56. * Cast helper
  57. */
  58. static const struct fence_ops amdgpu_fence_ops;
  59. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  60. {
  61. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  62. if (__f->base.ops == &amdgpu_fence_ops)
  63. return __f;
  64. return NULL;
  65. }
  66. /**
  67. * amdgpu_fence_write - write a fence value
  68. *
  69. * @ring: ring the fence is associated with
  70. * @seq: sequence number to write
  71. *
  72. * Writes a fence value to memory (all asics).
  73. */
  74. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  75. {
  76. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  77. if (drv->cpu_addr)
  78. *drv->cpu_addr = cpu_to_le32(seq);
  79. }
  80. /**
  81. * amdgpu_fence_read - read a fence value
  82. *
  83. * @ring: ring the fence is associated with
  84. *
  85. * Reads a fence value from memory (all asics).
  86. * Returns the value of the fence read from memory.
  87. */
  88. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  89. {
  90. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  91. u32 seq = 0;
  92. if (drv->cpu_addr)
  93. seq = le32_to_cpu(*drv->cpu_addr);
  94. else
  95. seq = atomic_read(&drv->last_seq);
  96. return seq;
  97. }
  98. /**
  99. * amdgpu_fence_emit - emit a fence on the requested ring
  100. *
  101. * @ring: ring the fence is associated with
  102. * @f: resulting fence object
  103. *
  104. * Emits a fence command on the requested ring (all asics).
  105. * Returns 0 on success, -ENOMEM on failure.
  106. */
  107. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **f)
  108. {
  109. struct amdgpu_device *adev = ring->adev;
  110. struct amdgpu_fence *fence;
  111. struct fence **ptr;
  112. uint32_t seq;
  113. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  114. if (fence == NULL)
  115. return -ENOMEM;
  116. seq = ++ring->fence_drv.sync_seq;
  117. fence->ring = ring;
  118. fence_init(&fence->base, &amdgpu_fence_ops,
  119. &ring->fence_drv.lock,
  120. adev->fence_context + ring->idx,
  121. seq);
  122. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  123. seq, AMDGPU_FENCE_FLAG_INT);
  124. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  125. /* This function can't be called concurrently anyway, otherwise
  126. * emitting the fence would mess up the hardware ring buffer.
  127. */
  128. BUG_ON(rcu_dereference_protected(*ptr, 1));
  129. rcu_assign_pointer(*ptr, fence_get(&fence->base));
  130. *f = &fence->base;
  131. return 0;
  132. }
  133. /**
  134. * amdgpu_fence_schedule_fallback - schedule fallback check
  135. *
  136. * @ring: pointer to struct amdgpu_ring
  137. *
  138. * Start a timer as fallback to our interrupts.
  139. */
  140. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  141. {
  142. mod_timer(&ring->fence_drv.fallback_timer,
  143. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  144. }
  145. /**
  146. * amdgpu_fence_process - check for fence activity
  147. *
  148. * @ring: pointer to struct amdgpu_ring
  149. *
  150. * Checks the current fence value and calculates the last
  151. * signalled fence value. Wakes the fence queue if the
  152. * sequence number has increased.
  153. */
  154. void amdgpu_fence_process(struct amdgpu_ring *ring)
  155. {
  156. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  157. uint32_t seq, last_seq;
  158. int r;
  159. do {
  160. last_seq = atomic_read(&ring->fence_drv.last_seq);
  161. seq = amdgpu_fence_read(ring);
  162. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  163. if (seq != ring->fence_drv.sync_seq)
  164. amdgpu_fence_schedule_fallback(ring);
  165. while (last_seq != seq) {
  166. struct fence *fence, **ptr;
  167. ptr = &drv->fences[++last_seq & drv->num_fences_mask];
  168. /* There is always exactly one thread signaling this fence slot */
  169. fence = rcu_dereference_protected(*ptr, 1);
  170. rcu_assign_pointer(*ptr, NULL);
  171. BUG_ON(!fence);
  172. r = fence_signal(fence);
  173. if (!r)
  174. FENCE_TRACE(fence, "signaled from irq context\n");
  175. else
  176. BUG();
  177. fence_put(fence);
  178. }
  179. }
  180. /**
  181. * amdgpu_fence_fallback - fallback for hardware interrupts
  182. *
  183. * @work: delayed work item
  184. *
  185. * Checks for fence activity.
  186. */
  187. static void amdgpu_fence_fallback(unsigned long arg)
  188. {
  189. struct amdgpu_ring *ring = (void *)arg;
  190. amdgpu_fence_process(ring);
  191. }
  192. /**
  193. * amdgpu_fence_wait_empty - wait for all fences to signal
  194. *
  195. * @adev: amdgpu device pointer
  196. * @ring: ring index the fence is associated with
  197. *
  198. * Wait for all fences on the requested ring to signal (all asics).
  199. * Returns 0 if the fences have passed, error for all other cases.
  200. */
  201. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  202. {
  203. uint64_t seq = ACCESS_ONCE(ring->fence_drv.sync_seq);
  204. struct fence *fence, **ptr;
  205. int r;
  206. if (!seq)
  207. return 0;
  208. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  209. rcu_read_lock();
  210. fence = rcu_dereference(*ptr);
  211. if (!fence || !fence_get_rcu(fence)) {
  212. rcu_read_unlock();
  213. return 0;
  214. }
  215. rcu_read_unlock();
  216. r = fence_wait(fence, false);
  217. fence_put(fence);
  218. return r;
  219. }
  220. /**
  221. * amdgpu_fence_count_emitted - get the count of emitted fences
  222. *
  223. * @ring: ring the fence is associated with
  224. *
  225. * Get the number of fences emitted on the requested ring (all asics).
  226. * Returns the number of emitted fences on the ring. Used by the
  227. * dynpm code to ring track activity.
  228. */
  229. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  230. {
  231. uint64_t emitted;
  232. /* We are not protected by ring lock when reading the last sequence
  233. * but it's ok to report slightly wrong fence count here.
  234. */
  235. amdgpu_fence_process(ring);
  236. emitted = 0x100000000ull;
  237. emitted -= atomic_read(&ring->fence_drv.last_seq);
  238. emitted += ACCESS_ONCE(ring->fence_drv.sync_seq);
  239. return lower_32_bits(emitted);
  240. }
  241. /**
  242. * amdgpu_fence_driver_start_ring - make the fence driver
  243. * ready for use on the requested ring.
  244. *
  245. * @ring: ring to start the fence driver on
  246. * @irq_src: interrupt source to use for this ring
  247. * @irq_type: interrupt type to use for this ring
  248. *
  249. * Make the fence driver ready for processing (all asics).
  250. * Not all asics have all rings, so each asic will only
  251. * start the fence driver on the rings it has.
  252. * Returns 0 for success, errors for failure.
  253. */
  254. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  255. struct amdgpu_irq_src *irq_src,
  256. unsigned irq_type)
  257. {
  258. struct amdgpu_device *adev = ring->adev;
  259. uint64_t index;
  260. if (ring != &adev->uvd.ring) {
  261. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  262. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  263. } else {
  264. /* put fence directly behind firmware */
  265. index = ALIGN(adev->uvd.fw->size, 8);
  266. ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
  267. ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
  268. }
  269. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  270. amdgpu_irq_get(adev, irq_src, irq_type);
  271. ring->fence_drv.irq_src = irq_src;
  272. ring->fence_drv.irq_type = irq_type;
  273. ring->fence_drv.initialized = true;
  274. dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  275. "cpu addr 0x%p\n", ring->idx,
  276. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  277. return 0;
  278. }
  279. /**
  280. * amdgpu_fence_driver_init_ring - init the fence driver
  281. * for the requested ring.
  282. *
  283. * @ring: ring to init the fence driver on
  284. * @num_hw_submission: number of entries on the hardware queue
  285. *
  286. * Init the fence driver for the requested ring (all asics).
  287. * Helper function for amdgpu_fence_driver_init().
  288. */
  289. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  290. unsigned num_hw_submission)
  291. {
  292. long timeout;
  293. int r;
  294. /* Check that num_hw_submission is a power of two */
  295. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  296. return -EINVAL;
  297. ring->fence_drv.cpu_addr = NULL;
  298. ring->fence_drv.gpu_addr = 0;
  299. ring->fence_drv.sync_seq = 0;
  300. atomic_set(&ring->fence_drv.last_seq, 0);
  301. ring->fence_drv.initialized = false;
  302. setup_timer(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback,
  303. (unsigned long)ring);
  304. ring->fence_drv.num_fences_mask = num_hw_submission - 1;
  305. spin_lock_init(&ring->fence_drv.lock);
  306. ring->fence_drv.fences = kcalloc(num_hw_submission, sizeof(void *),
  307. GFP_KERNEL);
  308. if (!ring->fence_drv.fences)
  309. return -ENOMEM;
  310. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  311. if (timeout == 0) {
  312. /*
  313. * FIXME:
  314. * Delayed workqueue cannot use it directly,
  315. * so the scheduler will not use delayed workqueue if
  316. * MAX_SCHEDULE_TIMEOUT is set.
  317. * Currently keep it simple and silly.
  318. */
  319. timeout = MAX_SCHEDULE_TIMEOUT;
  320. }
  321. r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
  322. num_hw_submission,
  323. timeout, ring->name);
  324. if (r) {
  325. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  326. ring->name);
  327. return r;
  328. }
  329. return 0;
  330. }
  331. /**
  332. * amdgpu_fence_driver_init - init the fence driver
  333. * for all possible rings.
  334. *
  335. * @adev: amdgpu device pointer
  336. *
  337. * Init the fence driver for all possible rings (all asics).
  338. * Not all asics have all rings, so each asic will only
  339. * start the fence driver on the rings it has using
  340. * amdgpu_fence_driver_start_ring().
  341. * Returns 0 for success.
  342. */
  343. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  344. {
  345. if (atomic_inc_return(&amdgpu_fence_slab_ref) == 1) {
  346. amdgpu_fence_slab = kmem_cache_create(
  347. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  348. SLAB_HWCACHE_ALIGN, NULL);
  349. if (!amdgpu_fence_slab)
  350. return -ENOMEM;
  351. }
  352. if (amdgpu_debugfs_fence_init(adev))
  353. dev_err(adev->dev, "fence debugfs file creation failed\n");
  354. return 0;
  355. }
  356. /**
  357. * amdgpu_fence_driver_fini - tear down the fence driver
  358. * for all possible rings.
  359. *
  360. * @adev: amdgpu device pointer
  361. *
  362. * Tear down the fence driver for all possible rings (all asics).
  363. */
  364. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  365. {
  366. unsigned i, j;
  367. int r;
  368. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  369. struct amdgpu_ring *ring = adev->rings[i];
  370. if (!ring || !ring->fence_drv.initialized)
  371. continue;
  372. r = amdgpu_fence_wait_empty(ring);
  373. if (r) {
  374. /* no need to trigger GPU reset as we are unloading */
  375. amdgpu_fence_driver_force_completion(adev);
  376. }
  377. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  378. ring->fence_drv.irq_type);
  379. amd_sched_fini(&ring->sched);
  380. del_timer_sync(&ring->fence_drv.fallback_timer);
  381. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  382. fence_put(ring->fence_drv.fences[i]);
  383. kfree(ring->fence_drv.fences);
  384. ring->fence_drv.initialized = false;
  385. }
  386. if (atomic_dec_and_test(&amdgpu_fence_slab_ref))
  387. kmem_cache_destroy(amdgpu_fence_slab);
  388. }
  389. /**
  390. * amdgpu_fence_driver_suspend - suspend the fence driver
  391. * for all possible rings.
  392. *
  393. * @adev: amdgpu device pointer
  394. *
  395. * Suspend the fence driver for all possible rings (all asics).
  396. */
  397. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  398. {
  399. int i, r;
  400. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  401. struct amdgpu_ring *ring = adev->rings[i];
  402. if (!ring || !ring->fence_drv.initialized)
  403. continue;
  404. /* wait for gpu to finish processing current batch */
  405. r = amdgpu_fence_wait_empty(ring);
  406. if (r) {
  407. /* delay GPU reset to resume */
  408. amdgpu_fence_driver_force_completion(adev);
  409. }
  410. /* disable the interrupt */
  411. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  412. ring->fence_drv.irq_type);
  413. }
  414. }
  415. /**
  416. * amdgpu_fence_driver_resume - resume the fence driver
  417. * for all possible rings.
  418. *
  419. * @adev: amdgpu device pointer
  420. *
  421. * Resume the fence driver for all possible rings (all asics).
  422. * Not all asics have all rings, so each asic will only
  423. * start the fence driver on the rings it has using
  424. * amdgpu_fence_driver_start_ring().
  425. * Returns 0 for success.
  426. */
  427. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  428. {
  429. int i;
  430. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  431. struct amdgpu_ring *ring = adev->rings[i];
  432. if (!ring || !ring->fence_drv.initialized)
  433. continue;
  434. /* enable the interrupt */
  435. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  436. ring->fence_drv.irq_type);
  437. }
  438. }
  439. /**
  440. * amdgpu_fence_driver_force_completion - force all fence waiter to complete
  441. *
  442. * @adev: amdgpu device pointer
  443. *
  444. * In case of GPU reset failure make sure no process keep waiting on fence
  445. * that will never complete.
  446. */
  447. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
  448. {
  449. int i;
  450. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  451. struct amdgpu_ring *ring = adev->rings[i];
  452. if (!ring || !ring->fence_drv.initialized)
  453. continue;
  454. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  455. }
  456. }
  457. /*
  458. * Common fence implementation
  459. */
  460. static const char *amdgpu_fence_get_driver_name(struct fence *fence)
  461. {
  462. return "amdgpu";
  463. }
  464. static const char *amdgpu_fence_get_timeline_name(struct fence *f)
  465. {
  466. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  467. return (const char *)fence->ring->name;
  468. }
  469. /**
  470. * amdgpu_fence_enable_signaling - enable signalling on fence
  471. * @fence: fence
  472. *
  473. * This function is called with fence_queue lock held, and adds a callback
  474. * to fence_queue that checks if this fence is signaled, and if so it
  475. * signals the fence and removes itself.
  476. */
  477. static bool amdgpu_fence_enable_signaling(struct fence *f)
  478. {
  479. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  480. struct amdgpu_ring *ring = fence->ring;
  481. if (!timer_pending(&ring->fence_drv.fallback_timer))
  482. amdgpu_fence_schedule_fallback(ring);
  483. FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  484. return true;
  485. }
  486. /**
  487. * amdgpu_fence_free - free up the fence memory
  488. *
  489. * @rcu: RCU callback head
  490. *
  491. * Free up the fence memory after the RCU grace period.
  492. */
  493. static void amdgpu_fence_free(struct rcu_head *rcu)
  494. {
  495. struct fence *f = container_of(rcu, struct fence, rcu);
  496. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  497. kmem_cache_free(amdgpu_fence_slab, fence);
  498. }
  499. /**
  500. * amdgpu_fence_release - callback that fence can be freed
  501. *
  502. * @fence: fence
  503. *
  504. * This function is called when the reference count becomes zero.
  505. * It just RCU schedules freeing up the fence.
  506. */
  507. static void amdgpu_fence_release(struct fence *f)
  508. {
  509. call_rcu(&f->rcu, amdgpu_fence_free);
  510. }
  511. static const struct fence_ops amdgpu_fence_ops = {
  512. .get_driver_name = amdgpu_fence_get_driver_name,
  513. .get_timeline_name = amdgpu_fence_get_timeline_name,
  514. .enable_signaling = amdgpu_fence_enable_signaling,
  515. .wait = fence_default_wait,
  516. .release = amdgpu_fence_release,
  517. };
  518. /*
  519. * Fence debugfs
  520. */
  521. #if defined(CONFIG_DEBUG_FS)
  522. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  523. {
  524. struct drm_info_node *node = (struct drm_info_node *)m->private;
  525. struct drm_device *dev = node->minor->dev;
  526. struct amdgpu_device *adev = dev->dev_private;
  527. int i;
  528. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  529. struct amdgpu_ring *ring = adev->rings[i];
  530. if (!ring || !ring->fence_drv.initialized)
  531. continue;
  532. amdgpu_fence_process(ring);
  533. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  534. seq_printf(m, "Last signaled fence 0x%08x\n",
  535. atomic_read(&ring->fence_drv.last_seq));
  536. seq_printf(m, "Last emitted 0x%08x\n",
  537. ring->fence_drv.sync_seq);
  538. }
  539. return 0;
  540. }
  541. /**
  542. * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
  543. *
  544. * Manually trigger a gpu reset at the next fence wait.
  545. */
  546. static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
  547. {
  548. struct drm_info_node *node = (struct drm_info_node *) m->private;
  549. struct drm_device *dev = node->minor->dev;
  550. struct amdgpu_device *adev = dev->dev_private;
  551. seq_printf(m, "gpu reset\n");
  552. amdgpu_gpu_reset(adev);
  553. return 0;
  554. }
  555. static struct drm_info_list amdgpu_debugfs_fence_list[] = {
  556. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  557. {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
  558. };
  559. #endif
  560. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  561. {
  562. #if defined(CONFIG_DEBUG_FS)
  563. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  564. #else
  565. return 0;
  566. #endif
  567. }