hyperv.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. #ifndef _ASM_X86_HYPERV_H
  2. #define _ASM_X86_HYPERV_H
  3. #include <linux/types.h>
  4. /*
  5. * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
  6. * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
  7. */
  8. #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
  9. #define HYPERV_CPUID_INTERFACE 0x40000001
  10. #define HYPERV_CPUID_VERSION 0x40000002
  11. #define HYPERV_CPUID_FEATURES 0x40000003
  12. #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
  13. #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
  14. #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
  15. #define HYPERV_CPUID_MIN 0x40000005
  16. #define HYPERV_CPUID_MAX 0x4000ffff
  17. /*
  18. * Feature identification. EAX indicates which features are available
  19. * to the partition based upon the current partition privileges.
  20. */
  21. /* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
  22. #define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
  23. /* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
  24. #define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
  25. /* Partition reference TSC MSR is available */
  26. #define HV_X64_MSR_REFERENCE_TSC_AVAILABLE (1 << 9)
  27. /* A partition's reference time stamp counter (TSC) page */
  28. #define HV_X64_MSR_REFERENCE_TSC 0x40000021
  29. /*
  30. * There is a single feature flag that signifies the presence of the MSR
  31. * that can be used to retrieve both the local APIC Timer frequency as
  32. * well as the TSC frequency.
  33. */
  34. /* Local APIC timer frequency MSR (HV_X64_MSR_APIC_FREQUENCY) is available */
  35. #define HV_X64_MSR_APIC_FREQUENCY_AVAILABLE (1 << 11)
  36. /* TSC frequency MSR (HV_X64_MSR_TSC_FREQUENCY) is available */
  37. #define HV_X64_MSR_TSC_FREQUENCY_AVAILABLE (1 << 11)
  38. /*
  39. * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
  40. * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
  41. */
  42. #define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
  43. /*
  44. * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
  45. * HV_X64_MSR_STIMER3_COUNT) available
  46. */
  47. #define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
  48. /*
  49. * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
  50. * are available
  51. */
  52. #define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
  53. /* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
  54. #define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
  55. /* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
  56. #define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
  57. /* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
  58. #define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
  59. /*
  60. * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
  61. * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
  62. * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
  63. */
  64. #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
  65. /* Crash MSR available */
  66. #define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
  67. /*
  68. * Feature identification: EBX indicates which flags were specified at
  69. * partition creation. The format is the same as the partition creation
  70. * flag structure defined in section Partition Creation Flags.
  71. */
  72. #define HV_X64_CREATE_PARTITIONS (1 << 0)
  73. #define HV_X64_ACCESS_PARTITION_ID (1 << 1)
  74. #define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
  75. #define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
  76. #define HV_X64_POST_MESSAGES (1 << 4)
  77. #define HV_X64_SIGNAL_EVENTS (1 << 5)
  78. #define HV_X64_CREATE_PORT (1 << 6)
  79. #define HV_X64_CONNECT_PORT (1 << 7)
  80. #define HV_X64_ACCESS_STATS (1 << 8)
  81. #define HV_X64_DEBUGGING (1 << 11)
  82. #define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
  83. #define HV_X64_CONFIGURE_PROFILER (1 << 13)
  84. /*
  85. * Feature identification. EDX indicates which miscellaneous features
  86. * are available to the partition.
  87. */
  88. /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
  89. #define HV_X64_MWAIT_AVAILABLE (1 << 0)
  90. /* Guest debugging support is available */
  91. #define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
  92. /* Performance Monitor support is available*/
  93. #define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
  94. /* Support for physical CPU dynamic partitioning events is available*/
  95. #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
  96. /*
  97. * Support for passing hypercall input parameter block via XMM
  98. * registers is available
  99. */
  100. #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
  101. /* Support for a virtual guest idle state is available */
  102. #define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
  103. /* Guest crash data handler available */
  104. #define HV_X64_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
  105. /*
  106. * Implementation recommendations. Indicates which behaviors the hypervisor
  107. * recommends the OS implement for optimal performance.
  108. */
  109. /*
  110. * Recommend using hypercall for address space switches rather
  111. * than MOV to CR3 instruction
  112. */
  113. #define HV_X64_AS_SWITCH_RECOMMENDED (1 << 0)
  114. /* Recommend using hypercall for local TLB flushes rather
  115. * than INVLPG or MOV to CR3 instructions */
  116. #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
  117. /*
  118. * Recommend using hypercall for remote TLB flushes rather
  119. * than inter-processor interrupts
  120. */
  121. #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
  122. /*
  123. * Recommend using MSRs for accessing APIC registers
  124. * EOI, ICR and TPR rather than their memory-mapped counterparts
  125. */
  126. #define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
  127. /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
  128. #define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
  129. /*
  130. * Recommend using relaxed timing for this partition. If used,
  131. * the VM should disable any watchdog timeouts that rely on the
  132. * timely delivery of external interrupts
  133. */
  134. #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
  135. /*
  136. * Virtual APIC support
  137. */
  138. #define HV_X64_DEPRECATING_AEOI_RECOMMENDED (1 << 9)
  139. /*
  140. * Crash notification flag.
  141. */
  142. #define HV_CRASH_CTL_CRASH_NOTIFY (1ULL << 63)
  143. /* MSR used to identify the guest OS. */
  144. #define HV_X64_MSR_GUEST_OS_ID 0x40000000
  145. /* MSR used to setup pages used to communicate with the hypervisor. */
  146. #define HV_X64_MSR_HYPERCALL 0x40000001
  147. /* MSR used to provide vcpu index */
  148. #define HV_X64_MSR_VP_INDEX 0x40000002
  149. /* MSR used to reset the guest OS. */
  150. #define HV_X64_MSR_RESET 0x40000003
  151. /* MSR used to provide vcpu runtime in 100ns units */
  152. #define HV_X64_MSR_VP_RUNTIME 0x40000010
  153. /* MSR used to read the per-partition time reference counter */
  154. #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
  155. /* MSR used to retrieve the TSC frequency */
  156. #define HV_X64_MSR_TSC_FREQUENCY 0x40000022
  157. /* MSR used to retrieve the local APIC timer frequency */
  158. #define HV_X64_MSR_APIC_FREQUENCY 0x40000023
  159. /* Define the virtual APIC registers */
  160. #define HV_X64_MSR_EOI 0x40000070
  161. #define HV_X64_MSR_ICR 0x40000071
  162. #define HV_X64_MSR_TPR 0x40000072
  163. #define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
  164. /* Define synthetic interrupt controller model specific registers. */
  165. #define HV_X64_MSR_SCONTROL 0x40000080
  166. #define HV_X64_MSR_SVERSION 0x40000081
  167. #define HV_X64_MSR_SIEFP 0x40000082
  168. #define HV_X64_MSR_SIMP 0x40000083
  169. #define HV_X64_MSR_EOM 0x40000084
  170. #define HV_X64_MSR_SINT0 0x40000090
  171. #define HV_X64_MSR_SINT1 0x40000091
  172. #define HV_X64_MSR_SINT2 0x40000092
  173. #define HV_X64_MSR_SINT3 0x40000093
  174. #define HV_X64_MSR_SINT4 0x40000094
  175. #define HV_X64_MSR_SINT5 0x40000095
  176. #define HV_X64_MSR_SINT6 0x40000096
  177. #define HV_X64_MSR_SINT7 0x40000097
  178. #define HV_X64_MSR_SINT8 0x40000098
  179. #define HV_X64_MSR_SINT9 0x40000099
  180. #define HV_X64_MSR_SINT10 0x4000009A
  181. #define HV_X64_MSR_SINT11 0x4000009B
  182. #define HV_X64_MSR_SINT12 0x4000009C
  183. #define HV_X64_MSR_SINT13 0x4000009D
  184. #define HV_X64_MSR_SINT14 0x4000009E
  185. #define HV_X64_MSR_SINT15 0x4000009F
  186. /*
  187. * Synthetic Timer MSRs. Four timers per vcpu.
  188. */
  189. #define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
  190. #define HV_X64_MSR_STIMER0_COUNT 0x400000B1
  191. #define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
  192. #define HV_X64_MSR_STIMER1_COUNT 0x400000B3
  193. #define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
  194. #define HV_X64_MSR_STIMER2_COUNT 0x400000B5
  195. #define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
  196. #define HV_X64_MSR_STIMER3_COUNT 0x400000B7
  197. /* Hyper-V guest crash notification MSR's */
  198. #define HV_X64_MSR_CRASH_P0 0x40000100
  199. #define HV_X64_MSR_CRASH_P1 0x40000101
  200. #define HV_X64_MSR_CRASH_P2 0x40000102
  201. #define HV_X64_MSR_CRASH_P3 0x40000103
  202. #define HV_X64_MSR_CRASH_P4 0x40000104
  203. #define HV_X64_MSR_CRASH_CTL 0x40000105
  204. #define HV_X64_MSR_CRASH_CTL_NOTIFY (1ULL << 63)
  205. #define HV_X64_MSR_CRASH_PARAMS \
  206. (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
  207. #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
  208. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
  209. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
  210. (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
  211. /* Declare the various hypercall operations. */
  212. #define HVCALL_NOTIFY_LONG_SPIN_WAIT 0x0008
  213. #define HVCALL_POST_MESSAGE 0x005c
  214. #define HVCALL_SIGNAL_EVENT 0x005d
  215. #define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
  216. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
  217. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
  218. (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
  219. #define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001
  220. #define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12
  221. #define HV_PROCESSOR_POWER_STATE_C0 0
  222. #define HV_PROCESSOR_POWER_STATE_C1 1
  223. #define HV_PROCESSOR_POWER_STATE_C2 2
  224. #define HV_PROCESSOR_POWER_STATE_C3 3
  225. /* hypercall status code */
  226. #define HV_STATUS_SUCCESS 0
  227. #define HV_STATUS_INVALID_HYPERCALL_CODE 2
  228. #define HV_STATUS_INVALID_HYPERCALL_INPUT 3
  229. #define HV_STATUS_INVALID_ALIGNMENT 4
  230. #define HV_STATUS_INSUFFICIENT_MEMORY 11
  231. #define HV_STATUS_INVALID_CONNECTION_ID 18
  232. #define HV_STATUS_INSUFFICIENT_BUFFERS 19
  233. typedef struct _HV_REFERENCE_TSC_PAGE {
  234. __u32 tsc_sequence;
  235. __u32 res1;
  236. __u64 tsc_scale;
  237. __s64 tsc_offset;
  238. } HV_REFERENCE_TSC_PAGE, *PHV_REFERENCE_TSC_PAGE;
  239. /* Define the number of synthetic interrupt sources. */
  240. #define HV_SYNIC_SINT_COUNT (16)
  241. /* Define the expected SynIC version. */
  242. #define HV_SYNIC_VERSION_1 (0x1)
  243. #define HV_SYNIC_CONTROL_ENABLE (1ULL << 0)
  244. #define HV_SYNIC_SIMP_ENABLE (1ULL << 0)
  245. #define HV_SYNIC_SIEFP_ENABLE (1ULL << 0)
  246. #define HV_SYNIC_SINT_MASKED (1ULL << 16)
  247. #define HV_SYNIC_SINT_AUTO_EOI (1ULL << 17)
  248. #define HV_SYNIC_SINT_VECTOR_MASK (0xFF)
  249. #define HV_SYNIC_STIMER_COUNT (4)
  250. /* Define synthetic interrupt controller message constants. */
  251. #define HV_MESSAGE_SIZE (256)
  252. #define HV_MESSAGE_PAYLOAD_BYTE_COUNT (240)
  253. #define HV_MESSAGE_PAYLOAD_QWORD_COUNT (30)
  254. /* Define hypervisor message types. */
  255. enum hv_message_type {
  256. HVMSG_NONE = 0x00000000,
  257. /* Memory access messages. */
  258. HVMSG_UNMAPPED_GPA = 0x80000000,
  259. HVMSG_GPA_INTERCEPT = 0x80000001,
  260. /* Timer notification messages. */
  261. HVMSG_TIMER_EXPIRED = 0x80000010,
  262. /* Error messages. */
  263. HVMSG_INVALID_VP_REGISTER_VALUE = 0x80000020,
  264. HVMSG_UNRECOVERABLE_EXCEPTION = 0x80000021,
  265. HVMSG_UNSUPPORTED_FEATURE = 0x80000022,
  266. /* Trace buffer complete messages. */
  267. HVMSG_EVENTLOG_BUFFERCOMPLETE = 0x80000040,
  268. /* Platform-specific processor intercept messages. */
  269. HVMSG_X64_IOPORT_INTERCEPT = 0x80010000,
  270. HVMSG_X64_MSR_INTERCEPT = 0x80010001,
  271. HVMSG_X64_CPUID_INTERCEPT = 0x80010002,
  272. HVMSG_X64_EXCEPTION_INTERCEPT = 0x80010003,
  273. HVMSG_X64_APIC_EOI = 0x80010004,
  274. HVMSG_X64_LEGACY_FP_ERROR = 0x80010005
  275. };
  276. /* Define synthetic interrupt controller message flags. */
  277. union hv_message_flags {
  278. __u8 asu8;
  279. struct {
  280. __u8 msg_pending:1;
  281. __u8 reserved:7;
  282. };
  283. };
  284. /* Define port identifier type. */
  285. union hv_port_id {
  286. __u32 asu32;
  287. struct {
  288. __u32 id:24;
  289. __u32 reserved:8;
  290. } u;
  291. };
  292. /* Define synthetic interrupt controller message header. */
  293. struct hv_message_header {
  294. __u32 message_type;
  295. __u8 payload_size;
  296. union hv_message_flags message_flags;
  297. __u8 reserved[2];
  298. union {
  299. __u64 sender;
  300. union hv_port_id port;
  301. };
  302. };
  303. /* Define synthetic interrupt controller message format. */
  304. struct hv_message {
  305. struct hv_message_header header;
  306. union {
  307. __u64 payload[HV_MESSAGE_PAYLOAD_QWORD_COUNT];
  308. } u;
  309. };
  310. /* Define the synthetic interrupt message page layout. */
  311. struct hv_message_page {
  312. struct hv_message sint_message[HV_SYNIC_SINT_COUNT];
  313. };
  314. /* Define timer message payload structure. */
  315. struct hv_timer_message_payload {
  316. __u32 timer_index;
  317. __u32 reserved;
  318. __u64 expiration_time; /* When the timer expired */
  319. __u64 delivery_time; /* When the message was delivered */
  320. };
  321. #define HV_STIMER_ENABLE (1ULL << 0)
  322. #define HV_STIMER_PERIODIC (1ULL << 1)
  323. #define HV_STIMER_LAZY (1ULL << 2)
  324. #define HV_STIMER_AUTOENABLE (1ULL << 3)
  325. #define HV_STIMER_SINT(config) (__u8)(((config) >> 16) & 0x0F)
  326. #endif