amdgpu_vce.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #ifdef CONFIG_DRM_AMDGPU_CIK
  52. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  53. MODULE_FIRMWARE(FIRMWARE_KABINI);
  54. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  55. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  56. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  57. #endif
  58. MODULE_FIRMWARE(FIRMWARE_TONGA);
  59. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  60. MODULE_FIRMWARE(FIRMWARE_FIJI);
  61. MODULE_FIRMWARE(FIRMWARE_STONEY);
  62. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  63. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  64. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  65. /**
  66. * amdgpu_vce_init - allocate memory, load vce firmware
  67. *
  68. * @adev: amdgpu_device pointer
  69. *
  70. * First step to get VCE online, allocate memory and load the firmware
  71. */
  72. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  73. {
  74. struct amdgpu_ring *ring;
  75. struct amd_sched_rq *rq;
  76. const char *fw_name;
  77. const struct common_firmware_header *hdr;
  78. unsigned ucode_version, version_major, version_minor, binary_id;
  79. int i, r;
  80. switch (adev->asic_type) {
  81. #ifdef CONFIG_DRM_AMDGPU_CIK
  82. case CHIP_BONAIRE:
  83. fw_name = FIRMWARE_BONAIRE;
  84. break;
  85. case CHIP_KAVERI:
  86. fw_name = FIRMWARE_KAVERI;
  87. break;
  88. case CHIP_KABINI:
  89. fw_name = FIRMWARE_KABINI;
  90. break;
  91. case CHIP_HAWAII:
  92. fw_name = FIRMWARE_HAWAII;
  93. break;
  94. case CHIP_MULLINS:
  95. fw_name = FIRMWARE_MULLINS;
  96. break;
  97. #endif
  98. case CHIP_TONGA:
  99. fw_name = FIRMWARE_TONGA;
  100. break;
  101. case CHIP_CARRIZO:
  102. fw_name = FIRMWARE_CARRIZO;
  103. break;
  104. case CHIP_FIJI:
  105. fw_name = FIRMWARE_FIJI;
  106. break;
  107. case CHIP_STONEY:
  108. fw_name = FIRMWARE_STONEY;
  109. break;
  110. case CHIP_POLARIS10:
  111. fw_name = FIRMWARE_POLARIS10;
  112. break;
  113. case CHIP_POLARIS11:
  114. fw_name = FIRMWARE_POLARIS11;
  115. break;
  116. default:
  117. return -EINVAL;
  118. }
  119. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  120. if (r) {
  121. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  122. fw_name);
  123. return r;
  124. }
  125. r = amdgpu_ucode_validate(adev->vce.fw);
  126. if (r) {
  127. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  128. fw_name);
  129. release_firmware(adev->vce.fw);
  130. adev->vce.fw = NULL;
  131. return r;
  132. }
  133. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  134. ucode_version = le32_to_cpu(hdr->ucode_version);
  135. version_major = (ucode_version >> 20) & 0xfff;
  136. version_minor = (ucode_version >> 8) & 0xfff;
  137. binary_id = ucode_version & 0xff;
  138. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  139. version_major, version_minor, binary_id);
  140. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  141. (binary_id << 8));
  142. /* allocate firmware, stack and heap BO */
  143. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
  144. AMDGPU_GEM_DOMAIN_VRAM,
  145. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  146. NULL, NULL, &adev->vce.vcpu_bo);
  147. if (r) {
  148. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  149. return r;
  150. }
  151. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  152. if (r) {
  153. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  154. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  155. return r;
  156. }
  157. r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  158. &adev->vce.gpu_addr);
  159. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  160. if (r) {
  161. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  162. dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
  163. return r;
  164. }
  165. ring = &adev->vce.ring[0];
  166. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  167. r = amd_sched_entity_init(&ring->sched, &adev->vce.entity,
  168. rq, amdgpu_sched_jobs);
  169. if (r != 0) {
  170. DRM_ERROR("Failed setting up VCE run queue.\n");
  171. return r;
  172. }
  173. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  174. atomic_set(&adev->vce.handles[i], 0);
  175. adev->vce.filp[i] = NULL;
  176. }
  177. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  178. mutex_init(&adev->vce.idle_mutex);
  179. return 0;
  180. }
  181. /**
  182. * amdgpu_vce_fini - free memory
  183. *
  184. * @adev: amdgpu_device pointer
  185. *
  186. * Last step on VCE teardown, free firmware memory
  187. */
  188. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  189. {
  190. if (adev->vce.vcpu_bo == NULL)
  191. return 0;
  192. amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
  193. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  194. amdgpu_ring_fini(&adev->vce.ring[0]);
  195. amdgpu_ring_fini(&adev->vce.ring[1]);
  196. release_firmware(adev->vce.fw);
  197. mutex_destroy(&adev->vce.idle_mutex);
  198. return 0;
  199. }
  200. /**
  201. * amdgpu_vce_suspend - unpin VCE fw memory
  202. *
  203. * @adev: amdgpu_device pointer
  204. *
  205. */
  206. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  207. {
  208. int i;
  209. if (adev->vce.vcpu_bo == NULL)
  210. return 0;
  211. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  212. if (atomic_read(&adev->vce.handles[i]))
  213. break;
  214. if (i == AMDGPU_MAX_VCE_HANDLES)
  215. return 0;
  216. cancel_delayed_work_sync(&adev->vce.idle_work);
  217. /* TODO: suspending running encoding sessions isn't supported */
  218. return -EINVAL;
  219. }
  220. /**
  221. * amdgpu_vce_resume - pin VCE fw memory
  222. *
  223. * @adev: amdgpu_device pointer
  224. *
  225. */
  226. int amdgpu_vce_resume(struct amdgpu_device *adev)
  227. {
  228. void *cpu_addr;
  229. const struct common_firmware_header *hdr;
  230. unsigned offset;
  231. int r;
  232. if (adev->vce.vcpu_bo == NULL)
  233. return -EINVAL;
  234. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  235. if (r) {
  236. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  237. return r;
  238. }
  239. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  240. if (r) {
  241. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  242. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  243. return r;
  244. }
  245. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  246. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  247. memcpy(cpu_addr, (adev->vce.fw->data) + offset,
  248. (adev->vce.fw->size) - offset);
  249. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  250. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_vce_idle_work_handler - power off VCE
  255. *
  256. * @work: pointer to work structure
  257. *
  258. * power of VCE when it's not used any more
  259. */
  260. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  261. {
  262. struct amdgpu_device *adev =
  263. container_of(work, struct amdgpu_device, vce.idle_work.work);
  264. if ((amdgpu_fence_count_emitted(&adev->vce.ring[0]) == 0) &&
  265. (amdgpu_fence_count_emitted(&adev->vce.ring[1]) == 0)) {
  266. if (adev->pm.dpm_enabled) {
  267. amdgpu_dpm_enable_vce(adev, false);
  268. } else {
  269. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  270. }
  271. } else {
  272. schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  273. }
  274. }
  275. /**
  276. * amdgpu_vce_ring_begin_use - power up VCE
  277. *
  278. * @ring: amdgpu ring
  279. *
  280. * Make sure VCE is powerd up when we want to use it
  281. */
  282. void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
  283. {
  284. struct amdgpu_device *adev = ring->adev;
  285. bool set_clocks;
  286. mutex_lock(&adev->vce.idle_mutex);
  287. set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  288. if (set_clocks) {
  289. if (adev->pm.dpm_enabled) {
  290. amdgpu_dpm_enable_vce(adev, true);
  291. } else {
  292. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  293. }
  294. }
  295. mutex_unlock(&adev->vce.idle_mutex);
  296. }
  297. /**
  298. * amdgpu_vce_ring_end_use - power VCE down
  299. *
  300. * @ring: amdgpu ring
  301. *
  302. * Schedule work to power VCE down again
  303. */
  304. void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
  305. {
  306. schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  307. }
  308. /**
  309. * amdgpu_vce_free_handles - free still open VCE handles
  310. *
  311. * @adev: amdgpu_device pointer
  312. * @filp: drm file pointer
  313. *
  314. * Close all VCE handles still open by this file pointer
  315. */
  316. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  317. {
  318. struct amdgpu_ring *ring = &adev->vce.ring[0];
  319. int i, r;
  320. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  321. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  322. if (!handle || adev->vce.filp[i] != filp)
  323. continue;
  324. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  325. if (r)
  326. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  327. adev->vce.filp[i] = NULL;
  328. atomic_set(&adev->vce.handles[i], 0);
  329. }
  330. }
  331. /**
  332. * amdgpu_vce_get_create_msg - generate a VCE create msg
  333. *
  334. * @adev: amdgpu_device pointer
  335. * @ring: ring we should submit the msg to
  336. * @handle: VCE session handle to use
  337. * @fence: optional fence to return
  338. *
  339. * Open up a stream for HW test
  340. */
  341. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  342. struct fence **fence)
  343. {
  344. const unsigned ib_size_dw = 1024;
  345. struct amdgpu_job *job;
  346. struct amdgpu_ib *ib;
  347. struct fence *f = NULL;
  348. uint64_t dummy;
  349. int i, r;
  350. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  351. if (r)
  352. return r;
  353. ib = &job->ibs[0];
  354. dummy = ib->gpu_addr + 1024;
  355. /* stitch together an VCE create msg */
  356. ib->length_dw = 0;
  357. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  358. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  359. ib->ptr[ib->length_dw++] = handle;
  360. if ((ring->adev->vce.fw_version >> 24) >= 52)
  361. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  362. else
  363. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  364. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  365. ib->ptr[ib->length_dw++] = 0x00000000;
  366. ib->ptr[ib->length_dw++] = 0x00000042;
  367. ib->ptr[ib->length_dw++] = 0x0000000a;
  368. ib->ptr[ib->length_dw++] = 0x00000001;
  369. ib->ptr[ib->length_dw++] = 0x00000080;
  370. ib->ptr[ib->length_dw++] = 0x00000060;
  371. ib->ptr[ib->length_dw++] = 0x00000100;
  372. ib->ptr[ib->length_dw++] = 0x00000100;
  373. ib->ptr[ib->length_dw++] = 0x0000000c;
  374. ib->ptr[ib->length_dw++] = 0x00000000;
  375. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  376. ib->ptr[ib->length_dw++] = 0x00000000;
  377. ib->ptr[ib->length_dw++] = 0x00000000;
  378. ib->ptr[ib->length_dw++] = 0x00000000;
  379. ib->ptr[ib->length_dw++] = 0x00000000;
  380. }
  381. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  382. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  383. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  384. ib->ptr[ib->length_dw++] = dummy;
  385. ib->ptr[ib->length_dw++] = 0x00000001;
  386. for (i = ib->length_dw; i < ib_size_dw; ++i)
  387. ib->ptr[i] = 0x0;
  388. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  389. job->fence = fence_get(f);
  390. if (r)
  391. goto err;
  392. amdgpu_job_free(job);
  393. if (fence)
  394. *fence = fence_get(f);
  395. fence_put(f);
  396. return 0;
  397. err:
  398. amdgpu_job_free(job);
  399. return r;
  400. }
  401. /**
  402. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  403. *
  404. * @adev: amdgpu_device pointer
  405. * @ring: ring we should submit the msg to
  406. * @handle: VCE session handle to use
  407. * @fence: optional fence to return
  408. *
  409. * Close up a stream for HW test or if userspace failed to do so
  410. */
  411. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  412. bool direct, struct fence **fence)
  413. {
  414. const unsigned ib_size_dw = 1024;
  415. struct amdgpu_job *job;
  416. struct amdgpu_ib *ib;
  417. struct fence *f = NULL;
  418. int i, r;
  419. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  420. if (r)
  421. return r;
  422. ib = &job->ibs[0];
  423. /* stitch together an VCE destroy msg */
  424. ib->length_dw = 0;
  425. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  426. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  427. ib->ptr[ib->length_dw++] = handle;
  428. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  429. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  430. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  431. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  432. ib->ptr[ib->length_dw++] = 0x00000000;
  433. ib->ptr[ib->length_dw++] = 0x00000000;
  434. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  435. ib->ptr[ib->length_dw++] = 0x00000000;
  436. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  437. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  438. for (i = ib->length_dw; i < ib_size_dw; ++i)
  439. ib->ptr[i] = 0x0;
  440. if (direct) {
  441. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  442. job->fence = fence_get(f);
  443. if (r)
  444. goto err;
  445. amdgpu_job_free(job);
  446. } else {
  447. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  448. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  449. if (r)
  450. goto err;
  451. }
  452. if (fence)
  453. *fence = fence_get(f);
  454. fence_put(f);
  455. return 0;
  456. err:
  457. amdgpu_job_free(job);
  458. return r;
  459. }
  460. /**
  461. * amdgpu_vce_cs_reloc - command submission relocation
  462. *
  463. * @p: parser context
  464. * @lo: address of lower dword
  465. * @hi: address of higher dword
  466. * @size: minimum size
  467. *
  468. * Patch relocation inside command stream with real buffer address
  469. */
  470. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  471. int lo, int hi, unsigned size, uint32_t index)
  472. {
  473. struct amdgpu_bo_va_mapping *mapping;
  474. struct amdgpu_bo *bo;
  475. uint64_t addr;
  476. if (index == 0xffffffff)
  477. index = 0;
  478. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  479. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  480. addr += ((uint64_t)size) * ((uint64_t)index);
  481. mapping = amdgpu_cs_find_mapping(p, addr, &bo);
  482. if (mapping == NULL) {
  483. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  484. addr, lo, hi, size, index);
  485. return -EINVAL;
  486. }
  487. if ((addr + (uint64_t)size) >
  488. ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  489. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  490. addr, lo, hi);
  491. return -EINVAL;
  492. }
  493. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  494. addr += amdgpu_bo_gpu_offset(bo);
  495. addr -= ((uint64_t)size) * ((uint64_t)index);
  496. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  497. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  498. return 0;
  499. }
  500. /**
  501. * amdgpu_vce_validate_handle - validate stream handle
  502. *
  503. * @p: parser context
  504. * @handle: handle to validate
  505. * @allocated: allocated a new handle?
  506. *
  507. * Validates the handle and return the found session index or -EINVAL
  508. * we we don't have another free session index.
  509. */
  510. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  511. uint32_t handle, uint32_t *allocated)
  512. {
  513. unsigned i;
  514. /* validate the handle */
  515. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  516. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  517. if (p->adev->vce.filp[i] != p->filp) {
  518. DRM_ERROR("VCE handle collision detected!\n");
  519. return -EINVAL;
  520. }
  521. return i;
  522. }
  523. }
  524. /* handle not found try to alloc a new one */
  525. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  526. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  527. p->adev->vce.filp[i] = p->filp;
  528. p->adev->vce.img_size[i] = 0;
  529. *allocated |= 1 << i;
  530. return i;
  531. }
  532. }
  533. DRM_ERROR("No more free VCE handles!\n");
  534. return -EINVAL;
  535. }
  536. /**
  537. * amdgpu_vce_cs_parse - parse and validate the command stream
  538. *
  539. * @p: parser context
  540. *
  541. */
  542. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  543. {
  544. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  545. unsigned fb_idx = 0, bs_idx = 0;
  546. int session_idx = -1;
  547. uint32_t destroyed = 0;
  548. uint32_t created = 0;
  549. uint32_t allocated = 0;
  550. uint32_t tmp, handle = 0;
  551. uint32_t *size = &tmp;
  552. int i, r = 0, idx = 0;
  553. while (idx < ib->length_dw) {
  554. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  555. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  556. if ((len < 8) || (len & 3)) {
  557. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  558. r = -EINVAL;
  559. goto out;
  560. }
  561. switch (cmd) {
  562. case 0x00000001: /* session */
  563. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  564. session_idx = amdgpu_vce_validate_handle(p, handle,
  565. &allocated);
  566. if (session_idx < 0) {
  567. r = session_idx;
  568. goto out;
  569. }
  570. size = &p->adev->vce.img_size[session_idx];
  571. break;
  572. case 0x00000002: /* task info */
  573. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  574. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  575. break;
  576. case 0x01000001: /* create */
  577. created |= 1 << session_idx;
  578. if (destroyed & (1 << session_idx)) {
  579. destroyed &= ~(1 << session_idx);
  580. allocated |= 1 << session_idx;
  581. } else if (!(allocated & (1 << session_idx))) {
  582. DRM_ERROR("Handle already in use!\n");
  583. r = -EINVAL;
  584. goto out;
  585. }
  586. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  587. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  588. 8 * 3 / 2;
  589. break;
  590. case 0x04000001: /* config extension */
  591. case 0x04000002: /* pic control */
  592. case 0x04000005: /* rate control */
  593. case 0x04000007: /* motion estimation */
  594. case 0x04000008: /* rdo */
  595. case 0x04000009: /* vui */
  596. case 0x05000002: /* auxiliary buffer */
  597. break;
  598. case 0x03000001: /* encode */
  599. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  600. *size, 0);
  601. if (r)
  602. goto out;
  603. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  604. *size / 3, 0);
  605. if (r)
  606. goto out;
  607. break;
  608. case 0x02000001: /* destroy */
  609. destroyed |= 1 << session_idx;
  610. break;
  611. case 0x05000001: /* context buffer */
  612. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  613. *size * 2, 0);
  614. if (r)
  615. goto out;
  616. break;
  617. case 0x05000004: /* video bitstream buffer */
  618. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  619. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  620. tmp, bs_idx);
  621. if (r)
  622. goto out;
  623. break;
  624. case 0x05000005: /* feedback buffer */
  625. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  626. 4096, fb_idx);
  627. if (r)
  628. goto out;
  629. break;
  630. default:
  631. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  632. r = -EINVAL;
  633. goto out;
  634. }
  635. if (session_idx == -1) {
  636. DRM_ERROR("no session command at start of IB\n");
  637. r = -EINVAL;
  638. goto out;
  639. }
  640. idx += len / 4;
  641. }
  642. if (allocated & ~created) {
  643. DRM_ERROR("New session without create command!\n");
  644. r = -ENOENT;
  645. }
  646. out:
  647. if (!r) {
  648. /* No error, free all destroyed handle slots */
  649. tmp = destroyed;
  650. } else {
  651. /* Error during parsing, free all allocated handle slots */
  652. tmp = allocated;
  653. }
  654. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  655. if (tmp & (1 << i))
  656. atomic_set(&p->adev->vce.handles[i], 0);
  657. return r;
  658. }
  659. /**
  660. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  661. *
  662. * @ring: engine to use
  663. * @ib: the IB to execute
  664. *
  665. */
  666. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
  667. unsigned vm_id, bool ctx_switch)
  668. {
  669. amdgpu_ring_write(ring, VCE_CMD_IB);
  670. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  671. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  672. amdgpu_ring_write(ring, ib->length_dw);
  673. }
  674. /**
  675. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  676. *
  677. * @ring: engine to use
  678. * @fence: the fence
  679. *
  680. */
  681. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  682. unsigned flags)
  683. {
  684. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  685. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  686. amdgpu_ring_write(ring, addr);
  687. amdgpu_ring_write(ring, upper_32_bits(addr));
  688. amdgpu_ring_write(ring, seq);
  689. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  690. amdgpu_ring_write(ring, VCE_CMD_END);
  691. }
  692. /**
  693. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  694. *
  695. * @ring: the engine to test on
  696. *
  697. */
  698. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  699. {
  700. struct amdgpu_device *adev = ring->adev;
  701. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  702. unsigned i;
  703. int r;
  704. r = amdgpu_ring_alloc(ring, 16);
  705. if (r) {
  706. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  707. ring->idx, r);
  708. return r;
  709. }
  710. amdgpu_ring_write(ring, VCE_CMD_END);
  711. amdgpu_ring_commit(ring);
  712. for (i = 0; i < adev->usec_timeout; i++) {
  713. if (amdgpu_ring_get_rptr(ring) != rptr)
  714. break;
  715. DRM_UDELAY(1);
  716. }
  717. if (i < adev->usec_timeout) {
  718. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  719. ring->idx, i);
  720. } else {
  721. DRM_ERROR("amdgpu: ring %d test failed\n",
  722. ring->idx);
  723. r = -ETIMEDOUT;
  724. }
  725. return r;
  726. }
  727. /**
  728. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  729. *
  730. * @ring: the engine to test on
  731. *
  732. */
  733. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  734. {
  735. struct fence *fence = NULL;
  736. long r;
  737. /* skip vce ring1 ib test for now, since it's not reliable */
  738. if (ring == &ring->adev->vce.ring[1])
  739. return 0;
  740. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  741. if (r) {
  742. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  743. goto error;
  744. }
  745. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  746. if (r) {
  747. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  748. goto error;
  749. }
  750. r = fence_wait_timeout(fence, false, timeout);
  751. if (r == 0) {
  752. DRM_ERROR("amdgpu: IB test timed out.\n");
  753. r = -ETIMEDOUT;
  754. } else if (r < 0) {
  755. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  756. } else {
  757. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  758. r = 0;
  759. }
  760. error:
  761. fence_put(fence);
  762. return r;
  763. }