amdgpu_powerplay.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "cik_dpm.h"
  34. #include "vi_dpm.h"
  35. static int amdgpu_powerplay_init(struct amdgpu_device *adev)
  36. {
  37. int ret = 0;
  38. struct amd_powerplay *amd_pp;
  39. amd_pp = &(adev->powerplay);
  40. if (adev->pp_enabled) {
  41. #ifdef CONFIG_DRM_AMD_POWERPLAY
  42. struct amd_pp_init *pp_init;
  43. pp_init = kzalloc(sizeof(struct amd_pp_init), GFP_KERNEL);
  44. if (pp_init == NULL)
  45. return -ENOMEM;
  46. pp_init->chip_family = adev->family;
  47. pp_init->chip_id = adev->asic_type;
  48. pp_init->device = amdgpu_cgs_create_device(adev);
  49. pp_init->powercontainment_enabled = amdgpu_powercontainment;
  50. ret = amd_powerplay_init(pp_init, amd_pp);
  51. kfree(pp_init);
  52. #endif
  53. } else {
  54. amd_pp->pp_handle = (void *)adev;
  55. switch (adev->asic_type) {
  56. #ifdef CONFIG_DRM_AMDGPU_CIK
  57. case CHIP_BONAIRE:
  58. case CHIP_HAWAII:
  59. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  60. break;
  61. case CHIP_KABINI:
  62. case CHIP_MULLINS:
  63. case CHIP_KAVERI:
  64. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  65. break;
  66. #endif
  67. case CHIP_TOPAZ:
  68. amd_pp->ip_funcs = &iceland_dpm_ip_funcs;
  69. break;
  70. case CHIP_TONGA:
  71. amd_pp->ip_funcs = &tonga_dpm_ip_funcs;
  72. break;
  73. case CHIP_FIJI:
  74. amd_pp->ip_funcs = &fiji_dpm_ip_funcs;
  75. break;
  76. case CHIP_CARRIZO:
  77. case CHIP_STONEY:
  78. amd_pp->ip_funcs = &cz_dpm_ip_funcs;
  79. break;
  80. default:
  81. ret = -EINVAL;
  82. break;
  83. }
  84. }
  85. return ret;
  86. }
  87. static int amdgpu_pp_early_init(void *handle)
  88. {
  89. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  90. int ret = 0;
  91. #ifdef CONFIG_DRM_AMD_POWERPLAY
  92. switch (adev->asic_type) {
  93. case CHIP_POLARIS11:
  94. case CHIP_POLARIS10:
  95. adev->pp_enabled = true;
  96. break;
  97. case CHIP_TONGA:
  98. case CHIP_FIJI:
  99. adev->pp_enabled = (amdgpu_powerplay == 0) ? false : true;
  100. break;
  101. case CHIP_CARRIZO:
  102. case CHIP_STONEY:
  103. adev->pp_enabled = (amdgpu_powerplay > 0) ? true : false;
  104. break;
  105. /* These chips don't have powerplay implemenations */
  106. case CHIP_BONAIRE:
  107. case CHIP_HAWAII:
  108. case CHIP_KABINI:
  109. case CHIP_MULLINS:
  110. case CHIP_KAVERI:
  111. case CHIP_TOPAZ:
  112. default:
  113. adev->pp_enabled = false;
  114. break;
  115. }
  116. #else
  117. adev->pp_enabled = false;
  118. #endif
  119. ret = amdgpu_powerplay_init(adev);
  120. if (ret)
  121. return ret;
  122. if (adev->powerplay.ip_funcs->early_init)
  123. ret = adev->powerplay.ip_funcs->early_init(
  124. adev->powerplay.pp_handle);
  125. return ret;
  126. }
  127. static int amdgpu_pp_late_init(void *handle)
  128. {
  129. int ret = 0;
  130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  131. if (adev->powerplay.ip_funcs->late_init)
  132. ret = adev->powerplay.ip_funcs->late_init(
  133. adev->powerplay.pp_handle);
  134. #ifdef CONFIG_DRM_AMD_POWERPLAY
  135. if (adev->pp_enabled && adev->pm.dpm_enabled) {
  136. amdgpu_pm_sysfs_init(adev);
  137. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_COMPLETE_INIT, NULL, NULL);
  138. }
  139. #endif
  140. return ret;
  141. }
  142. static int amdgpu_pp_sw_init(void *handle)
  143. {
  144. int ret = 0;
  145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  146. if (adev->powerplay.ip_funcs->sw_init)
  147. ret = adev->powerplay.ip_funcs->sw_init(
  148. adev->powerplay.pp_handle);
  149. #ifdef CONFIG_DRM_AMD_POWERPLAY
  150. if (adev->pp_enabled)
  151. adev->pm.dpm_enabled = true;
  152. #endif
  153. return ret;
  154. }
  155. static int amdgpu_pp_sw_fini(void *handle)
  156. {
  157. int ret = 0;
  158. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  159. if (adev->powerplay.ip_funcs->sw_fini)
  160. ret = adev->powerplay.ip_funcs->sw_fini(
  161. adev->powerplay.pp_handle);
  162. if (ret)
  163. return ret;
  164. return ret;
  165. }
  166. static int amdgpu_pp_hw_init(void *handle)
  167. {
  168. int ret = 0;
  169. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  170. if (adev->pp_enabled && adev->firmware.smu_load)
  171. amdgpu_ucode_init_bo(adev);
  172. if (adev->powerplay.ip_funcs->hw_init)
  173. ret = adev->powerplay.ip_funcs->hw_init(
  174. adev->powerplay.pp_handle);
  175. return ret;
  176. }
  177. static int amdgpu_pp_hw_fini(void *handle)
  178. {
  179. int ret = 0;
  180. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  181. if (adev->powerplay.ip_funcs->hw_fini)
  182. ret = adev->powerplay.ip_funcs->hw_fini(
  183. adev->powerplay.pp_handle);
  184. if (adev->pp_enabled && adev->firmware.smu_load)
  185. amdgpu_ucode_fini_bo(adev);
  186. return ret;
  187. }
  188. static void amdgpu_pp_late_fini(void *handle)
  189. {
  190. #ifdef CONFIG_DRM_AMD_POWERPLAY
  191. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  192. if (adev->pp_enabled) {
  193. amdgpu_pm_sysfs_fini(adev);
  194. amd_powerplay_fini(adev->powerplay.pp_handle);
  195. }
  196. if (adev->powerplay.ip_funcs->late_fini)
  197. adev->powerplay.ip_funcs->late_fini(
  198. adev->powerplay.pp_handle);
  199. #endif
  200. }
  201. static int amdgpu_pp_suspend(void *handle)
  202. {
  203. int ret = 0;
  204. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  205. if (adev->powerplay.ip_funcs->suspend)
  206. ret = adev->powerplay.ip_funcs->suspend(
  207. adev->powerplay.pp_handle);
  208. return ret;
  209. }
  210. static int amdgpu_pp_resume(void *handle)
  211. {
  212. int ret = 0;
  213. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  214. if (adev->powerplay.ip_funcs->resume)
  215. ret = adev->powerplay.ip_funcs->resume(
  216. adev->powerplay.pp_handle);
  217. return ret;
  218. }
  219. static int amdgpu_pp_set_clockgating_state(void *handle,
  220. enum amd_clockgating_state state)
  221. {
  222. int ret = 0;
  223. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  224. if (adev->powerplay.ip_funcs->set_clockgating_state)
  225. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  226. adev->powerplay.pp_handle, state);
  227. return ret;
  228. }
  229. static int amdgpu_pp_set_powergating_state(void *handle,
  230. enum amd_powergating_state state)
  231. {
  232. int ret = 0;
  233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  234. if (adev->powerplay.ip_funcs->set_powergating_state)
  235. ret = adev->powerplay.ip_funcs->set_powergating_state(
  236. adev->powerplay.pp_handle, state);
  237. return ret;
  238. }
  239. static bool amdgpu_pp_is_idle(void *handle)
  240. {
  241. bool ret = true;
  242. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  243. if (adev->powerplay.ip_funcs->is_idle)
  244. ret = adev->powerplay.ip_funcs->is_idle(
  245. adev->powerplay.pp_handle);
  246. return ret;
  247. }
  248. static int amdgpu_pp_wait_for_idle(void *handle)
  249. {
  250. int ret = 0;
  251. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  252. if (adev->powerplay.ip_funcs->wait_for_idle)
  253. ret = adev->powerplay.ip_funcs->wait_for_idle(
  254. adev->powerplay.pp_handle);
  255. return ret;
  256. }
  257. static int amdgpu_pp_soft_reset(void *handle)
  258. {
  259. int ret = 0;
  260. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  261. if (adev->powerplay.ip_funcs->soft_reset)
  262. ret = adev->powerplay.ip_funcs->soft_reset(
  263. adev->powerplay.pp_handle);
  264. return ret;
  265. }
  266. const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  267. .name = "amdgpu_powerplay",
  268. .early_init = amdgpu_pp_early_init,
  269. .late_init = amdgpu_pp_late_init,
  270. .sw_init = amdgpu_pp_sw_init,
  271. .sw_fini = amdgpu_pp_sw_fini,
  272. .hw_init = amdgpu_pp_hw_init,
  273. .hw_fini = amdgpu_pp_hw_fini,
  274. .late_fini = amdgpu_pp_late_fini,
  275. .suspend = amdgpu_pp_suspend,
  276. .resume = amdgpu_pp_resume,
  277. .is_idle = amdgpu_pp_is_idle,
  278. .wait_for_idle = amdgpu_pp_wait_for_idle,
  279. .soft_reset = amdgpu_pp_soft_reset,
  280. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  281. .set_powergating_state = amdgpu_pp_set_powergating_state,
  282. };