amdgpu_gfx.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. /*
  28. * GPU scratch registers helpers function.
  29. */
  30. /**
  31. * amdgpu_gfx_scratch_get - Allocate a scratch register
  32. *
  33. * @adev: amdgpu_device pointer
  34. * @reg: scratch register mmio offset
  35. *
  36. * Allocate a CP scratch register for use by the driver (all asics).
  37. * Returns 0 on success or -EINVAL on failure.
  38. */
  39. int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg)
  40. {
  41. int i;
  42. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  43. if (adev->gfx.scratch.free[i]) {
  44. adev->gfx.scratch.free[i] = false;
  45. *reg = adev->gfx.scratch.reg[i];
  46. return 0;
  47. }
  48. }
  49. return -EINVAL;
  50. }
  51. /**
  52. * amdgpu_gfx_scratch_free - Free a scratch register
  53. *
  54. * @adev: amdgpu_device pointer
  55. * @reg: scratch register mmio offset
  56. *
  57. * Free a CP scratch register allocated for use by the driver (all asics)
  58. */
  59. void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg)
  60. {
  61. int i;
  62. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  63. if (adev->gfx.scratch.reg[i] == reg) {
  64. adev->gfx.scratch.free[i] = true;
  65. return;
  66. }
  67. }
  68. }
  69. /**
  70. * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter
  71. *
  72. * @mask: array in which the per-shader array disable masks will be stored
  73. * @max_se: number of SEs
  74. * @max_sh: number of SHs
  75. *
  76. * The bitmask of CUs to be disabled in the shader array determined by se and
  77. * sh is stored in mask[se * max_sh + sh].
  78. */
  79. void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh)
  80. {
  81. unsigned se, sh, cu;
  82. const char *p;
  83. memset(mask, 0, sizeof(*mask) * max_se * max_sh);
  84. if (!amdgpu_disable_cu || !*amdgpu_disable_cu)
  85. return;
  86. p = amdgpu_disable_cu;
  87. for (;;) {
  88. char *next;
  89. int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu);
  90. if (ret < 3) {
  91. DRM_ERROR("amdgpu: could not parse disable_cu\n");
  92. return;
  93. }
  94. if (se < max_se && sh < max_sh && cu < 16) {
  95. DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu);
  96. mask[se * max_sh + sh] |= 1u << cu;
  97. } else {
  98. DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n",
  99. se, sh, cu);
  100. }
  101. next = strchr(p, ',');
  102. if (!next)
  103. break;
  104. p = next + 1;
  105. }
  106. }