amdgpu.h 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern int amdgpu_powercontainment;
  83. extern unsigned amdgpu_pcie_gen_cap;
  84. extern unsigned amdgpu_pcie_lane_cap;
  85. extern unsigned amdgpu_cg_mask;
  86. extern unsigned amdgpu_pg_mask;
  87. extern char *amdgpu_disable_cu;
  88. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  89. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  90. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  91. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  92. #define AMDGPU_IB_POOL_SIZE 16
  93. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  94. #define AMDGPUFB_CONN_LIMIT 4
  95. #define AMDGPU_BIOS_NUM_SCRATCH 8
  96. /* max number of rings */
  97. #define AMDGPU_MAX_RINGS 16
  98. #define AMDGPU_MAX_GFX_RINGS 1
  99. #define AMDGPU_MAX_COMPUTE_RINGS 8
  100. #define AMDGPU_MAX_VCE_RINGS 2
  101. /* max number of IP instances */
  102. #define AMDGPU_MAX_SDMA_INSTANCES 2
  103. /* hardcode that limit for now */
  104. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  105. /* hard reset data */
  106. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  107. /* reset flags */
  108. #define AMDGPU_RESET_GFX (1 << 0)
  109. #define AMDGPU_RESET_COMPUTE (1 << 1)
  110. #define AMDGPU_RESET_DMA (1 << 2)
  111. #define AMDGPU_RESET_CP (1 << 3)
  112. #define AMDGPU_RESET_GRBM (1 << 4)
  113. #define AMDGPU_RESET_DMA1 (1 << 5)
  114. #define AMDGPU_RESET_RLC (1 << 6)
  115. #define AMDGPU_RESET_SEM (1 << 7)
  116. #define AMDGPU_RESET_IH (1 << 8)
  117. #define AMDGPU_RESET_VMC (1 << 9)
  118. #define AMDGPU_RESET_MC (1 << 10)
  119. #define AMDGPU_RESET_DISPLAY (1 << 11)
  120. #define AMDGPU_RESET_UVD (1 << 12)
  121. #define AMDGPU_RESET_VCE (1 << 13)
  122. #define AMDGPU_RESET_VCE1 (1 << 14)
  123. /* GFX current status */
  124. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  125. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  126. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  127. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  128. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  129. /* max cursor sizes (in pixels) */
  130. #define CIK_CURSOR_WIDTH 128
  131. #define CIK_CURSOR_HEIGHT 128
  132. struct amdgpu_device;
  133. struct amdgpu_ib;
  134. struct amdgpu_vm;
  135. struct amdgpu_ring;
  136. struct amdgpu_cs_parser;
  137. struct amdgpu_job;
  138. struct amdgpu_irq_src;
  139. struct amdgpu_fpriv;
  140. enum amdgpu_cp_irq {
  141. AMDGPU_CP_IRQ_GFX_EOP = 0,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  150. AMDGPU_CP_IRQ_LAST
  151. };
  152. enum amdgpu_sdma_irq {
  153. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  154. AMDGPU_SDMA_IRQ_TRAP1,
  155. AMDGPU_SDMA_IRQ_LAST
  156. };
  157. enum amdgpu_thermal_irq {
  158. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  159. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  160. AMDGPU_THERMAL_IRQ_LAST
  161. };
  162. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  163. enum amd_ip_block_type block_type,
  164. enum amd_clockgating_state state);
  165. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_powergating_state state);
  168. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type);
  170. bool amdgpu_is_idle(struct amdgpu_device *adev,
  171. enum amd_ip_block_type block_type);
  172. struct amdgpu_ip_block_version {
  173. enum amd_ip_block_type type;
  174. u32 major;
  175. u32 minor;
  176. u32 rev;
  177. const struct amd_ip_funcs *funcs;
  178. };
  179. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  180. enum amd_ip_block_type type,
  181. u32 major, u32 minor);
  182. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  183. struct amdgpu_device *adev,
  184. enum amd_ip_block_type type);
  185. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  186. struct amdgpu_buffer_funcs {
  187. /* maximum bytes in a single operation */
  188. uint32_t copy_max_bytes;
  189. /* number of dw to reserve per operation */
  190. unsigned copy_num_dw;
  191. /* used for buffer migration */
  192. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  193. /* src addr in bytes */
  194. uint64_t src_offset,
  195. /* dst addr in bytes */
  196. uint64_t dst_offset,
  197. /* number of byte to transfer */
  198. uint32_t byte_count);
  199. /* maximum bytes in a single operation */
  200. uint32_t fill_max_bytes;
  201. /* number of dw to reserve per operation */
  202. unsigned fill_num_dw;
  203. /* used for buffer clearing */
  204. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  205. /* value to write to memory */
  206. uint32_t src_data,
  207. /* dst addr in bytes */
  208. uint64_t dst_offset,
  209. /* number of byte to fill */
  210. uint32_t byte_count);
  211. };
  212. /* provided by hw blocks that can write ptes, e.g., sdma */
  213. struct amdgpu_vm_pte_funcs {
  214. /* copy pte entries from GART */
  215. void (*copy_pte)(struct amdgpu_ib *ib,
  216. uint64_t pe, uint64_t src,
  217. unsigned count);
  218. /* write pte one entry at a time with addr mapping */
  219. void (*write_pte)(struct amdgpu_ib *ib,
  220. const dma_addr_t *pages_addr, uint64_t pe,
  221. uint64_t addr, unsigned count,
  222. uint32_t incr, uint32_t flags);
  223. /* for linear pte/pde updates without addr mapping */
  224. void (*set_pte_pde)(struct amdgpu_ib *ib,
  225. uint64_t pe,
  226. uint64_t addr, unsigned count,
  227. uint32_t incr, uint32_t flags);
  228. };
  229. /* provided by the gmc block */
  230. struct amdgpu_gart_funcs {
  231. /* flush the vm tlb via mmio */
  232. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  233. uint32_t vmid);
  234. /* write pte/pde updates using the cpu */
  235. int (*set_pte_pde)(struct amdgpu_device *adev,
  236. void *cpu_pt_addr, /* cpu addr of page table */
  237. uint32_t gpu_page_idx, /* pte/pde to update */
  238. uint64_t addr, /* addr to write into pte/pde */
  239. uint32_t flags); /* access flags */
  240. };
  241. /* provided by the ih block */
  242. struct amdgpu_ih_funcs {
  243. /* ring read/write ptr handling, called from interrupt context */
  244. u32 (*get_wptr)(struct amdgpu_device *adev);
  245. void (*decode_iv)(struct amdgpu_device *adev,
  246. struct amdgpu_iv_entry *entry);
  247. void (*set_rptr)(struct amdgpu_device *adev);
  248. };
  249. /* provided by hw blocks that expose a ring buffer for commands */
  250. struct amdgpu_ring_funcs {
  251. /* ring read/write ptr handling */
  252. u32 (*get_rptr)(struct amdgpu_ring *ring);
  253. u32 (*get_wptr)(struct amdgpu_ring *ring);
  254. void (*set_wptr)(struct amdgpu_ring *ring);
  255. /* validating and patching of IBs */
  256. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  257. /* command emit functions */
  258. void (*emit_ib)(struct amdgpu_ring *ring,
  259. struct amdgpu_ib *ib,
  260. unsigned vm_id, bool ctx_switch);
  261. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  262. uint64_t seq, unsigned flags);
  263. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  264. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  265. uint64_t pd_addr);
  266. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  267. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  268. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  269. uint32_t gds_base, uint32_t gds_size,
  270. uint32_t gws_base, uint32_t gws_size,
  271. uint32_t oa_base, uint32_t oa_size);
  272. /* testing functions */
  273. int (*test_ring)(struct amdgpu_ring *ring);
  274. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  275. /* insert NOP packets */
  276. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  277. /* pad the indirect buffer to the necessary number of dw */
  278. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  279. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  280. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  281. /* note usage for clock and power gating */
  282. void (*begin_use)(struct amdgpu_ring *ring);
  283. void (*end_use)(struct amdgpu_ring *ring);
  284. };
  285. /*
  286. * BIOS.
  287. */
  288. bool amdgpu_get_bios(struct amdgpu_device *adev);
  289. bool amdgpu_read_bios(struct amdgpu_device *adev);
  290. /*
  291. * Dummy page
  292. */
  293. struct amdgpu_dummy_page {
  294. struct page *page;
  295. dma_addr_t addr;
  296. };
  297. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  298. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  299. /*
  300. * Clocks
  301. */
  302. #define AMDGPU_MAX_PPLL 3
  303. struct amdgpu_clock {
  304. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  305. struct amdgpu_pll spll;
  306. struct amdgpu_pll mpll;
  307. /* 10 Khz units */
  308. uint32_t default_mclk;
  309. uint32_t default_sclk;
  310. uint32_t default_dispclk;
  311. uint32_t current_dispclk;
  312. uint32_t dp_extclk;
  313. uint32_t max_pixel_clock;
  314. };
  315. /*
  316. * Fences.
  317. */
  318. struct amdgpu_fence_driver {
  319. uint64_t gpu_addr;
  320. volatile uint32_t *cpu_addr;
  321. /* sync_seq is protected by ring emission lock */
  322. uint32_t sync_seq;
  323. atomic_t last_seq;
  324. bool initialized;
  325. struct amdgpu_irq_src *irq_src;
  326. unsigned irq_type;
  327. struct timer_list fallback_timer;
  328. unsigned num_fences_mask;
  329. spinlock_t lock;
  330. struct fence **fences;
  331. };
  332. /* some special values for the owner field */
  333. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  334. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  335. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  336. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  337. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  338. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  339. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  340. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  341. unsigned num_hw_submission);
  342. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  343. struct amdgpu_irq_src *irq_src,
  344. unsigned irq_type);
  345. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  346. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  347. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  348. void amdgpu_fence_process(struct amdgpu_ring *ring);
  349. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  350. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  351. /*
  352. * TTM.
  353. */
  354. #define AMDGPU_TTM_LRU_SIZE 20
  355. struct amdgpu_mman_lru {
  356. struct list_head *lru[TTM_NUM_MEM_TYPES];
  357. struct list_head *swap_lru;
  358. };
  359. struct amdgpu_mman {
  360. struct ttm_bo_global_ref bo_global_ref;
  361. struct drm_global_reference mem_global_ref;
  362. struct ttm_bo_device bdev;
  363. bool mem_global_referenced;
  364. bool initialized;
  365. #if defined(CONFIG_DEBUG_FS)
  366. struct dentry *vram;
  367. struct dentry *gtt;
  368. #endif
  369. /* buffer handling */
  370. const struct amdgpu_buffer_funcs *buffer_funcs;
  371. struct amdgpu_ring *buffer_funcs_ring;
  372. /* Scheduler entity for buffer moves */
  373. struct amd_sched_entity entity;
  374. /* custom LRU management */
  375. struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
  376. };
  377. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  378. uint64_t src_offset,
  379. uint64_t dst_offset,
  380. uint32_t byte_count,
  381. struct reservation_object *resv,
  382. struct fence **fence);
  383. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  384. struct amdgpu_bo_list_entry {
  385. struct amdgpu_bo *robj;
  386. struct ttm_validate_buffer tv;
  387. struct amdgpu_bo_va *bo_va;
  388. uint32_t priority;
  389. struct page **user_pages;
  390. int user_invalidated;
  391. };
  392. struct amdgpu_bo_va_mapping {
  393. struct list_head list;
  394. struct interval_tree_node it;
  395. uint64_t offset;
  396. uint32_t flags;
  397. };
  398. /* bo virtual addresses in a specific vm */
  399. struct amdgpu_bo_va {
  400. /* protected by bo being reserved */
  401. struct list_head bo_list;
  402. struct fence *last_pt_update;
  403. unsigned ref_count;
  404. /* protected by vm mutex and spinlock */
  405. struct list_head vm_status;
  406. /* mappings for this bo_va */
  407. struct list_head invalids;
  408. struct list_head valids;
  409. /* constant after initialization */
  410. struct amdgpu_vm *vm;
  411. struct amdgpu_bo *bo;
  412. };
  413. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  414. struct amdgpu_bo {
  415. /* Protected by gem.mutex */
  416. struct list_head list;
  417. /* Protected by tbo.reserved */
  418. u32 prefered_domains;
  419. u32 allowed_domains;
  420. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  421. struct ttm_placement placement;
  422. struct ttm_buffer_object tbo;
  423. struct ttm_bo_kmap_obj kmap;
  424. u64 flags;
  425. unsigned pin_count;
  426. void *kptr;
  427. u64 tiling_flags;
  428. u64 metadata_flags;
  429. void *metadata;
  430. u32 metadata_size;
  431. /* list of all virtual address to which this bo
  432. * is associated to
  433. */
  434. struct list_head va;
  435. /* Constant after initialization */
  436. struct amdgpu_device *adev;
  437. struct drm_gem_object gem_base;
  438. struct amdgpu_bo *parent;
  439. struct ttm_bo_kmap_obj dma_buf_vmap;
  440. struct amdgpu_mn *mn;
  441. struct list_head mn_list;
  442. };
  443. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  444. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  445. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  446. struct drm_file *file_priv);
  447. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  448. struct drm_file *file_priv);
  449. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  450. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  451. struct drm_gem_object *
  452. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  453. struct dma_buf_attachment *attach,
  454. struct sg_table *sg);
  455. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  456. struct drm_gem_object *gobj,
  457. int flags);
  458. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  459. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  460. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  461. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  462. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  463. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  464. /* sub-allocation manager, it has to be protected by another lock.
  465. * By conception this is an helper for other part of the driver
  466. * like the indirect buffer or semaphore, which both have their
  467. * locking.
  468. *
  469. * Principe is simple, we keep a list of sub allocation in offset
  470. * order (first entry has offset == 0, last entry has the highest
  471. * offset).
  472. *
  473. * When allocating new object we first check if there is room at
  474. * the end total_size - (last_object_offset + last_object_size) >=
  475. * alloc_size. If so we allocate new object there.
  476. *
  477. * When there is not enough room at the end, we start waiting for
  478. * each sub object until we reach object_offset+object_size >=
  479. * alloc_size, this object then become the sub object we return.
  480. *
  481. * Alignment can't be bigger than page size.
  482. *
  483. * Hole are not considered for allocation to keep things simple.
  484. * Assumption is that there won't be hole (all object on same
  485. * alignment).
  486. */
  487. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  488. struct amdgpu_sa_manager {
  489. wait_queue_head_t wq;
  490. struct amdgpu_bo *bo;
  491. struct list_head *hole;
  492. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  493. struct list_head olist;
  494. unsigned size;
  495. uint64_t gpu_addr;
  496. void *cpu_ptr;
  497. uint32_t domain;
  498. uint32_t align;
  499. };
  500. /* sub-allocation buffer */
  501. struct amdgpu_sa_bo {
  502. struct list_head olist;
  503. struct list_head flist;
  504. struct amdgpu_sa_manager *manager;
  505. unsigned soffset;
  506. unsigned eoffset;
  507. struct fence *fence;
  508. };
  509. /*
  510. * GEM objects.
  511. */
  512. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  513. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  514. int alignment, u32 initial_domain,
  515. u64 flags, bool kernel,
  516. struct drm_gem_object **obj);
  517. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  518. struct drm_device *dev,
  519. struct drm_mode_create_dumb *args);
  520. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  521. struct drm_device *dev,
  522. uint32_t handle, uint64_t *offset_p);
  523. /*
  524. * Synchronization
  525. */
  526. struct amdgpu_sync {
  527. DECLARE_HASHTABLE(fences, 4);
  528. struct fence *last_vm_update;
  529. };
  530. void amdgpu_sync_create(struct amdgpu_sync *sync);
  531. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  532. struct fence *f);
  533. int amdgpu_sync_resv(struct amdgpu_device *adev,
  534. struct amdgpu_sync *sync,
  535. struct reservation_object *resv,
  536. void *owner);
  537. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  538. struct amdgpu_ring *ring);
  539. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  540. void amdgpu_sync_free(struct amdgpu_sync *sync);
  541. int amdgpu_sync_init(void);
  542. void amdgpu_sync_fini(void);
  543. int amdgpu_fence_slab_init(void);
  544. void amdgpu_fence_slab_fini(void);
  545. /*
  546. * GART structures, functions & helpers
  547. */
  548. struct amdgpu_mc;
  549. #define AMDGPU_GPU_PAGE_SIZE 4096
  550. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  551. #define AMDGPU_GPU_PAGE_SHIFT 12
  552. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  553. struct amdgpu_gart {
  554. dma_addr_t table_addr;
  555. struct amdgpu_bo *robj;
  556. void *ptr;
  557. unsigned num_gpu_pages;
  558. unsigned num_cpu_pages;
  559. unsigned table_size;
  560. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  561. struct page **pages;
  562. #endif
  563. bool ready;
  564. const struct amdgpu_gart_funcs *gart_funcs;
  565. };
  566. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  567. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  568. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  569. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  570. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  571. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  572. int amdgpu_gart_init(struct amdgpu_device *adev);
  573. void amdgpu_gart_fini(struct amdgpu_device *adev);
  574. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  575. int pages);
  576. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  577. int pages, struct page **pagelist,
  578. dma_addr_t *dma_addr, uint32_t flags);
  579. /*
  580. * GPU MC structures, functions & helpers
  581. */
  582. struct amdgpu_mc {
  583. resource_size_t aper_size;
  584. resource_size_t aper_base;
  585. resource_size_t agp_base;
  586. /* for some chips with <= 32MB we need to lie
  587. * about vram size near mc fb location */
  588. u64 mc_vram_size;
  589. u64 visible_vram_size;
  590. u64 gtt_size;
  591. u64 gtt_start;
  592. u64 gtt_end;
  593. u64 vram_start;
  594. u64 vram_end;
  595. unsigned vram_width;
  596. u64 real_vram_size;
  597. int vram_mtrr;
  598. u64 gtt_base_align;
  599. u64 mc_mask;
  600. const struct firmware *fw; /* MC firmware */
  601. uint32_t fw_version;
  602. struct amdgpu_irq_src vm_fault;
  603. uint32_t vram_type;
  604. };
  605. /*
  606. * GPU doorbell structures, functions & helpers
  607. */
  608. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  609. {
  610. AMDGPU_DOORBELL_KIQ = 0x000,
  611. AMDGPU_DOORBELL_HIQ = 0x001,
  612. AMDGPU_DOORBELL_DIQ = 0x002,
  613. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  614. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  615. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  616. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  617. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  618. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  619. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  620. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  621. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  622. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  623. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  624. AMDGPU_DOORBELL_IH = 0x1E8,
  625. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  626. AMDGPU_DOORBELL_INVALID = 0xFFFF
  627. } AMDGPU_DOORBELL_ASSIGNMENT;
  628. struct amdgpu_doorbell {
  629. /* doorbell mmio */
  630. resource_size_t base;
  631. resource_size_t size;
  632. u32 __iomem *ptr;
  633. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  634. };
  635. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  636. phys_addr_t *aperture_base,
  637. size_t *aperture_size,
  638. size_t *start_offset);
  639. /*
  640. * IRQS.
  641. */
  642. struct amdgpu_flip_work {
  643. struct work_struct flip_work;
  644. struct work_struct unpin_work;
  645. struct amdgpu_device *adev;
  646. int crtc_id;
  647. uint64_t base;
  648. struct drm_pending_vblank_event *event;
  649. struct amdgpu_bo *old_rbo;
  650. struct fence *excl;
  651. unsigned shared_count;
  652. struct fence **shared;
  653. struct fence_cb cb;
  654. bool async;
  655. };
  656. /*
  657. * CP & rings.
  658. */
  659. struct amdgpu_ib {
  660. struct amdgpu_sa_bo *sa_bo;
  661. uint32_t length_dw;
  662. uint64_t gpu_addr;
  663. uint32_t *ptr;
  664. uint32_t flags;
  665. };
  666. enum amdgpu_ring_type {
  667. AMDGPU_RING_TYPE_GFX,
  668. AMDGPU_RING_TYPE_COMPUTE,
  669. AMDGPU_RING_TYPE_SDMA,
  670. AMDGPU_RING_TYPE_UVD,
  671. AMDGPU_RING_TYPE_VCE
  672. };
  673. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  674. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  675. struct amdgpu_job **job, struct amdgpu_vm *vm);
  676. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  677. struct amdgpu_job **job);
  678. void amdgpu_job_free_resources(struct amdgpu_job *job);
  679. void amdgpu_job_free(struct amdgpu_job *job);
  680. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  681. struct amd_sched_entity *entity, void *owner,
  682. struct fence **f);
  683. struct amdgpu_ring {
  684. struct amdgpu_device *adev;
  685. const struct amdgpu_ring_funcs *funcs;
  686. struct amdgpu_fence_driver fence_drv;
  687. struct amd_gpu_scheduler sched;
  688. struct amdgpu_bo *ring_obj;
  689. volatile uint32_t *ring;
  690. unsigned rptr_offs;
  691. unsigned wptr;
  692. unsigned wptr_old;
  693. unsigned ring_size;
  694. unsigned max_dw;
  695. int count_dw;
  696. uint64_t gpu_addr;
  697. uint32_t align_mask;
  698. uint32_t ptr_mask;
  699. bool ready;
  700. u32 nop;
  701. u32 idx;
  702. u32 me;
  703. u32 pipe;
  704. u32 queue;
  705. struct amdgpu_bo *mqd_obj;
  706. u32 doorbell_index;
  707. bool use_doorbell;
  708. unsigned wptr_offs;
  709. unsigned fence_offs;
  710. uint64_t current_ctx;
  711. enum amdgpu_ring_type type;
  712. char name[16];
  713. unsigned cond_exe_offs;
  714. u64 cond_exe_gpu_addr;
  715. volatile u32 *cond_exe_cpu_addr;
  716. #if defined(CONFIG_DEBUG_FS)
  717. struct dentry *ent;
  718. #endif
  719. };
  720. /*
  721. * VM
  722. */
  723. /* maximum number of VMIDs */
  724. #define AMDGPU_NUM_VM 16
  725. /* number of entries in page table */
  726. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  727. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  728. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  729. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  730. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  731. #define AMDGPU_PTE_VALID (1 << 0)
  732. #define AMDGPU_PTE_SYSTEM (1 << 1)
  733. #define AMDGPU_PTE_SNOOPED (1 << 2)
  734. /* VI only */
  735. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  736. #define AMDGPU_PTE_READABLE (1 << 5)
  737. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  738. /* PTE (Page Table Entry) fragment field for different page sizes */
  739. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  740. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  741. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  742. /* How to programm VM fault handling */
  743. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  744. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  745. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  746. struct amdgpu_vm_pt {
  747. struct amdgpu_bo_list_entry entry;
  748. uint64_t addr;
  749. };
  750. struct amdgpu_vm {
  751. /* tree of virtual addresses mapped */
  752. struct rb_root va;
  753. /* protecting invalidated */
  754. spinlock_t status_lock;
  755. /* BOs moved, but not yet updated in the PT */
  756. struct list_head invalidated;
  757. /* BOs cleared in the PT because of a move */
  758. struct list_head cleared;
  759. /* BO mappings freed, but not yet updated in the PT */
  760. struct list_head freed;
  761. /* contains the page directory */
  762. struct amdgpu_bo *page_directory;
  763. unsigned max_pde_used;
  764. struct fence *page_directory_fence;
  765. uint64_t last_eviction_counter;
  766. /* array of page tables, one for each page directory entry */
  767. struct amdgpu_vm_pt *page_tables;
  768. /* for id and flush management per ring */
  769. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  770. /* protecting freed */
  771. spinlock_t freed_lock;
  772. /* Scheduler entity for page table updates */
  773. struct amd_sched_entity entity;
  774. /* client id */
  775. u64 client_id;
  776. };
  777. struct amdgpu_vm_id {
  778. struct list_head list;
  779. struct fence *first;
  780. struct amdgpu_sync active;
  781. struct fence *last_flush;
  782. atomic64_t owner;
  783. uint64_t pd_gpu_addr;
  784. /* last flushed PD/PT update */
  785. struct fence *flushed_updates;
  786. uint32_t current_gpu_reset_count;
  787. uint32_t gds_base;
  788. uint32_t gds_size;
  789. uint32_t gws_base;
  790. uint32_t gws_size;
  791. uint32_t oa_base;
  792. uint32_t oa_size;
  793. };
  794. struct amdgpu_vm_manager {
  795. /* Handling of VMIDs */
  796. struct mutex lock;
  797. unsigned num_ids;
  798. struct list_head ids_lru;
  799. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  800. /* Handling of VM fences */
  801. u64 fence_context;
  802. unsigned seqno[AMDGPU_MAX_RINGS];
  803. uint32_t max_pfn;
  804. /* vram base address for page table entry */
  805. u64 vram_base_offset;
  806. /* is vm enabled? */
  807. bool enabled;
  808. /* vm pte handling */
  809. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  810. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  811. unsigned vm_pte_num_rings;
  812. atomic_t vm_pte_next_ring;
  813. /* client id counter */
  814. atomic64_t client_counter;
  815. };
  816. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  817. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  818. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  819. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  820. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  821. struct list_head *validated,
  822. struct amdgpu_bo_list_entry *entry);
  823. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  824. struct list_head *duplicates);
  825. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  826. struct amdgpu_vm *vm);
  827. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  828. struct amdgpu_sync *sync, struct fence *fence,
  829. struct amdgpu_job *job);
  830. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  831. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  832. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  833. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  834. struct amdgpu_vm *vm);
  835. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  836. struct amdgpu_vm *vm);
  837. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  838. struct amdgpu_sync *sync);
  839. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  840. struct amdgpu_bo_va *bo_va,
  841. struct ttm_mem_reg *mem);
  842. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  843. struct amdgpu_bo *bo);
  844. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  845. struct amdgpu_bo *bo);
  846. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  847. struct amdgpu_vm *vm,
  848. struct amdgpu_bo *bo);
  849. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  850. struct amdgpu_bo_va *bo_va,
  851. uint64_t addr, uint64_t offset,
  852. uint64_t size, uint32_t flags);
  853. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  854. struct amdgpu_bo_va *bo_va,
  855. uint64_t addr);
  856. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  857. struct amdgpu_bo_va *bo_va);
  858. /*
  859. * context related structures
  860. */
  861. struct amdgpu_ctx_ring {
  862. uint64_t sequence;
  863. struct fence **fences;
  864. struct amd_sched_entity entity;
  865. };
  866. struct amdgpu_ctx {
  867. struct kref refcount;
  868. struct amdgpu_device *adev;
  869. unsigned reset_counter;
  870. spinlock_t ring_lock;
  871. struct fence **fences;
  872. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  873. };
  874. struct amdgpu_ctx_mgr {
  875. struct amdgpu_device *adev;
  876. struct mutex lock;
  877. /* protected by lock */
  878. struct idr ctx_handles;
  879. };
  880. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  881. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  882. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  883. struct fence *fence);
  884. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  885. struct amdgpu_ring *ring, uint64_t seq);
  886. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  887. struct drm_file *filp);
  888. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  889. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  890. /*
  891. * file private structure
  892. */
  893. struct amdgpu_fpriv {
  894. struct amdgpu_vm vm;
  895. struct mutex bo_list_lock;
  896. struct idr bo_list_handles;
  897. struct amdgpu_ctx_mgr ctx_mgr;
  898. };
  899. /*
  900. * residency list
  901. */
  902. struct amdgpu_bo_list {
  903. struct mutex lock;
  904. struct amdgpu_bo *gds_obj;
  905. struct amdgpu_bo *gws_obj;
  906. struct amdgpu_bo *oa_obj;
  907. unsigned first_userptr;
  908. unsigned num_entries;
  909. struct amdgpu_bo_list_entry *array;
  910. };
  911. struct amdgpu_bo_list *
  912. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  913. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  914. struct list_head *validated);
  915. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  916. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  917. /*
  918. * GFX stuff
  919. */
  920. #include "clearstate_defs.h"
  921. struct amdgpu_rlc_funcs {
  922. void (*enter_safe_mode)(struct amdgpu_device *adev);
  923. void (*exit_safe_mode)(struct amdgpu_device *adev);
  924. };
  925. struct amdgpu_rlc {
  926. /* for power gating */
  927. struct amdgpu_bo *save_restore_obj;
  928. uint64_t save_restore_gpu_addr;
  929. volatile uint32_t *sr_ptr;
  930. const u32 *reg_list;
  931. u32 reg_list_size;
  932. /* for clear state */
  933. struct amdgpu_bo *clear_state_obj;
  934. uint64_t clear_state_gpu_addr;
  935. volatile uint32_t *cs_ptr;
  936. const struct cs_section_def *cs_data;
  937. u32 clear_state_size;
  938. /* for cp tables */
  939. struct amdgpu_bo *cp_table_obj;
  940. uint64_t cp_table_gpu_addr;
  941. volatile uint32_t *cp_table_ptr;
  942. u32 cp_table_size;
  943. /* safe mode for updating CG/PG state */
  944. bool in_safe_mode;
  945. const struct amdgpu_rlc_funcs *funcs;
  946. /* for firmware data */
  947. u32 save_and_restore_offset;
  948. u32 clear_state_descriptor_offset;
  949. u32 avail_scratch_ram_locations;
  950. u32 reg_restore_list_size;
  951. u32 reg_list_format_start;
  952. u32 reg_list_format_separate_start;
  953. u32 starting_offsets_start;
  954. u32 reg_list_format_size_bytes;
  955. u32 reg_list_size_bytes;
  956. u32 *register_list_format;
  957. u32 *register_restore;
  958. };
  959. struct amdgpu_mec {
  960. struct amdgpu_bo *hpd_eop_obj;
  961. u64 hpd_eop_gpu_addr;
  962. u32 num_pipe;
  963. u32 num_mec;
  964. u32 num_queue;
  965. };
  966. /*
  967. * GPU scratch registers structures, functions & helpers
  968. */
  969. struct amdgpu_scratch {
  970. unsigned num_reg;
  971. uint32_t reg_base;
  972. bool free[32];
  973. uint32_t reg[32];
  974. };
  975. /*
  976. * GFX configurations
  977. */
  978. struct amdgpu_gca_config {
  979. unsigned max_shader_engines;
  980. unsigned max_tile_pipes;
  981. unsigned max_cu_per_sh;
  982. unsigned max_sh_per_se;
  983. unsigned max_backends_per_se;
  984. unsigned max_texture_channel_caches;
  985. unsigned max_gprs;
  986. unsigned max_gs_threads;
  987. unsigned max_hw_contexts;
  988. unsigned sc_prim_fifo_size_frontend;
  989. unsigned sc_prim_fifo_size_backend;
  990. unsigned sc_hiz_tile_fifo_size;
  991. unsigned sc_earlyz_tile_fifo_size;
  992. unsigned num_tile_pipes;
  993. unsigned backend_enable_mask;
  994. unsigned mem_max_burst_length_bytes;
  995. unsigned mem_row_size_in_kb;
  996. unsigned shader_engine_tile_size;
  997. unsigned num_gpus;
  998. unsigned multi_gpu_tile_size;
  999. unsigned mc_arb_ramcfg;
  1000. unsigned gb_addr_config;
  1001. unsigned num_rbs;
  1002. uint32_t tile_mode_array[32];
  1003. uint32_t macrotile_mode_array[16];
  1004. };
  1005. struct amdgpu_cu_info {
  1006. uint32_t number; /* total active CU number */
  1007. uint32_t ao_cu_mask;
  1008. uint32_t bitmap[4][4];
  1009. };
  1010. struct amdgpu_gfx_funcs {
  1011. /* get the gpu clock counter */
  1012. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1013. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  1014. };
  1015. struct amdgpu_gfx {
  1016. struct mutex gpu_clock_mutex;
  1017. struct amdgpu_gca_config config;
  1018. struct amdgpu_rlc rlc;
  1019. struct amdgpu_mec mec;
  1020. struct amdgpu_scratch scratch;
  1021. const struct firmware *me_fw; /* ME firmware */
  1022. uint32_t me_fw_version;
  1023. const struct firmware *pfp_fw; /* PFP firmware */
  1024. uint32_t pfp_fw_version;
  1025. const struct firmware *ce_fw; /* CE firmware */
  1026. uint32_t ce_fw_version;
  1027. const struct firmware *rlc_fw; /* RLC firmware */
  1028. uint32_t rlc_fw_version;
  1029. const struct firmware *mec_fw; /* MEC firmware */
  1030. uint32_t mec_fw_version;
  1031. const struct firmware *mec2_fw; /* MEC2 firmware */
  1032. uint32_t mec2_fw_version;
  1033. uint32_t me_feature_version;
  1034. uint32_t ce_feature_version;
  1035. uint32_t pfp_feature_version;
  1036. uint32_t rlc_feature_version;
  1037. uint32_t mec_feature_version;
  1038. uint32_t mec2_feature_version;
  1039. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1040. unsigned num_gfx_rings;
  1041. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1042. unsigned num_compute_rings;
  1043. struct amdgpu_irq_src eop_irq;
  1044. struct amdgpu_irq_src priv_reg_irq;
  1045. struct amdgpu_irq_src priv_inst_irq;
  1046. /* gfx status */
  1047. uint32_t gfx_current_status;
  1048. /* ce ram size*/
  1049. unsigned ce_ram_size;
  1050. struct amdgpu_cu_info cu_info;
  1051. const struct amdgpu_gfx_funcs *funcs;
  1052. };
  1053. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1054. unsigned size, struct amdgpu_ib *ib);
  1055. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1056. struct fence *f);
  1057. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1058. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1059. struct amdgpu_job *job, struct fence **f);
  1060. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1061. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1062. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1063. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1064. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1065. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1066. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1067. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1068. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1069. unsigned ring_size, u32 nop, u32 align_mask,
  1070. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1071. enum amdgpu_ring_type ring_type);
  1072. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1073. /*
  1074. * CS.
  1075. */
  1076. struct amdgpu_cs_chunk {
  1077. uint32_t chunk_id;
  1078. uint32_t length_dw;
  1079. void *kdata;
  1080. };
  1081. struct amdgpu_cs_parser {
  1082. struct amdgpu_device *adev;
  1083. struct drm_file *filp;
  1084. struct amdgpu_ctx *ctx;
  1085. /* chunks */
  1086. unsigned nchunks;
  1087. struct amdgpu_cs_chunk *chunks;
  1088. /* scheduler job object */
  1089. struct amdgpu_job *job;
  1090. /* buffer objects */
  1091. struct ww_acquire_ctx ticket;
  1092. struct amdgpu_bo_list *bo_list;
  1093. struct amdgpu_bo_list_entry vm_pd;
  1094. struct list_head validated;
  1095. struct fence *fence;
  1096. uint64_t bytes_moved_threshold;
  1097. uint64_t bytes_moved;
  1098. /* user fence */
  1099. struct amdgpu_bo_list_entry uf_entry;
  1100. };
  1101. struct amdgpu_job {
  1102. struct amd_sched_job base;
  1103. struct amdgpu_device *adev;
  1104. struct amdgpu_vm *vm;
  1105. struct amdgpu_ring *ring;
  1106. struct amdgpu_sync sync;
  1107. struct amdgpu_ib *ibs;
  1108. struct fence *fence; /* the hw fence */
  1109. uint32_t num_ibs;
  1110. void *owner;
  1111. uint64_t ctx;
  1112. bool vm_needs_flush;
  1113. unsigned vm_id;
  1114. uint64_t vm_pd_addr;
  1115. uint32_t gds_base, gds_size;
  1116. uint32_t gws_base, gws_size;
  1117. uint32_t oa_base, oa_size;
  1118. /* user fence handling */
  1119. uint64_t uf_addr;
  1120. uint64_t uf_sequence;
  1121. };
  1122. #define to_amdgpu_job(sched_job) \
  1123. container_of((sched_job), struct amdgpu_job, base)
  1124. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1125. uint32_t ib_idx, int idx)
  1126. {
  1127. return p->job->ibs[ib_idx].ptr[idx];
  1128. }
  1129. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1130. uint32_t ib_idx, int idx,
  1131. uint32_t value)
  1132. {
  1133. p->job->ibs[ib_idx].ptr[idx] = value;
  1134. }
  1135. /*
  1136. * Writeback
  1137. */
  1138. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1139. struct amdgpu_wb {
  1140. struct amdgpu_bo *wb_obj;
  1141. volatile uint32_t *wb;
  1142. uint64_t gpu_addr;
  1143. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1144. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1145. };
  1146. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1147. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1148. enum amdgpu_int_thermal_type {
  1149. THERMAL_TYPE_NONE,
  1150. THERMAL_TYPE_EXTERNAL,
  1151. THERMAL_TYPE_EXTERNAL_GPIO,
  1152. THERMAL_TYPE_RV6XX,
  1153. THERMAL_TYPE_RV770,
  1154. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1155. THERMAL_TYPE_EVERGREEN,
  1156. THERMAL_TYPE_SUMO,
  1157. THERMAL_TYPE_NI,
  1158. THERMAL_TYPE_SI,
  1159. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1160. THERMAL_TYPE_CI,
  1161. THERMAL_TYPE_KV,
  1162. };
  1163. enum amdgpu_dpm_auto_throttle_src {
  1164. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1165. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1166. };
  1167. enum amdgpu_dpm_event_src {
  1168. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1169. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1170. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1171. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1172. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1173. };
  1174. #define AMDGPU_MAX_VCE_LEVELS 6
  1175. enum amdgpu_vce_level {
  1176. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1177. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1178. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1179. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1180. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1181. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1182. };
  1183. struct amdgpu_ps {
  1184. u32 caps; /* vbios flags */
  1185. u32 class; /* vbios flags */
  1186. u32 class2; /* vbios flags */
  1187. /* UVD clocks */
  1188. u32 vclk;
  1189. u32 dclk;
  1190. /* VCE clocks */
  1191. u32 evclk;
  1192. u32 ecclk;
  1193. bool vce_active;
  1194. enum amdgpu_vce_level vce_level;
  1195. /* asic priv */
  1196. void *ps_priv;
  1197. };
  1198. struct amdgpu_dpm_thermal {
  1199. /* thermal interrupt work */
  1200. struct work_struct work;
  1201. /* low temperature threshold */
  1202. int min_temp;
  1203. /* high temperature threshold */
  1204. int max_temp;
  1205. /* was last interrupt low to high or high to low */
  1206. bool high_to_low;
  1207. /* interrupt source */
  1208. struct amdgpu_irq_src irq;
  1209. };
  1210. enum amdgpu_clk_action
  1211. {
  1212. AMDGPU_SCLK_UP = 1,
  1213. AMDGPU_SCLK_DOWN
  1214. };
  1215. struct amdgpu_blacklist_clocks
  1216. {
  1217. u32 sclk;
  1218. u32 mclk;
  1219. enum amdgpu_clk_action action;
  1220. };
  1221. struct amdgpu_clock_and_voltage_limits {
  1222. u32 sclk;
  1223. u32 mclk;
  1224. u16 vddc;
  1225. u16 vddci;
  1226. };
  1227. struct amdgpu_clock_array {
  1228. u32 count;
  1229. u32 *values;
  1230. };
  1231. struct amdgpu_clock_voltage_dependency_entry {
  1232. u32 clk;
  1233. u16 v;
  1234. };
  1235. struct amdgpu_clock_voltage_dependency_table {
  1236. u32 count;
  1237. struct amdgpu_clock_voltage_dependency_entry *entries;
  1238. };
  1239. union amdgpu_cac_leakage_entry {
  1240. struct {
  1241. u16 vddc;
  1242. u32 leakage;
  1243. };
  1244. struct {
  1245. u16 vddc1;
  1246. u16 vddc2;
  1247. u16 vddc3;
  1248. };
  1249. };
  1250. struct amdgpu_cac_leakage_table {
  1251. u32 count;
  1252. union amdgpu_cac_leakage_entry *entries;
  1253. };
  1254. struct amdgpu_phase_shedding_limits_entry {
  1255. u16 voltage;
  1256. u32 sclk;
  1257. u32 mclk;
  1258. };
  1259. struct amdgpu_phase_shedding_limits_table {
  1260. u32 count;
  1261. struct amdgpu_phase_shedding_limits_entry *entries;
  1262. };
  1263. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1264. u32 vclk;
  1265. u32 dclk;
  1266. u16 v;
  1267. };
  1268. struct amdgpu_uvd_clock_voltage_dependency_table {
  1269. u8 count;
  1270. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1271. };
  1272. struct amdgpu_vce_clock_voltage_dependency_entry {
  1273. u32 ecclk;
  1274. u32 evclk;
  1275. u16 v;
  1276. };
  1277. struct amdgpu_vce_clock_voltage_dependency_table {
  1278. u8 count;
  1279. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1280. };
  1281. struct amdgpu_ppm_table {
  1282. u8 ppm_design;
  1283. u16 cpu_core_number;
  1284. u32 platform_tdp;
  1285. u32 small_ac_platform_tdp;
  1286. u32 platform_tdc;
  1287. u32 small_ac_platform_tdc;
  1288. u32 apu_tdp;
  1289. u32 dgpu_tdp;
  1290. u32 dgpu_ulv_power;
  1291. u32 tj_max;
  1292. };
  1293. struct amdgpu_cac_tdp_table {
  1294. u16 tdp;
  1295. u16 configurable_tdp;
  1296. u16 tdc;
  1297. u16 battery_power_limit;
  1298. u16 small_power_limit;
  1299. u16 low_cac_leakage;
  1300. u16 high_cac_leakage;
  1301. u16 maximum_power_delivery_limit;
  1302. };
  1303. struct amdgpu_dpm_dynamic_state {
  1304. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1305. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1306. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1307. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1308. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1309. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1310. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1311. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1312. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1313. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1314. struct amdgpu_clock_array valid_sclk_values;
  1315. struct amdgpu_clock_array valid_mclk_values;
  1316. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1317. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1318. u32 mclk_sclk_ratio;
  1319. u32 sclk_mclk_delta;
  1320. u16 vddc_vddci_delta;
  1321. u16 min_vddc_for_pcie_gen2;
  1322. struct amdgpu_cac_leakage_table cac_leakage_table;
  1323. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1324. struct amdgpu_ppm_table *ppm_table;
  1325. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1326. };
  1327. struct amdgpu_dpm_fan {
  1328. u16 t_min;
  1329. u16 t_med;
  1330. u16 t_high;
  1331. u16 pwm_min;
  1332. u16 pwm_med;
  1333. u16 pwm_high;
  1334. u8 t_hyst;
  1335. u32 cycle_delay;
  1336. u16 t_max;
  1337. u8 control_mode;
  1338. u16 default_max_fan_pwm;
  1339. u16 default_fan_output_sensitivity;
  1340. u16 fan_output_sensitivity;
  1341. bool ucode_fan_control;
  1342. };
  1343. enum amdgpu_pcie_gen {
  1344. AMDGPU_PCIE_GEN1 = 0,
  1345. AMDGPU_PCIE_GEN2 = 1,
  1346. AMDGPU_PCIE_GEN3 = 2,
  1347. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1348. };
  1349. enum amdgpu_dpm_forced_level {
  1350. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1351. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1352. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1353. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1354. };
  1355. struct amdgpu_vce_state {
  1356. /* vce clocks */
  1357. u32 evclk;
  1358. u32 ecclk;
  1359. /* gpu clocks */
  1360. u32 sclk;
  1361. u32 mclk;
  1362. u8 clk_idx;
  1363. u8 pstate;
  1364. };
  1365. struct amdgpu_dpm_funcs {
  1366. int (*get_temperature)(struct amdgpu_device *adev);
  1367. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1368. int (*set_power_state)(struct amdgpu_device *adev);
  1369. void (*post_set_power_state)(struct amdgpu_device *adev);
  1370. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1371. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1372. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1373. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1374. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1375. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1376. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1377. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1378. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1379. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1380. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1381. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1382. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1383. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1384. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1385. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1386. int (*get_sclk_od)(struct amdgpu_device *adev);
  1387. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1388. int (*get_mclk_od)(struct amdgpu_device *adev);
  1389. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1390. };
  1391. struct amdgpu_dpm {
  1392. struct amdgpu_ps *ps;
  1393. /* number of valid power states */
  1394. int num_ps;
  1395. /* current power state that is active */
  1396. struct amdgpu_ps *current_ps;
  1397. /* requested power state */
  1398. struct amdgpu_ps *requested_ps;
  1399. /* boot up power state */
  1400. struct amdgpu_ps *boot_ps;
  1401. /* default uvd power state */
  1402. struct amdgpu_ps *uvd_ps;
  1403. /* vce requirements */
  1404. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1405. enum amdgpu_vce_level vce_level;
  1406. enum amd_pm_state_type state;
  1407. enum amd_pm_state_type user_state;
  1408. u32 platform_caps;
  1409. u32 voltage_response_time;
  1410. u32 backbias_response_time;
  1411. void *priv;
  1412. u32 new_active_crtcs;
  1413. int new_active_crtc_count;
  1414. u32 current_active_crtcs;
  1415. int current_active_crtc_count;
  1416. struct amdgpu_dpm_dynamic_state dyn_state;
  1417. struct amdgpu_dpm_fan fan;
  1418. u32 tdp_limit;
  1419. u32 near_tdp_limit;
  1420. u32 near_tdp_limit_adjusted;
  1421. u32 sq_ramping_threshold;
  1422. u32 cac_leakage;
  1423. u16 tdp_od_limit;
  1424. u32 tdp_adjustment;
  1425. u16 load_line_slope;
  1426. bool power_control;
  1427. bool ac_power;
  1428. /* special states active */
  1429. bool thermal_active;
  1430. bool uvd_active;
  1431. bool vce_active;
  1432. /* thermal handling */
  1433. struct amdgpu_dpm_thermal thermal;
  1434. /* forced levels */
  1435. enum amdgpu_dpm_forced_level forced_level;
  1436. };
  1437. struct amdgpu_pm {
  1438. struct mutex mutex;
  1439. u32 current_sclk;
  1440. u32 current_mclk;
  1441. u32 default_sclk;
  1442. u32 default_mclk;
  1443. struct amdgpu_i2c_chan *i2c_bus;
  1444. /* internal thermal controller on rv6xx+ */
  1445. enum amdgpu_int_thermal_type int_thermal_type;
  1446. struct device *int_hwmon_dev;
  1447. /* fan control parameters */
  1448. bool no_fan;
  1449. u8 fan_pulses_per_revolution;
  1450. u8 fan_min_rpm;
  1451. u8 fan_max_rpm;
  1452. /* dpm */
  1453. bool dpm_enabled;
  1454. bool sysfs_initialized;
  1455. struct amdgpu_dpm dpm;
  1456. const struct firmware *fw; /* SMC firmware */
  1457. uint32_t fw_version;
  1458. const struct amdgpu_dpm_funcs *funcs;
  1459. uint32_t pcie_gen_mask;
  1460. uint32_t pcie_mlw_mask;
  1461. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1462. };
  1463. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1464. /*
  1465. * UVD
  1466. */
  1467. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1468. #define AMDGPU_MAX_UVD_HANDLES 40
  1469. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1470. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1471. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1472. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1473. struct amdgpu_uvd {
  1474. struct amdgpu_bo *vcpu_bo;
  1475. void *cpu_addr;
  1476. uint64_t gpu_addr;
  1477. unsigned fw_version;
  1478. void *saved_bo;
  1479. unsigned max_handles;
  1480. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1481. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1482. struct delayed_work idle_work;
  1483. const struct firmware *fw; /* UVD firmware */
  1484. struct amdgpu_ring ring;
  1485. struct amdgpu_irq_src irq;
  1486. bool address_64_bit;
  1487. bool use_ctx_buf;
  1488. struct amd_sched_entity entity;
  1489. };
  1490. /*
  1491. * VCE
  1492. */
  1493. #define AMDGPU_MAX_VCE_HANDLES 16
  1494. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1495. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1496. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1497. struct amdgpu_vce {
  1498. struct amdgpu_bo *vcpu_bo;
  1499. uint64_t gpu_addr;
  1500. unsigned fw_version;
  1501. unsigned fb_version;
  1502. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1503. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1504. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1505. struct delayed_work idle_work;
  1506. struct mutex idle_mutex;
  1507. const struct firmware *fw; /* VCE firmware */
  1508. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1509. struct amdgpu_irq_src irq;
  1510. unsigned harvest_config;
  1511. struct amd_sched_entity entity;
  1512. };
  1513. /*
  1514. * SDMA
  1515. */
  1516. struct amdgpu_sdma_instance {
  1517. /* SDMA firmware */
  1518. const struct firmware *fw;
  1519. uint32_t fw_version;
  1520. uint32_t feature_version;
  1521. struct amdgpu_ring ring;
  1522. bool burst_nop;
  1523. };
  1524. struct amdgpu_sdma {
  1525. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1526. struct amdgpu_irq_src trap_irq;
  1527. struct amdgpu_irq_src illegal_inst_irq;
  1528. int num_instances;
  1529. };
  1530. /*
  1531. * Firmware
  1532. */
  1533. struct amdgpu_firmware {
  1534. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1535. bool smu_load;
  1536. struct amdgpu_bo *fw_buf;
  1537. unsigned int fw_size;
  1538. };
  1539. /*
  1540. * Benchmarking
  1541. */
  1542. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1543. /*
  1544. * Testing
  1545. */
  1546. void amdgpu_test_moves(struct amdgpu_device *adev);
  1547. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1548. struct amdgpu_ring *cpA,
  1549. struct amdgpu_ring *cpB);
  1550. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1551. /*
  1552. * MMU Notifier
  1553. */
  1554. #if defined(CONFIG_MMU_NOTIFIER)
  1555. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1556. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1557. #else
  1558. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1559. {
  1560. return -ENODEV;
  1561. }
  1562. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1563. #endif
  1564. /*
  1565. * Debugfs
  1566. */
  1567. struct amdgpu_debugfs {
  1568. const struct drm_info_list *files;
  1569. unsigned num_files;
  1570. };
  1571. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1572. const struct drm_info_list *files,
  1573. unsigned nfiles);
  1574. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1575. #if defined(CONFIG_DEBUG_FS)
  1576. int amdgpu_debugfs_init(struct drm_minor *minor);
  1577. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1578. #endif
  1579. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1580. /*
  1581. * amdgpu smumgr functions
  1582. */
  1583. struct amdgpu_smumgr_funcs {
  1584. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1585. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1586. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1587. };
  1588. /*
  1589. * amdgpu smumgr
  1590. */
  1591. struct amdgpu_smumgr {
  1592. struct amdgpu_bo *toc_buf;
  1593. struct amdgpu_bo *smu_buf;
  1594. /* asic priv smu data */
  1595. void *priv;
  1596. spinlock_t smu_lock;
  1597. /* smumgr functions */
  1598. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1599. /* ucode loading complete flag */
  1600. uint32_t fw_flags;
  1601. };
  1602. /*
  1603. * ASIC specific register table accessible by UMD
  1604. */
  1605. struct amdgpu_allowed_register_entry {
  1606. uint32_t reg_offset;
  1607. bool untouched;
  1608. bool grbm_indexed;
  1609. };
  1610. /*
  1611. * ASIC specific functions.
  1612. */
  1613. struct amdgpu_asic_funcs {
  1614. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1615. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1616. u8 *bios, u32 length_bytes);
  1617. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1618. u32 sh_num, u32 reg_offset, u32 *value);
  1619. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1620. int (*reset)(struct amdgpu_device *adev);
  1621. /* get the reference clock */
  1622. u32 (*get_xclk)(struct amdgpu_device *adev);
  1623. /* MM block clocks */
  1624. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1625. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1626. /* query virtual capabilities */
  1627. u32 (*get_virtual_caps)(struct amdgpu_device *adev);
  1628. };
  1629. /*
  1630. * IOCTL.
  1631. */
  1632. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1633. struct drm_file *filp);
  1634. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1635. struct drm_file *filp);
  1636. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1637. struct drm_file *filp);
  1638. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1639. struct drm_file *filp);
  1640. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1641. struct drm_file *filp);
  1642. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1643. struct drm_file *filp);
  1644. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1645. struct drm_file *filp);
  1646. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1647. struct drm_file *filp);
  1648. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1649. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1650. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1651. struct drm_file *filp);
  1652. /* VRAM scratch page for HDP bug, default vram page */
  1653. struct amdgpu_vram_scratch {
  1654. struct amdgpu_bo *robj;
  1655. volatile uint32_t *ptr;
  1656. u64 gpu_addr;
  1657. };
  1658. /*
  1659. * ACPI
  1660. */
  1661. struct amdgpu_atif_notification_cfg {
  1662. bool enabled;
  1663. int command_code;
  1664. };
  1665. struct amdgpu_atif_notifications {
  1666. bool display_switch;
  1667. bool expansion_mode_change;
  1668. bool thermal_state;
  1669. bool forced_power_state;
  1670. bool system_power_state;
  1671. bool display_conf_change;
  1672. bool px_gfx_switch;
  1673. bool brightness_change;
  1674. bool dgpu_display_event;
  1675. };
  1676. struct amdgpu_atif_functions {
  1677. bool system_params;
  1678. bool sbios_requests;
  1679. bool select_active_disp;
  1680. bool lid_state;
  1681. bool get_tv_standard;
  1682. bool set_tv_standard;
  1683. bool get_panel_expansion_mode;
  1684. bool set_panel_expansion_mode;
  1685. bool temperature_change;
  1686. bool graphics_device_types;
  1687. };
  1688. struct amdgpu_atif {
  1689. struct amdgpu_atif_notifications notifications;
  1690. struct amdgpu_atif_functions functions;
  1691. struct amdgpu_atif_notification_cfg notification_cfg;
  1692. struct amdgpu_encoder *encoder_for_bl;
  1693. };
  1694. struct amdgpu_atcs_functions {
  1695. bool get_ext_state;
  1696. bool pcie_perf_req;
  1697. bool pcie_dev_rdy;
  1698. bool pcie_bus_width;
  1699. };
  1700. struct amdgpu_atcs {
  1701. struct amdgpu_atcs_functions functions;
  1702. };
  1703. /*
  1704. * CGS
  1705. */
  1706. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1707. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1708. /* GPU virtualization */
  1709. #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
  1710. #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
  1711. struct amdgpu_virtualization {
  1712. bool supports_sr_iov;
  1713. bool is_virtual;
  1714. u32 caps;
  1715. };
  1716. /*
  1717. * Core structure, functions and helpers.
  1718. */
  1719. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1720. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1721. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1722. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1723. struct amdgpu_ip_block_status {
  1724. bool valid;
  1725. bool sw;
  1726. bool hw;
  1727. };
  1728. struct amdgpu_device {
  1729. struct device *dev;
  1730. struct drm_device *ddev;
  1731. struct pci_dev *pdev;
  1732. #ifdef CONFIG_DRM_AMD_ACP
  1733. struct amdgpu_acp acp;
  1734. #endif
  1735. /* ASIC */
  1736. enum amd_asic_type asic_type;
  1737. uint32_t family;
  1738. uint32_t rev_id;
  1739. uint32_t external_rev_id;
  1740. unsigned long flags;
  1741. int usec_timeout;
  1742. const struct amdgpu_asic_funcs *asic_funcs;
  1743. bool shutdown;
  1744. bool need_dma32;
  1745. bool accel_working;
  1746. struct work_struct reset_work;
  1747. struct notifier_block acpi_nb;
  1748. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1749. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1750. unsigned debugfs_count;
  1751. #if defined(CONFIG_DEBUG_FS)
  1752. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1753. #endif
  1754. struct amdgpu_atif atif;
  1755. struct amdgpu_atcs atcs;
  1756. struct mutex srbm_mutex;
  1757. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1758. struct mutex grbm_idx_mutex;
  1759. struct dev_pm_domain vga_pm_domain;
  1760. bool have_disp_power_ref;
  1761. /* BIOS */
  1762. uint8_t *bios;
  1763. bool is_atom_bios;
  1764. struct amdgpu_bo *stollen_vga_memory;
  1765. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1766. /* Register/doorbell mmio */
  1767. resource_size_t rmmio_base;
  1768. resource_size_t rmmio_size;
  1769. void __iomem *rmmio;
  1770. /* protects concurrent MM_INDEX/DATA based register access */
  1771. spinlock_t mmio_idx_lock;
  1772. /* protects concurrent SMC based register access */
  1773. spinlock_t smc_idx_lock;
  1774. amdgpu_rreg_t smc_rreg;
  1775. amdgpu_wreg_t smc_wreg;
  1776. /* protects concurrent PCIE register access */
  1777. spinlock_t pcie_idx_lock;
  1778. amdgpu_rreg_t pcie_rreg;
  1779. amdgpu_wreg_t pcie_wreg;
  1780. /* protects concurrent UVD register access */
  1781. spinlock_t uvd_ctx_idx_lock;
  1782. amdgpu_rreg_t uvd_ctx_rreg;
  1783. amdgpu_wreg_t uvd_ctx_wreg;
  1784. /* protects concurrent DIDT register access */
  1785. spinlock_t didt_idx_lock;
  1786. amdgpu_rreg_t didt_rreg;
  1787. amdgpu_wreg_t didt_wreg;
  1788. /* protects concurrent gc_cac register access */
  1789. spinlock_t gc_cac_idx_lock;
  1790. amdgpu_rreg_t gc_cac_rreg;
  1791. amdgpu_wreg_t gc_cac_wreg;
  1792. /* protects concurrent ENDPOINT (audio) register access */
  1793. spinlock_t audio_endpt_idx_lock;
  1794. amdgpu_block_rreg_t audio_endpt_rreg;
  1795. amdgpu_block_wreg_t audio_endpt_wreg;
  1796. void __iomem *rio_mem;
  1797. resource_size_t rio_mem_size;
  1798. struct amdgpu_doorbell doorbell;
  1799. /* clock/pll info */
  1800. struct amdgpu_clock clock;
  1801. /* MC */
  1802. struct amdgpu_mc mc;
  1803. struct amdgpu_gart gart;
  1804. struct amdgpu_dummy_page dummy_page;
  1805. struct amdgpu_vm_manager vm_manager;
  1806. /* memory management */
  1807. struct amdgpu_mman mman;
  1808. struct amdgpu_vram_scratch vram_scratch;
  1809. struct amdgpu_wb wb;
  1810. atomic64_t vram_usage;
  1811. atomic64_t vram_vis_usage;
  1812. atomic64_t gtt_usage;
  1813. atomic64_t num_bytes_moved;
  1814. atomic64_t num_evictions;
  1815. atomic_t gpu_reset_counter;
  1816. /* display */
  1817. struct amdgpu_mode_info mode_info;
  1818. struct work_struct hotplug_work;
  1819. struct amdgpu_irq_src crtc_irq;
  1820. struct amdgpu_irq_src pageflip_irq;
  1821. struct amdgpu_irq_src hpd_irq;
  1822. /* rings */
  1823. u64 fence_context;
  1824. unsigned num_rings;
  1825. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1826. bool ib_pool_ready;
  1827. struct amdgpu_sa_manager ring_tmp_bo;
  1828. /* interrupts */
  1829. struct amdgpu_irq irq;
  1830. /* powerplay */
  1831. struct amd_powerplay powerplay;
  1832. bool pp_enabled;
  1833. bool pp_force_state_enabled;
  1834. /* dpm */
  1835. struct amdgpu_pm pm;
  1836. u32 cg_flags;
  1837. u32 pg_flags;
  1838. /* amdgpu smumgr */
  1839. struct amdgpu_smumgr smu;
  1840. /* gfx */
  1841. struct amdgpu_gfx gfx;
  1842. /* sdma */
  1843. struct amdgpu_sdma sdma;
  1844. /* uvd */
  1845. struct amdgpu_uvd uvd;
  1846. /* vce */
  1847. struct amdgpu_vce vce;
  1848. /* firmwares */
  1849. struct amdgpu_firmware firmware;
  1850. /* GDS */
  1851. struct amdgpu_gds gds;
  1852. const struct amdgpu_ip_block_version *ip_blocks;
  1853. int num_ip_blocks;
  1854. struct amdgpu_ip_block_status *ip_block_status;
  1855. struct mutex mn_lock;
  1856. DECLARE_HASHTABLE(mn_hash, 7);
  1857. /* tracking pinned memory */
  1858. u64 vram_pin_size;
  1859. u64 invisible_pin_size;
  1860. u64 gart_pin_size;
  1861. /* amdkfd interface */
  1862. struct kfd_dev *kfd;
  1863. struct amdgpu_virtualization virtualization;
  1864. };
  1865. bool amdgpu_device_is_px(struct drm_device *dev);
  1866. int amdgpu_device_init(struct amdgpu_device *adev,
  1867. struct drm_device *ddev,
  1868. struct pci_dev *pdev,
  1869. uint32_t flags);
  1870. void amdgpu_device_fini(struct amdgpu_device *adev);
  1871. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1872. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1873. bool always_indirect);
  1874. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1875. bool always_indirect);
  1876. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1877. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1878. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1879. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1880. /*
  1881. * Registers read & write functions.
  1882. */
  1883. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1884. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1885. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1886. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1887. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1888. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1889. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1890. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1891. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1892. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1893. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1894. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1895. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1896. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1897. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1898. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1899. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1900. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1901. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1902. #define WREG32_P(reg, val, mask) \
  1903. do { \
  1904. uint32_t tmp_ = RREG32(reg); \
  1905. tmp_ &= (mask); \
  1906. tmp_ |= ((val) & ~(mask)); \
  1907. WREG32(reg, tmp_); \
  1908. } while (0)
  1909. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1910. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1911. #define WREG32_PLL_P(reg, val, mask) \
  1912. do { \
  1913. uint32_t tmp_ = RREG32_PLL(reg); \
  1914. tmp_ &= (mask); \
  1915. tmp_ |= ((val) & ~(mask)); \
  1916. WREG32_PLL(reg, tmp_); \
  1917. } while (0)
  1918. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1919. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1920. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1921. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1922. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1923. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1924. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1925. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1926. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1927. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1928. #define REG_GET_FIELD(value, reg, field) \
  1929. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1930. /*
  1931. * BIOS helpers.
  1932. */
  1933. #define RBIOS8(i) (adev->bios[i])
  1934. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1935. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1936. /*
  1937. * RING helpers.
  1938. */
  1939. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1940. {
  1941. if (ring->count_dw <= 0)
  1942. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1943. ring->ring[ring->wptr++] = v;
  1944. ring->wptr &= ring->ptr_mask;
  1945. ring->count_dw--;
  1946. }
  1947. static inline struct amdgpu_sdma_instance *
  1948. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1949. {
  1950. struct amdgpu_device *adev = ring->adev;
  1951. int i;
  1952. for (i = 0; i < adev->sdma.num_instances; i++)
  1953. if (&adev->sdma.instance[i].ring == ring)
  1954. break;
  1955. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1956. return &adev->sdma.instance[i];
  1957. else
  1958. return NULL;
  1959. }
  1960. /*
  1961. * ASICs macro.
  1962. */
  1963. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1964. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1965. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1966. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1967. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1968. #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
  1969. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1970. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1971. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1972. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1973. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1974. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1975. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1976. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1977. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1978. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1979. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1980. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1981. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1982. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1983. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1984. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1985. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1986. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1987. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1988. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1989. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1990. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1991. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1992. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1993. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1994. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1995. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1996. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1997. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1998. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1999. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  2000. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  2001. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  2002. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  2003. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  2004. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2005. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2006. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  2007. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2008. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2009. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2010. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2011. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2012. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2013. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2014. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2015. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2016. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2017. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2018. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2019. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2020. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2021. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2022. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2023. #define amdgpu_dpm_get_temperature(adev) \
  2024. ((adev)->pp_enabled ? \
  2025. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2026. (adev)->pm.funcs->get_temperature((adev)))
  2027. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2028. ((adev)->pp_enabled ? \
  2029. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2030. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2031. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2032. ((adev)->pp_enabled ? \
  2033. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2034. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2035. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2036. ((adev)->pp_enabled ? \
  2037. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2038. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2039. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2040. ((adev)->pp_enabled ? \
  2041. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2042. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2043. #define amdgpu_dpm_get_sclk(adev, l) \
  2044. ((adev)->pp_enabled ? \
  2045. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2046. (adev)->pm.funcs->get_sclk((adev), (l)))
  2047. #define amdgpu_dpm_get_mclk(adev, l) \
  2048. ((adev)->pp_enabled ? \
  2049. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2050. (adev)->pm.funcs->get_mclk((adev), (l)))
  2051. #define amdgpu_dpm_force_performance_level(adev, l) \
  2052. ((adev)->pp_enabled ? \
  2053. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2054. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2055. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2056. ((adev)->pp_enabled ? \
  2057. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2058. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2059. #define amdgpu_dpm_powergate_vce(adev, g) \
  2060. ((adev)->pp_enabled ? \
  2061. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2062. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2063. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2064. ((adev)->pp_enabled ? \
  2065. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2066. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2067. #define amdgpu_dpm_get_current_power_state(adev) \
  2068. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2069. #define amdgpu_dpm_get_performance_level(adev) \
  2070. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2071. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2072. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2073. #define amdgpu_dpm_get_pp_table(adev, table) \
  2074. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2075. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2076. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2077. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2078. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2079. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2080. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2081. #define amdgpu_dpm_get_sclk_od(adev) \
  2082. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2083. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2084. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2085. #define amdgpu_dpm_get_mclk_od(adev) \
  2086. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2087. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2088. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2089. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2090. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2091. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2092. /* Common functions */
  2093. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2094. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2095. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2096. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2097. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2098. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2099. u32 ip_instance, u32 ring,
  2100. struct amdgpu_ring **out_ring);
  2101. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2102. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2103. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2104. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2105. uint32_t flags);
  2106. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2107. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2108. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2109. unsigned long end);
  2110. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2111. int *last_invalidated);
  2112. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2113. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2114. struct ttm_mem_reg *mem);
  2115. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2116. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2117. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2118. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2119. const u32 *registers,
  2120. const u32 array_size);
  2121. bool amdgpu_device_is_px(struct drm_device *dev);
  2122. /* atpx handler */
  2123. #if defined(CONFIG_VGA_SWITCHEROO)
  2124. void amdgpu_register_atpx_handler(void);
  2125. void amdgpu_unregister_atpx_handler(void);
  2126. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2127. bool amdgpu_is_atpx_hybrid(void);
  2128. #else
  2129. static inline void amdgpu_register_atpx_handler(void) {}
  2130. static inline void amdgpu_unregister_atpx_handler(void) {}
  2131. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2132. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2133. #endif
  2134. /*
  2135. * KMS
  2136. */
  2137. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2138. extern const int amdgpu_max_kms_ioctl;
  2139. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2140. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2141. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2142. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2143. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2144. struct drm_file *file_priv);
  2145. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2146. struct drm_file *file_priv);
  2147. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2148. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2149. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2150. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2151. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2152. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2153. int *max_error,
  2154. struct timeval *vblank_time,
  2155. unsigned flags);
  2156. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2157. unsigned long arg);
  2158. /*
  2159. * functions used by amdgpu_encoder.c
  2160. */
  2161. struct amdgpu_afmt_acr {
  2162. u32 clock;
  2163. int n_32khz;
  2164. int cts_32khz;
  2165. int n_44_1khz;
  2166. int cts_44_1khz;
  2167. int n_48khz;
  2168. int cts_48khz;
  2169. };
  2170. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2171. /* amdgpu_acpi.c */
  2172. #if defined(CONFIG_ACPI)
  2173. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2174. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2175. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2176. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2177. u8 perf_req, bool advertise);
  2178. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2179. #else
  2180. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2181. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2182. #endif
  2183. struct amdgpu_bo_va_mapping *
  2184. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2185. uint64_t addr, struct amdgpu_bo **bo);
  2186. #include "amdgpu_object.h"
  2187. #endif