cvmx-ciu-defs.h 214 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_CIU_DEFS_H__
  28. #define __CVMX_CIU_DEFS_H__
  29. #define CVMX_CIU_BIST (CVMX_ADD_IO_SEG(0x0001070000000730ull))
  30. #define CVMX_CIU_BLOCK_INT (CVMX_ADD_IO_SEG(0x00010700000007C0ull))
  31. #define CVMX_CIU_DINT (CVMX_ADD_IO_SEG(0x0001070000000720ull))
  32. #define CVMX_CIU_EN2_IOX_INT(offset) (CVMX_ADD_IO_SEG(0x000107000000A600ull) + ((offset) & 1) * 8)
  33. #define CVMX_CIU_EN2_IOX_INT_W1C(offset) (CVMX_ADD_IO_SEG(0x000107000000CE00ull) + ((offset) & 1) * 8)
  34. #define CVMX_CIU_EN2_IOX_INT_W1S(offset) (CVMX_ADD_IO_SEG(0x000107000000AE00ull) + ((offset) & 1) * 8)
  35. #define CVMX_CIU_EN2_PPX_IP2(offset) (CVMX_ADD_IO_SEG(0x000107000000A000ull) + ((offset) & 15) * 8)
  36. #define CVMX_CIU_EN2_PPX_IP2_W1C(offset) (CVMX_ADD_IO_SEG(0x000107000000C800ull) + ((offset) & 15) * 8)
  37. #define CVMX_CIU_EN2_PPX_IP2_W1S(offset) (CVMX_ADD_IO_SEG(0x000107000000A800ull) + ((offset) & 15) * 8)
  38. #define CVMX_CIU_EN2_PPX_IP3(offset) (CVMX_ADD_IO_SEG(0x000107000000A200ull) + ((offset) & 15) * 8)
  39. #define CVMX_CIU_EN2_PPX_IP3_W1C(offset) (CVMX_ADD_IO_SEG(0x000107000000CA00ull) + ((offset) & 15) * 8)
  40. #define CVMX_CIU_EN2_PPX_IP3_W1S(offset) (CVMX_ADD_IO_SEG(0x000107000000AA00ull) + ((offset) & 15) * 8)
  41. #define CVMX_CIU_EN2_PPX_IP4(offset) (CVMX_ADD_IO_SEG(0x000107000000A400ull) + ((offset) & 15) * 8)
  42. #define CVMX_CIU_EN2_PPX_IP4_W1C(offset) (CVMX_ADD_IO_SEG(0x000107000000CC00ull) + ((offset) & 15) * 8)
  43. #define CVMX_CIU_EN2_PPX_IP4_W1S(offset) (CVMX_ADD_IO_SEG(0x000107000000AC00ull) + ((offset) & 15) * 8)
  44. #define CVMX_CIU_FUSE (CVMX_ADD_IO_SEG(0x0001070000000728ull))
  45. #define CVMX_CIU_GSTOP (CVMX_ADD_IO_SEG(0x0001070000000710ull))
  46. #define CVMX_CIU_INT33_SUM0 (CVMX_ADD_IO_SEG(0x0001070000000110ull))
  47. #define CVMX_CIU_INTX_EN0(offset) (CVMX_ADD_IO_SEG(0x0001070000000200ull) + ((offset) & 63) * 16)
  48. #define CVMX_CIU_INTX_EN0_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002200ull) + ((offset) & 63) * 16)
  49. #define CVMX_CIU_INTX_EN0_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006200ull) + ((offset) & 63) * 16)
  50. #define CVMX_CIU_INTX_EN1(offset) (CVMX_ADD_IO_SEG(0x0001070000000208ull) + ((offset) & 63) * 16)
  51. #define CVMX_CIU_INTX_EN1_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002208ull) + ((offset) & 63) * 16)
  52. #define CVMX_CIU_INTX_EN1_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006208ull) + ((offset) & 63) * 16)
  53. #define CVMX_CIU_INTX_EN4_0(offset) (CVMX_ADD_IO_SEG(0x0001070000000C80ull) + ((offset) & 15) * 16)
  54. #define CVMX_CIU_INTX_EN4_0_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002C80ull) + ((offset) & 15) * 16)
  55. #define CVMX_CIU_INTX_EN4_0_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006C80ull) + ((offset) & 15) * 16)
  56. #define CVMX_CIU_INTX_EN4_1(offset) (CVMX_ADD_IO_SEG(0x0001070000000C88ull) + ((offset) & 15) * 16)
  57. #define CVMX_CIU_INTX_EN4_1_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002C88ull) + ((offset) & 15) * 16)
  58. #define CVMX_CIU_INTX_EN4_1_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006C88ull) + ((offset) & 15) * 16)
  59. #define CVMX_CIU_INTX_SUM0(offset) (CVMX_ADD_IO_SEG(0x0001070000000000ull) + ((offset) & 63) * 8)
  60. #define CVMX_CIU_INTX_SUM4(offset) (CVMX_ADD_IO_SEG(0x0001070000000C00ull) + ((offset) & 15) * 8)
  61. #define CVMX_CIU_INT_DBG_SEL (CVMX_ADD_IO_SEG(0x00010700000007D0ull))
  62. #define CVMX_CIU_INT_SUM1 (CVMX_ADD_IO_SEG(0x0001070000000108ull))
  63. static inline uint64_t CVMX_CIU_MBOX_CLRX(unsigned long offset)
  64. {
  65. switch (cvmx_get_octeon_family()) {
  66. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  67. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  68. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  69. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  70. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  71. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  72. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  73. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  74. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  75. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  76. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  77. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  78. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  79. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  80. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  81. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  82. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  83. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  84. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  85. return CVMX_ADD_IO_SEG(0x0001070100100600ull) + (offset) * 8;
  86. }
  87. return CVMX_ADD_IO_SEG(0x0001070000000680ull) + (offset) * 8;
  88. }
  89. static inline uint64_t CVMX_CIU_MBOX_SETX(unsigned long offset)
  90. {
  91. switch (cvmx_get_octeon_family()) {
  92. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  93. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  94. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  95. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  96. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  97. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  98. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  99. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  100. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  101. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  102. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  103. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  104. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  105. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  106. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  107. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  108. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  109. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  110. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  111. return CVMX_ADD_IO_SEG(0x0001070100100400ull) + (offset) * 8;
  112. }
  113. return CVMX_ADD_IO_SEG(0x0001070000000600ull) + (offset) * 8;
  114. }
  115. #define CVMX_CIU_NMI (CVMX_ADD_IO_SEG(0x0001070000000718ull))
  116. #define CVMX_CIU_PCI_INTA (CVMX_ADD_IO_SEG(0x0001070000000750ull))
  117. #define CVMX_CIU_PP_BIST_STAT (CVMX_ADD_IO_SEG(0x00010700000007E0ull))
  118. #define CVMX_CIU_PP_DBG (CVMX_ADD_IO_SEG(0x0001070000000708ull))
  119. static inline uint64_t CVMX_CIU_PP_POKEX(unsigned long offset)
  120. {
  121. switch (cvmx_get_octeon_family()) {
  122. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  123. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  124. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  125. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  126. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  127. case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
  128. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  129. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  130. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  131. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  132. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  133. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  134. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  135. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  136. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  137. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  138. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  139. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  140. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  141. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  142. return CVMX_ADD_IO_SEG(0x0001070100100200ull) + (offset) * 8;
  143. case OCTEON_CNF75XX & OCTEON_FAMILY_MASK:
  144. case OCTEON_CN73XX & OCTEON_FAMILY_MASK:
  145. case OCTEON_CN78XX & OCTEON_FAMILY_MASK:
  146. return CVMX_ADD_IO_SEG(0x0001010000030000ull) + (offset) * 8;
  147. }
  148. return CVMX_ADD_IO_SEG(0x0001070000000580ull) + (offset) * 8;
  149. }
  150. #define CVMX_CIU_PP_RST (CVMX_ADD_IO_SEG(0x0001070000000700ull))
  151. #define CVMX_CIU_QLM0 (CVMX_ADD_IO_SEG(0x0001070000000780ull))
  152. #define CVMX_CIU_QLM1 (CVMX_ADD_IO_SEG(0x0001070000000788ull))
  153. #define CVMX_CIU_QLM2 (CVMX_ADD_IO_SEG(0x0001070000000790ull))
  154. #define CVMX_CIU_QLM3 (CVMX_ADD_IO_SEG(0x0001070000000798ull))
  155. #define CVMX_CIU_QLM4 (CVMX_ADD_IO_SEG(0x00010700000007A0ull))
  156. #define CVMX_CIU_QLM_DCOK (CVMX_ADD_IO_SEG(0x0001070000000760ull))
  157. #define CVMX_CIU_QLM_JTGC (CVMX_ADD_IO_SEG(0x0001070000000768ull))
  158. #define CVMX_CIU_QLM_JTGD (CVMX_ADD_IO_SEG(0x0001070000000770ull))
  159. #define CVMX_CIU_SOFT_BIST (CVMX_ADD_IO_SEG(0x0001070000000738ull))
  160. #define CVMX_CIU_SOFT_PRST (CVMX_ADD_IO_SEG(0x0001070000000748ull))
  161. #define CVMX_CIU_SOFT_PRST1 (CVMX_ADD_IO_SEG(0x0001070000000758ull))
  162. #define CVMX_CIU_SOFT_PRST2 (CVMX_ADD_IO_SEG(0x00010700000007D8ull))
  163. #define CVMX_CIU_SOFT_PRST3 (CVMX_ADD_IO_SEG(0x00010700000007E0ull))
  164. #define CVMX_CIU_SOFT_RST (CVMX_ADD_IO_SEG(0x0001070000000740ull))
  165. #define CVMX_CIU_SUM1_IOX_INT(offset) (CVMX_ADD_IO_SEG(0x0001070000008600ull) + ((offset) & 1) * 8)
  166. #define CVMX_CIU_SUM1_PPX_IP2(offset) (CVMX_ADD_IO_SEG(0x0001070000008000ull) + ((offset) & 15) * 8)
  167. #define CVMX_CIU_SUM1_PPX_IP3(offset) (CVMX_ADD_IO_SEG(0x0001070000008200ull) + ((offset) & 15) * 8)
  168. #define CVMX_CIU_SUM1_PPX_IP4(offset) (CVMX_ADD_IO_SEG(0x0001070000008400ull) + ((offset) & 15) * 8)
  169. #define CVMX_CIU_SUM2_IOX_INT(offset) (CVMX_ADD_IO_SEG(0x0001070000008E00ull) + ((offset) & 1) * 8)
  170. #define CVMX_CIU_SUM2_PPX_IP2(offset) (CVMX_ADD_IO_SEG(0x0001070000008800ull) + ((offset) & 15) * 8)
  171. #define CVMX_CIU_SUM2_PPX_IP3(offset) (CVMX_ADD_IO_SEG(0x0001070000008A00ull) + ((offset) & 15) * 8)
  172. #define CVMX_CIU_SUM2_PPX_IP4(offset) (CVMX_ADD_IO_SEG(0x0001070000008C00ull) + ((offset) & 15) * 8)
  173. #define CVMX_CIU_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001070000000480ull) + ((offset) & 15) * 8)
  174. #define CVMX_CIU_TIM_MULTI_CAST (CVMX_ADD_IO_SEG(0x000107000000C200ull))
  175. static inline uint64_t CVMX_CIU_WDOGX(unsigned long offset)
  176. {
  177. switch (cvmx_get_octeon_family()) {
  178. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  179. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  180. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  181. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  182. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  183. case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
  184. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  185. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  186. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  187. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  188. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  189. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  190. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  191. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  192. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  193. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  194. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  195. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  196. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  197. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  198. return CVMX_ADD_IO_SEG(0x0001070100100000ull) + (offset) * 8;
  199. case OCTEON_CNF75XX & OCTEON_FAMILY_MASK:
  200. case OCTEON_CN73XX & OCTEON_FAMILY_MASK:
  201. case OCTEON_CN78XX & OCTEON_FAMILY_MASK:
  202. return CVMX_ADD_IO_SEG(0x0001010000020000ull) + (offset) * 8;
  203. }
  204. return CVMX_ADD_IO_SEG(0x0001070000000500ull) + (offset) * 8;
  205. }
  206. union cvmx_ciu_bist {
  207. uint64_t u64;
  208. struct cvmx_ciu_bist_s {
  209. #ifdef __BIG_ENDIAN_BITFIELD
  210. uint64_t reserved_7_63:57;
  211. uint64_t bist:7;
  212. #else
  213. uint64_t bist:7;
  214. uint64_t reserved_7_63:57;
  215. #endif
  216. } s;
  217. struct cvmx_ciu_bist_cn30xx {
  218. #ifdef __BIG_ENDIAN_BITFIELD
  219. uint64_t reserved_4_63:60;
  220. uint64_t bist:4;
  221. #else
  222. uint64_t bist:4;
  223. uint64_t reserved_4_63:60;
  224. #endif
  225. } cn30xx;
  226. struct cvmx_ciu_bist_cn30xx cn31xx;
  227. struct cvmx_ciu_bist_cn30xx cn38xx;
  228. struct cvmx_ciu_bist_cn30xx cn38xxp2;
  229. struct cvmx_ciu_bist_cn50xx {
  230. #ifdef __BIG_ENDIAN_BITFIELD
  231. uint64_t reserved_2_63:62;
  232. uint64_t bist:2;
  233. #else
  234. uint64_t bist:2;
  235. uint64_t reserved_2_63:62;
  236. #endif
  237. } cn50xx;
  238. struct cvmx_ciu_bist_cn52xx {
  239. #ifdef __BIG_ENDIAN_BITFIELD
  240. uint64_t reserved_3_63:61;
  241. uint64_t bist:3;
  242. #else
  243. uint64_t bist:3;
  244. uint64_t reserved_3_63:61;
  245. #endif
  246. } cn52xx;
  247. struct cvmx_ciu_bist_cn52xx cn52xxp1;
  248. struct cvmx_ciu_bist_cn30xx cn56xx;
  249. struct cvmx_ciu_bist_cn30xx cn56xxp1;
  250. struct cvmx_ciu_bist_cn30xx cn58xx;
  251. struct cvmx_ciu_bist_cn30xx cn58xxp1;
  252. struct cvmx_ciu_bist_cn61xx {
  253. #ifdef __BIG_ENDIAN_BITFIELD
  254. uint64_t reserved_6_63:58;
  255. uint64_t bist:6;
  256. #else
  257. uint64_t bist:6;
  258. uint64_t reserved_6_63:58;
  259. #endif
  260. } cn61xx;
  261. struct cvmx_ciu_bist_cn63xx {
  262. #ifdef __BIG_ENDIAN_BITFIELD
  263. uint64_t reserved_5_63:59;
  264. uint64_t bist:5;
  265. #else
  266. uint64_t bist:5;
  267. uint64_t reserved_5_63:59;
  268. #endif
  269. } cn63xx;
  270. struct cvmx_ciu_bist_cn63xx cn63xxp1;
  271. struct cvmx_ciu_bist_cn61xx cn66xx;
  272. struct cvmx_ciu_bist_s cn68xx;
  273. struct cvmx_ciu_bist_s cn68xxp1;
  274. struct cvmx_ciu_bist_cn61xx cnf71xx;
  275. };
  276. union cvmx_ciu_block_int {
  277. uint64_t u64;
  278. struct cvmx_ciu_block_int_s {
  279. #ifdef __BIG_ENDIAN_BITFIELD
  280. uint64_t reserved_62_63:2;
  281. uint64_t srio3:1;
  282. uint64_t srio2:1;
  283. uint64_t reserved_43_59:17;
  284. uint64_t ptp:1;
  285. uint64_t dpi:1;
  286. uint64_t dfm:1;
  287. uint64_t reserved_34_39:6;
  288. uint64_t srio1:1;
  289. uint64_t srio0:1;
  290. uint64_t reserved_31_31:1;
  291. uint64_t iob:1;
  292. uint64_t reserved_29_29:1;
  293. uint64_t agl:1;
  294. uint64_t reserved_27_27:1;
  295. uint64_t pem1:1;
  296. uint64_t pem0:1;
  297. uint64_t reserved_24_24:1;
  298. uint64_t asxpcs1:1;
  299. uint64_t asxpcs0:1;
  300. uint64_t reserved_21_21:1;
  301. uint64_t pip:1;
  302. uint64_t reserved_18_19:2;
  303. uint64_t lmc0:1;
  304. uint64_t l2c:1;
  305. uint64_t reserved_15_15:1;
  306. uint64_t rad:1;
  307. uint64_t usb:1;
  308. uint64_t pow:1;
  309. uint64_t tim:1;
  310. uint64_t pko:1;
  311. uint64_t ipd:1;
  312. uint64_t reserved_8_8:1;
  313. uint64_t zip:1;
  314. uint64_t dfa:1;
  315. uint64_t fpa:1;
  316. uint64_t key:1;
  317. uint64_t sli:1;
  318. uint64_t gmx1:1;
  319. uint64_t gmx0:1;
  320. uint64_t mio:1;
  321. #else
  322. uint64_t mio:1;
  323. uint64_t gmx0:1;
  324. uint64_t gmx1:1;
  325. uint64_t sli:1;
  326. uint64_t key:1;
  327. uint64_t fpa:1;
  328. uint64_t dfa:1;
  329. uint64_t zip:1;
  330. uint64_t reserved_8_8:1;
  331. uint64_t ipd:1;
  332. uint64_t pko:1;
  333. uint64_t tim:1;
  334. uint64_t pow:1;
  335. uint64_t usb:1;
  336. uint64_t rad:1;
  337. uint64_t reserved_15_15:1;
  338. uint64_t l2c:1;
  339. uint64_t lmc0:1;
  340. uint64_t reserved_18_19:2;
  341. uint64_t pip:1;
  342. uint64_t reserved_21_21:1;
  343. uint64_t asxpcs0:1;
  344. uint64_t asxpcs1:1;
  345. uint64_t reserved_24_24:1;
  346. uint64_t pem0:1;
  347. uint64_t pem1:1;
  348. uint64_t reserved_27_27:1;
  349. uint64_t agl:1;
  350. uint64_t reserved_29_29:1;
  351. uint64_t iob:1;
  352. uint64_t reserved_31_31:1;
  353. uint64_t srio0:1;
  354. uint64_t srio1:1;
  355. uint64_t reserved_34_39:6;
  356. uint64_t dfm:1;
  357. uint64_t dpi:1;
  358. uint64_t ptp:1;
  359. uint64_t reserved_43_59:17;
  360. uint64_t srio2:1;
  361. uint64_t srio3:1;
  362. uint64_t reserved_62_63:2;
  363. #endif
  364. } s;
  365. struct cvmx_ciu_block_int_cn61xx {
  366. #ifdef __BIG_ENDIAN_BITFIELD
  367. uint64_t reserved_43_63:21;
  368. uint64_t ptp:1;
  369. uint64_t dpi:1;
  370. uint64_t reserved_31_40:10;
  371. uint64_t iob:1;
  372. uint64_t reserved_29_29:1;
  373. uint64_t agl:1;
  374. uint64_t reserved_27_27:1;
  375. uint64_t pem1:1;
  376. uint64_t pem0:1;
  377. uint64_t reserved_24_24:1;
  378. uint64_t asxpcs1:1;
  379. uint64_t asxpcs0:1;
  380. uint64_t reserved_21_21:1;
  381. uint64_t pip:1;
  382. uint64_t reserved_18_19:2;
  383. uint64_t lmc0:1;
  384. uint64_t l2c:1;
  385. uint64_t reserved_15_15:1;
  386. uint64_t rad:1;
  387. uint64_t usb:1;
  388. uint64_t pow:1;
  389. uint64_t tim:1;
  390. uint64_t pko:1;
  391. uint64_t ipd:1;
  392. uint64_t reserved_8_8:1;
  393. uint64_t zip:1;
  394. uint64_t dfa:1;
  395. uint64_t fpa:1;
  396. uint64_t key:1;
  397. uint64_t sli:1;
  398. uint64_t gmx1:1;
  399. uint64_t gmx0:1;
  400. uint64_t mio:1;
  401. #else
  402. uint64_t mio:1;
  403. uint64_t gmx0:1;
  404. uint64_t gmx1:1;
  405. uint64_t sli:1;
  406. uint64_t key:1;
  407. uint64_t fpa:1;
  408. uint64_t dfa:1;
  409. uint64_t zip:1;
  410. uint64_t reserved_8_8:1;
  411. uint64_t ipd:1;
  412. uint64_t pko:1;
  413. uint64_t tim:1;
  414. uint64_t pow:1;
  415. uint64_t usb:1;
  416. uint64_t rad:1;
  417. uint64_t reserved_15_15:1;
  418. uint64_t l2c:1;
  419. uint64_t lmc0:1;
  420. uint64_t reserved_18_19:2;
  421. uint64_t pip:1;
  422. uint64_t reserved_21_21:1;
  423. uint64_t asxpcs0:1;
  424. uint64_t asxpcs1:1;
  425. uint64_t reserved_24_24:1;
  426. uint64_t pem0:1;
  427. uint64_t pem1:1;
  428. uint64_t reserved_27_27:1;
  429. uint64_t agl:1;
  430. uint64_t reserved_29_29:1;
  431. uint64_t iob:1;
  432. uint64_t reserved_31_40:10;
  433. uint64_t dpi:1;
  434. uint64_t ptp:1;
  435. uint64_t reserved_43_63:21;
  436. #endif
  437. } cn61xx;
  438. struct cvmx_ciu_block_int_cn63xx {
  439. #ifdef __BIG_ENDIAN_BITFIELD
  440. uint64_t reserved_43_63:21;
  441. uint64_t ptp:1;
  442. uint64_t dpi:1;
  443. uint64_t dfm:1;
  444. uint64_t reserved_34_39:6;
  445. uint64_t srio1:1;
  446. uint64_t srio0:1;
  447. uint64_t reserved_31_31:1;
  448. uint64_t iob:1;
  449. uint64_t reserved_29_29:1;
  450. uint64_t agl:1;
  451. uint64_t reserved_27_27:1;
  452. uint64_t pem1:1;
  453. uint64_t pem0:1;
  454. uint64_t reserved_23_24:2;
  455. uint64_t asxpcs0:1;
  456. uint64_t reserved_21_21:1;
  457. uint64_t pip:1;
  458. uint64_t reserved_18_19:2;
  459. uint64_t lmc0:1;
  460. uint64_t l2c:1;
  461. uint64_t reserved_15_15:1;
  462. uint64_t rad:1;
  463. uint64_t usb:1;
  464. uint64_t pow:1;
  465. uint64_t tim:1;
  466. uint64_t pko:1;
  467. uint64_t ipd:1;
  468. uint64_t reserved_8_8:1;
  469. uint64_t zip:1;
  470. uint64_t dfa:1;
  471. uint64_t fpa:1;
  472. uint64_t key:1;
  473. uint64_t sli:1;
  474. uint64_t reserved_2_2:1;
  475. uint64_t gmx0:1;
  476. uint64_t mio:1;
  477. #else
  478. uint64_t mio:1;
  479. uint64_t gmx0:1;
  480. uint64_t reserved_2_2:1;
  481. uint64_t sli:1;
  482. uint64_t key:1;
  483. uint64_t fpa:1;
  484. uint64_t dfa:1;
  485. uint64_t zip:1;
  486. uint64_t reserved_8_8:1;
  487. uint64_t ipd:1;
  488. uint64_t pko:1;
  489. uint64_t tim:1;
  490. uint64_t pow:1;
  491. uint64_t usb:1;
  492. uint64_t rad:1;
  493. uint64_t reserved_15_15:1;
  494. uint64_t l2c:1;
  495. uint64_t lmc0:1;
  496. uint64_t reserved_18_19:2;
  497. uint64_t pip:1;
  498. uint64_t reserved_21_21:1;
  499. uint64_t asxpcs0:1;
  500. uint64_t reserved_23_24:2;
  501. uint64_t pem0:1;
  502. uint64_t pem1:1;
  503. uint64_t reserved_27_27:1;
  504. uint64_t agl:1;
  505. uint64_t reserved_29_29:1;
  506. uint64_t iob:1;
  507. uint64_t reserved_31_31:1;
  508. uint64_t srio0:1;
  509. uint64_t srio1:1;
  510. uint64_t reserved_34_39:6;
  511. uint64_t dfm:1;
  512. uint64_t dpi:1;
  513. uint64_t ptp:1;
  514. uint64_t reserved_43_63:21;
  515. #endif
  516. } cn63xx;
  517. struct cvmx_ciu_block_int_cn63xx cn63xxp1;
  518. struct cvmx_ciu_block_int_cn66xx {
  519. #ifdef __BIG_ENDIAN_BITFIELD
  520. uint64_t reserved_62_63:2;
  521. uint64_t srio3:1;
  522. uint64_t srio2:1;
  523. uint64_t reserved_43_59:17;
  524. uint64_t ptp:1;
  525. uint64_t dpi:1;
  526. uint64_t dfm:1;
  527. uint64_t reserved_33_39:7;
  528. uint64_t srio0:1;
  529. uint64_t reserved_31_31:1;
  530. uint64_t iob:1;
  531. uint64_t reserved_29_29:1;
  532. uint64_t agl:1;
  533. uint64_t reserved_27_27:1;
  534. uint64_t pem1:1;
  535. uint64_t pem0:1;
  536. uint64_t reserved_24_24:1;
  537. uint64_t asxpcs1:1;
  538. uint64_t asxpcs0:1;
  539. uint64_t reserved_21_21:1;
  540. uint64_t pip:1;
  541. uint64_t reserved_18_19:2;
  542. uint64_t lmc0:1;
  543. uint64_t l2c:1;
  544. uint64_t reserved_15_15:1;
  545. uint64_t rad:1;
  546. uint64_t usb:1;
  547. uint64_t pow:1;
  548. uint64_t tim:1;
  549. uint64_t pko:1;
  550. uint64_t ipd:1;
  551. uint64_t reserved_8_8:1;
  552. uint64_t zip:1;
  553. uint64_t dfa:1;
  554. uint64_t fpa:1;
  555. uint64_t key:1;
  556. uint64_t sli:1;
  557. uint64_t gmx1:1;
  558. uint64_t gmx0:1;
  559. uint64_t mio:1;
  560. #else
  561. uint64_t mio:1;
  562. uint64_t gmx0:1;
  563. uint64_t gmx1:1;
  564. uint64_t sli:1;
  565. uint64_t key:1;
  566. uint64_t fpa:1;
  567. uint64_t dfa:1;
  568. uint64_t zip:1;
  569. uint64_t reserved_8_8:1;
  570. uint64_t ipd:1;
  571. uint64_t pko:1;
  572. uint64_t tim:1;
  573. uint64_t pow:1;
  574. uint64_t usb:1;
  575. uint64_t rad:1;
  576. uint64_t reserved_15_15:1;
  577. uint64_t l2c:1;
  578. uint64_t lmc0:1;
  579. uint64_t reserved_18_19:2;
  580. uint64_t pip:1;
  581. uint64_t reserved_21_21:1;
  582. uint64_t asxpcs0:1;
  583. uint64_t asxpcs1:1;
  584. uint64_t reserved_24_24:1;
  585. uint64_t pem0:1;
  586. uint64_t pem1:1;
  587. uint64_t reserved_27_27:1;
  588. uint64_t agl:1;
  589. uint64_t reserved_29_29:1;
  590. uint64_t iob:1;
  591. uint64_t reserved_31_31:1;
  592. uint64_t srio0:1;
  593. uint64_t reserved_33_39:7;
  594. uint64_t dfm:1;
  595. uint64_t dpi:1;
  596. uint64_t ptp:1;
  597. uint64_t reserved_43_59:17;
  598. uint64_t srio2:1;
  599. uint64_t srio3:1;
  600. uint64_t reserved_62_63:2;
  601. #endif
  602. } cn66xx;
  603. struct cvmx_ciu_block_int_cnf71xx {
  604. #ifdef __BIG_ENDIAN_BITFIELD
  605. uint64_t reserved_43_63:21;
  606. uint64_t ptp:1;
  607. uint64_t dpi:1;
  608. uint64_t reserved_31_40:10;
  609. uint64_t iob:1;
  610. uint64_t reserved_27_29:3;
  611. uint64_t pem1:1;
  612. uint64_t pem0:1;
  613. uint64_t reserved_23_24:2;
  614. uint64_t asxpcs0:1;
  615. uint64_t reserved_21_21:1;
  616. uint64_t pip:1;
  617. uint64_t reserved_18_19:2;
  618. uint64_t lmc0:1;
  619. uint64_t l2c:1;
  620. uint64_t reserved_15_15:1;
  621. uint64_t rad:1;
  622. uint64_t usb:1;
  623. uint64_t pow:1;
  624. uint64_t tim:1;
  625. uint64_t pko:1;
  626. uint64_t ipd:1;
  627. uint64_t reserved_6_8:3;
  628. uint64_t fpa:1;
  629. uint64_t key:1;
  630. uint64_t sli:1;
  631. uint64_t reserved_2_2:1;
  632. uint64_t gmx0:1;
  633. uint64_t mio:1;
  634. #else
  635. uint64_t mio:1;
  636. uint64_t gmx0:1;
  637. uint64_t reserved_2_2:1;
  638. uint64_t sli:1;
  639. uint64_t key:1;
  640. uint64_t fpa:1;
  641. uint64_t reserved_6_8:3;
  642. uint64_t ipd:1;
  643. uint64_t pko:1;
  644. uint64_t tim:1;
  645. uint64_t pow:1;
  646. uint64_t usb:1;
  647. uint64_t rad:1;
  648. uint64_t reserved_15_15:1;
  649. uint64_t l2c:1;
  650. uint64_t lmc0:1;
  651. uint64_t reserved_18_19:2;
  652. uint64_t pip:1;
  653. uint64_t reserved_21_21:1;
  654. uint64_t asxpcs0:1;
  655. uint64_t reserved_23_24:2;
  656. uint64_t pem0:1;
  657. uint64_t pem1:1;
  658. uint64_t reserved_27_29:3;
  659. uint64_t iob:1;
  660. uint64_t reserved_31_40:10;
  661. uint64_t dpi:1;
  662. uint64_t ptp:1;
  663. uint64_t reserved_43_63:21;
  664. #endif
  665. } cnf71xx;
  666. };
  667. union cvmx_ciu_dint {
  668. uint64_t u64;
  669. struct cvmx_ciu_dint_s {
  670. #ifdef __BIG_ENDIAN_BITFIELD
  671. uint64_t reserved_32_63:32;
  672. uint64_t dint:32;
  673. #else
  674. uint64_t dint:32;
  675. uint64_t reserved_32_63:32;
  676. #endif
  677. } s;
  678. struct cvmx_ciu_dint_cn30xx {
  679. #ifdef __BIG_ENDIAN_BITFIELD
  680. uint64_t reserved_1_63:63;
  681. uint64_t dint:1;
  682. #else
  683. uint64_t dint:1;
  684. uint64_t reserved_1_63:63;
  685. #endif
  686. } cn30xx;
  687. struct cvmx_ciu_dint_cn31xx {
  688. #ifdef __BIG_ENDIAN_BITFIELD
  689. uint64_t reserved_2_63:62;
  690. uint64_t dint:2;
  691. #else
  692. uint64_t dint:2;
  693. uint64_t reserved_2_63:62;
  694. #endif
  695. } cn31xx;
  696. struct cvmx_ciu_dint_cn38xx {
  697. #ifdef __BIG_ENDIAN_BITFIELD
  698. uint64_t reserved_16_63:48;
  699. uint64_t dint:16;
  700. #else
  701. uint64_t dint:16;
  702. uint64_t reserved_16_63:48;
  703. #endif
  704. } cn38xx;
  705. struct cvmx_ciu_dint_cn38xx cn38xxp2;
  706. struct cvmx_ciu_dint_cn31xx cn50xx;
  707. struct cvmx_ciu_dint_cn52xx {
  708. #ifdef __BIG_ENDIAN_BITFIELD
  709. uint64_t reserved_4_63:60;
  710. uint64_t dint:4;
  711. #else
  712. uint64_t dint:4;
  713. uint64_t reserved_4_63:60;
  714. #endif
  715. } cn52xx;
  716. struct cvmx_ciu_dint_cn52xx cn52xxp1;
  717. struct cvmx_ciu_dint_cn56xx {
  718. #ifdef __BIG_ENDIAN_BITFIELD
  719. uint64_t reserved_12_63:52;
  720. uint64_t dint:12;
  721. #else
  722. uint64_t dint:12;
  723. uint64_t reserved_12_63:52;
  724. #endif
  725. } cn56xx;
  726. struct cvmx_ciu_dint_cn56xx cn56xxp1;
  727. struct cvmx_ciu_dint_cn38xx cn58xx;
  728. struct cvmx_ciu_dint_cn38xx cn58xxp1;
  729. struct cvmx_ciu_dint_cn52xx cn61xx;
  730. struct cvmx_ciu_dint_cn63xx {
  731. #ifdef __BIG_ENDIAN_BITFIELD
  732. uint64_t reserved_6_63:58;
  733. uint64_t dint:6;
  734. #else
  735. uint64_t dint:6;
  736. uint64_t reserved_6_63:58;
  737. #endif
  738. } cn63xx;
  739. struct cvmx_ciu_dint_cn63xx cn63xxp1;
  740. struct cvmx_ciu_dint_cn66xx {
  741. #ifdef __BIG_ENDIAN_BITFIELD
  742. uint64_t reserved_10_63:54;
  743. uint64_t dint:10;
  744. #else
  745. uint64_t dint:10;
  746. uint64_t reserved_10_63:54;
  747. #endif
  748. } cn66xx;
  749. struct cvmx_ciu_dint_s cn68xx;
  750. struct cvmx_ciu_dint_s cn68xxp1;
  751. struct cvmx_ciu_dint_cn52xx cnf71xx;
  752. };
  753. union cvmx_ciu_en2_iox_int {
  754. uint64_t u64;
  755. struct cvmx_ciu_en2_iox_int_s {
  756. #ifdef __BIG_ENDIAN_BITFIELD
  757. uint64_t reserved_15_63:49;
  758. uint64_t endor:2;
  759. uint64_t eoi:1;
  760. uint64_t reserved_10_11:2;
  761. uint64_t timer:6;
  762. uint64_t reserved_0_3:4;
  763. #else
  764. uint64_t reserved_0_3:4;
  765. uint64_t timer:6;
  766. uint64_t reserved_10_11:2;
  767. uint64_t eoi:1;
  768. uint64_t endor:2;
  769. uint64_t reserved_15_63:49;
  770. #endif
  771. } s;
  772. struct cvmx_ciu_en2_iox_int_cn61xx {
  773. #ifdef __BIG_ENDIAN_BITFIELD
  774. uint64_t reserved_10_63:54;
  775. uint64_t timer:6;
  776. uint64_t reserved_0_3:4;
  777. #else
  778. uint64_t reserved_0_3:4;
  779. uint64_t timer:6;
  780. uint64_t reserved_10_63:54;
  781. #endif
  782. } cn61xx;
  783. struct cvmx_ciu_en2_iox_int_cn61xx cn66xx;
  784. struct cvmx_ciu_en2_iox_int_s cnf71xx;
  785. };
  786. union cvmx_ciu_en2_iox_int_w1c {
  787. uint64_t u64;
  788. struct cvmx_ciu_en2_iox_int_w1c_s {
  789. #ifdef __BIG_ENDIAN_BITFIELD
  790. uint64_t reserved_15_63:49;
  791. uint64_t endor:2;
  792. uint64_t eoi:1;
  793. uint64_t reserved_10_11:2;
  794. uint64_t timer:6;
  795. uint64_t reserved_0_3:4;
  796. #else
  797. uint64_t reserved_0_3:4;
  798. uint64_t timer:6;
  799. uint64_t reserved_10_11:2;
  800. uint64_t eoi:1;
  801. uint64_t endor:2;
  802. uint64_t reserved_15_63:49;
  803. #endif
  804. } s;
  805. struct cvmx_ciu_en2_iox_int_w1c_cn61xx {
  806. #ifdef __BIG_ENDIAN_BITFIELD
  807. uint64_t reserved_10_63:54;
  808. uint64_t timer:6;
  809. uint64_t reserved_0_3:4;
  810. #else
  811. uint64_t reserved_0_3:4;
  812. uint64_t timer:6;
  813. uint64_t reserved_10_63:54;
  814. #endif
  815. } cn61xx;
  816. struct cvmx_ciu_en2_iox_int_w1c_cn61xx cn66xx;
  817. struct cvmx_ciu_en2_iox_int_w1c_s cnf71xx;
  818. };
  819. union cvmx_ciu_en2_iox_int_w1s {
  820. uint64_t u64;
  821. struct cvmx_ciu_en2_iox_int_w1s_s {
  822. #ifdef __BIG_ENDIAN_BITFIELD
  823. uint64_t reserved_15_63:49;
  824. uint64_t endor:2;
  825. uint64_t eoi:1;
  826. uint64_t reserved_10_11:2;
  827. uint64_t timer:6;
  828. uint64_t reserved_0_3:4;
  829. #else
  830. uint64_t reserved_0_3:4;
  831. uint64_t timer:6;
  832. uint64_t reserved_10_11:2;
  833. uint64_t eoi:1;
  834. uint64_t endor:2;
  835. uint64_t reserved_15_63:49;
  836. #endif
  837. } s;
  838. struct cvmx_ciu_en2_iox_int_w1s_cn61xx {
  839. #ifdef __BIG_ENDIAN_BITFIELD
  840. uint64_t reserved_10_63:54;
  841. uint64_t timer:6;
  842. uint64_t reserved_0_3:4;
  843. #else
  844. uint64_t reserved_0_3:4;
  845. uint64_t timer:6;
  846. uint64_t reserved_10_63:54;
  847. #endif
  848. } cn61xx;
  849. struct cvmx_ciu_en2_iox_int_w1s_cn61xx cn66xx;
  850. struct cvmx_ciu_en2_iox_int_w1s_s cnf71xx;
  851. };
  852. union cvmx_ciu_en2_ppx_ip2 {
  853. uint64_t u64;
  854. struct cvmx_ciu_en2_ppx_ip2_s {
  855. #ifdef __BIG_ENDIAN_BITFIELD
  856. uint64_t reserved_15_63:49;
  857. uint64_t endor:2;
  858. uint64_t eoi:1;
  859. uint64_t reserved_10_11:2;
  860. uint64_t timer:6;
  861. uint64_t reserved_0_3:4;
  862. #else
  863. uint64_t reserved_0_3:4;
  864. uint64_t timer:6;
  865. uint64_t reserved_10_11:2;
  866. uint64_t eoi:1;
  867. uint64_t endor:2;
  868. uint64_t reserved_15_63:49;
  869. #endif
  870. } s;
  871. struct cvmx_ciu_en2_ppx_ip2_cn61xx {
  872. #ifdef __BIG_ENDIAN_BITFIELD
  873. uint64_t reserved_10_63:54;
  874. uint64_t timer:6;
  875. uint64_t reserved_0_3:4;
  876. #else
  877. uint64_t reserved_0_3:4;
  878. uint64_t timer:6;
  879. uint64_t reserved_10_63:54;
  880. #endif
  881. } cn61xx;
  882. struct cvmx_ciu_en2_ppx_ip2_cn61xx cn66xx;
  883. struct cvmx_ciu_en2_ppx_ip2_s cnf71xx;
  884. };
  885. union cvmx_ciu_en2_ppx_ip2_w1c {
  886. uint64_t u64;
  887. struct cvmx_ciu_en2_ppx_ip2_w1c_s {
  888. #ifdef __BIG_ENDIAN_BITFIELD
  889. uint64_t reserved_15_63:49;
  890. uint64_t endor:2;
  891. uint64_t eoi:1;
  892. uint64_t reserved_10_11:2;
  893. uint64_t timer:6;
  894. uint64_t reserved_0_3:4;
  895. #else
  896. uint64_t reserved_0_3:4;
  897. uint64_t timer:6;
  898. uint64_t reserved_10_11:2;
  899. uint64_t eoi:1;
  900. uint64_t endor:2;
  901. uint64_t reserved_15_63:49;
  902. #endif
  903. } s;
  904. struct cvmx_ciu_en2_ppx_ip2_w1c_cn61xx {
  905. #ifdef __BIG_ENDIAN_BITFIELD
  906. uint64_t reserved_10_63:54;
  907. uint64_t timer:6;
  908. uint64_t reserved_0_3:4;
  909. #else
  910. uint64_t reserved_0_3:4;
  911. uint64_t timer:6;
  912. uint64_t reserved_10_63:54;
  913. #endif
  914. } cn61xx;
  915. struct cvmx_ciu_en2_ppx_ip2_w1c_cn61xx cn66xx;
  916. struct cvmx_ciu_en2_ppx_ip2_w1c_s cnf71xx;
  917. };
  918. union cvmx_ciu_en2_ppx_ip2_w1s {
  919. uint64_t u64;
  920. struct cvmx_ciu_en2_ppx_ip2_w1s_s {
  921. #ifdef __BIG_ENDIAN_BITFIELD
  922. uint64_t reserved_15_63:49;
  923. uint64_t endor:2;
  924. uint64_t eoi:1;
  925. uint64_t reserved_10_11:2;
  926. uint64_t timer:6;
  927. uint64_t reserved_0_3:4;
  928. #else
  929. uint64_t reserved_0_3:4;
  930. uint64_t timer:6;
  931. uint64_t reserved_10_11:2;
  932. uint64_t eoi:1;
  933. uint64_t endor:2;
  934. uint64_t reserved_15_63:49;
  935. #endif
  936. } s;
  937. struct cvmx_ciu_en2_ppx_ip2_w1s_cn61xx {
  938. #ifdef __BIG_ENDIAN_BITFIELD
  939. uint64_t reserved_10_63:54;
  940. uint64_t timer:6;
  941. uint64_t reserved_0_3:4;
  942. #else
  943. uint64_t reserved_0_3:4;
  944. uint64_t timer:6;
  945. uint64_t reserved_10_63:54;
  946. #endif
  947. } cn61xx;
  948. struct cvmx_ciu_en2_ppx_ip2_w1s_cn61xx cn66xx;
  949. struct cvmx_ciu_en2_ppx_ip2_w1s_s cnf71xx;
  950. };
  951. union cvmx_ciu_en2_ppx_ip3 {
  952. uint64_t u64;
  953. struct cvmx_ciu_en2_ppx_ip3_s {
  954. #ifdef __BIG_ENDIAN_BITFIELD
  955. uint64_t reserved_15_63:49;
  956. uint64_t endor:2;
  957. uint64_t eoi:1;
  958. uint64_t reserved_10_11:2;
  959. uint64_t timer:6;
  960. uint64_t reserved_0_3:4;
  961. #else
  962. uint64_t reserved_0_3:4;
  963. uint64_t timer:6;
  964. uint64_t reserved_10_11:2;
  965. uint64_t eoi:1;
  966. uint64_t endor:2;
  967. uint64_t reserved_15_63:49;
  968. #endif
  969. } s;
  970. struct cvmx_ciu_en2_ppx_ip3_cn61xx {
  971. #ifdef __BIG_ENDIAN_BITFIELD
  972. uint64_t reserved_10_63:54;
  973. uint64_t timer:6;
  974. uint64_t reserved_0_3:4;
  975. #else
  976. uint64_t reserved_0_3:4;
  977. uint64_t timer:6;
  978. uint64_t reserved_10_63:54;
  979. #endif
  980. } cn61xx;
  981. struct cvmx_ciu_en2_ppx_ip3_cn61xx cn66xx;
  982. struct cvmx_ciu_en2_ppx_ip3_s cnf71xx;
  983. };
  984. union cvmx_ciu_en2_ppx_ip3_w1c {
  985. uint64_t u64;
  986. struct cvmx_ciu_en2_ppx_ip3_w1c_s {
  987. #ifdef __BIG_ENDIAN_BITFIELD
  988. uint64_t reserved_15_63:49;
  989. uint64_t endor:2;
  990. uint64_t eoi:1;
  991. uint64_t reserved_10_11:2;
  992. uint64_t timer:6;
  993. uint64_t reserved_0_3:4;
  994. #else
  995. uint64_t reserved_0_3:4;
  996. uint64_t timer:6;
  997. uint64_t reserved_10_11:2;
  998. uint64_t eoi:1;
  999. uint64_t endor:2;
  1000. uint64_t reserved_15_63:49;
  1001. #endif
  1002. } s;
  1003. struct cvmx_ciu_en2_ppx_ip3_w1c_cn61xx {
  1004. #ifdef __BIG_ENDIAN_BITFIELD
  1005. uint64_t reserved_10_63:54;
  1006. uint64_t timer:6;
  1007. uint64_t reserved_0_3:4;
  1008. #else
  1009. uint64_t reserved_0_3:4;
  1010. uint64_t timer:6;
  1011. uint64_t reserved_10_63:54;
  1012. #endif
  1013. } cn61xx;
  1014. struct cvmx_ciu_en2_ppx_ip3_w1c_cn61xx cn66xx;
  1015. struct cvmx_ciu_en2_ppx_ip3_w1c_s cnf71xx;
  1016. };
  1017. union cvmx_ciu_en2_ppx_ip3_w1s {
  1018. uint64_t u64;
  1019. struct cvmx_ciu_en2_ppx_ip3_w1s_s {
  1020. #ifdef __BIG_ENDIAN_BITFIELD
  1021. uint64_t reserved_15_63:49;
  1022. uint64_t endor:2;
  1023. uint64_t eoi:1;
  1024. uint64_t reserved_10_11:2;
  1025. uint64_t timer:6;
  1026. uint64_t reserved_0_3:4;
  1027. #else
  1028. uint64_t reserved_0_3:4;
  1029. uint64_t timer:6;
  1030. uint64_t reserved_10_11:2;
  1031. uint64_t eoi:1;
  1032. uint64_t endor:2;
  1033. uint64_t reserved_15_63:49;
  1034. #endif
  1035. } s;
  1036. struct cvmx_ciu_en2_ppx_ip3_w1s_cn61xx {
  1037. #ifdef __BIG_ENDIAN_BITFIELD
  1038. uint64_t reserved_10_63:54;
  1039. uint64_t timer:6;
  1040. uint64_t reserved_0_3:4;
  1041. #else
  1042. uint64_t reserved_0_3:4;
  1043. uint64_t timer:6;
  1044. uint64_t reserved_10_63:54;
  1045. #endif
  1046. } cn61xx;
  1047. struct cvmx_ciu_en2_ppx_ip3_w1s_cn61xx cn66xx;
  1048. struct cvmx_ciu_en2_ppx_ip3_w1s_s cnf71xx;
  1049. };
  1050. union cvmx_ciu_en2_ppx_ip4 {
  1051. uint64_t u64;
  1052. struct cvmx_ciu_en2_ppx_ip4_s {
  1053. #ifdef __BIG_ENDIAN_BITFIELD
  1054. uint64_t reserved_15_63:49;
  1055. uint64_t endor:2;
  1056. uint64_t eoi:1;
  1057. uint64_t reserved_10_11:2;
  1058. uint64_t timer:6;
  1059. uint64_t reserved_0_3:4;
  1060. #else
  1061. uint64_t reserved_0_3:4;
  1062. uint64_t timer:6;
  1063. uint64_t reserved_10_11:2;
  1064. uint64_t eoi:1;
  1065. uint64_t endor:2;
  1066. uint64_t reserved_15_63:49;
  1067. #endif
  1068. } s;
  1069. struct cvmx_ciu_en2_ppx_ip4_cn61xx {
  1070. #ifdef __BIG_ENDIAN_BITFIELD
  1071. uint64_t reserved_10_63:54;
  1072. uint64_t timer:6;
  1073. uint64_t reserved_0_3:4;
  1074. #else
  1075. uint64_t reserved_0_3:4;
  1076. uint64_t timer:6;
  1077. uint64_t reserved_10_63:54;
  1078. #endif
  1079. } cn61xx;
  1080. struct cvmx_ciu_en2_ppx_ip4_cn61xx cn66xx;
  1081. struct cvmx_ciu_en2_ppx_ip4_s cnf71xx;
  1082. };
  1083. union cvmx_ciu_en2_ppx_ip4_w1c {
  1084. uint64_t u64;
  1085. struct cvmx_ciu_en2_ppx_ip4_w1c_s {
  1086. #ifdef __BIG_ENDIAN_BITFIELD
  1087. uint64_t reserved_15_63:49;
  1088. uint64_t endor:2;
  1089. uint64_t eoi:1;
  1090. uint64_t reserved_10_11:2;
  1091. uint64_t timer:6;
  1092. uint64_t reserved_0_3:4;
  1093. #else
  1094. uint64_t reserved_0_3:4;
  1095. uint64_t timer:6;
  1096. uint64_t reserved_10_11:2;
  1097. uint64_t eoi:1;
  1098. uint64_t endor:2;
  1099. uint64_t reserved_15_63:49;
  1100. #endif
  1101. } s;
  1102. struct cvmx_ciu_en2_ppx_ip4_w1c_cn61xx {
  1103. #ifdef __BIG_ENDIAN_BITFIELD
  1104. uint64_t reserved_10_63:54;
  1105. uint64_t timer:6;
  1106. uint64_t reserved_0_3:4;
  1107. #else
  1108. uint64_t reserved_0_3:4;
  1109. uint64_t timer:6;
  1110. uint64_t reserved_10_63:54;
  1111. #endif
  1112. } cn61xx;
  1113. struct cvmx_ciu_en2_ppx_ip4_w1c_cn61xx cn66xx;
  1114. struct cvmx_ciu_en2_ppx_ip4_w1c_s cnf71xx;
  1115. };
  1116. union cvmx_ciu_en2_ppx_ip4_w1s {
  1117. uint64_t u64;
  1118. struct cvmx_ciu_en2_ppx_ip4_w1s_s {
  1119. #ifdef __BIG_ENDIAN_BITFIELD
  1120. uint64_t reserved_15_63:49;
  1121. uint64_t endor:2;
  1122. uint64_t eoi:1;
  1123. uint64_t reserved_10_11:2;
  1124. uint64_t timer:6;
  1125. uint64_t reserved_0_3:4;
  1126. #else
  1127. uint64_t reserved_0_3:4;
  1128. uint64_t timer:6;
  1129. uint64_t reserved_10_11:2;
  1130. uint64_t eoi:1;
  1131. uint64_t endor:2;
  1132. uint64_t reserved_15_63:49;
  1133. #endif
  1134. } s;
  1135. struct cvmx_ciu_en2_ppx_ip4_w1s_cn61xx {
  1136. #ifdef __BIG_ENDIAN_BITFIELD
  1137. uint64_t reserved_10_63:54;
  1138. uint64_t timer:6;
  1139. uint64_t reserved_0_3:4;
  1140. #else
  1141. uint64_t reserved_0_3:4;
  1142. uint64_t timer:6;
  1143. uint64_t reserved_10_63:54;
  1144. #endif
  1145. } cn61xx;
  1146. struct cvmx_ciu_en2_ppx_ip4_w1s_cn61xx cn66xx;
  1147. struct cvmx_ciu_en2_ppx_ip4_w1s_s cnf71xx;
  1148. };
  1149. union cvmx_ciu_fuse {
  1150. uint64_t u64;
  1151. struct cvmx_ciu_fuse_s {
  1152. #ifdef __BIG_ENDIAN_BITFIELD
  1153. uint64_t reserved_32_63:32;
  1154. uint64_t fuse:32;
  1155. #else
  1156. uint64_t fuse:32;
  1157. uint64_t reserved_32_63:32;
  1158. #endif
  1159. } s;
  1160. struct cvmx_ciu_fuse_cn30xx {
  1161. #ifdef __BIG_ENDIAN_BITFIELD
  1162. uint64_t reserved_1_63:63;
  1163. uint64_t fuse:1;
  1164. #else
  1165. uint64_t fuse:1;
  1166. uint64_t reserved_1_63:63;
  1167. #endif
  1168. } cn30xx;
  1169. struct cvmx_ciu_fuse_cn31xx {
  1170. #ifdef __BIG_ENDIAN_BITFIELD
  1171. uint64_t reserved_2_63:62;
  1172. uint64_t fuse:2;
  1173. #else
  1174. uint64_t fuse:2;
  1175. uint64_t reserved_2_63:62;
  1176. #endif
  1177. } cn31xx;
  1178. struct cvmx_ciu_fuse_cn38xx {
  1179. #ifdef __BIG_ENDIAN_BITFIELD
  1180. uint64_t reserved_16_63:48;
  1181. uint64_t fuse:16;
  1182. #else
  1183. uint64_t fuse:16;
  1184. uint64_t reserved_16_63:48;
  1185. #endif
  1186. } cn38xx;
  1187. struct cvmx_ciu_fuse_cn38xx cn38xxp2;
  1188. struct cvmx_ciu_fuse_cn31xx cn50xx;
  1189. struct cvmx_ciu_fuse_cn52xx {
  1190. #ifdef __BIG_ENDIAN_BITFIELD
  1191. uint64_t reserved_4_63:60;
  1192. uint64_t fuse:4;
  1193. #else
  1194. uint64_t fuse:4;
  1195. uint64_t reserved_4_63:60;
  1196. #endif
  1197. } cn52xx;
  1198. struct cvmx_ciu_fuse_cn52xx cn52xxp1;
  1199. struct cvmx_ciu_fuse_cn56xx {
  1200. #ifdef __BIG_ENDIAN_BITFIELD
  1201. uint64_t reserved_12_63:52;
  1202. uint64_t fuse:12;
  1203. #else
  1204. uint64_t fuse:12;
  1205. uint64_t reserved_12_63:52;
  1206. #endif
  1207. } cn56xx;
  1208. struct cvmx_ciu_fuse_cn56xx cn56xxp1;
  1209. struct cvmx_ciu_fuse_cn38xx cn58xx;
  1210. struct cvmx_ciu_fuse_cn38xx cn58xxp1;
  1211. struct cvmx_ciu_fuse_cn52xx cn61xx;
  1212. struct cvmx_ciu_fuse_cn63xx {
  1213. #ifdef __BIG_ENDIAN_BITFIELD
  1214. uint64_t reserved_6_63:58;
  1215. uint64_t fuse:6;
  1216. #else
  1217. uint64_t fuse:6;
  1218. uint64_t reserved_6_63:58;
  1219. #endif
  1220. } cn63xx;
  1221. struct cvmx_ciu_fuse_cn63xx cn63xxp1;
  1222. struct cvmx_ciu_fuse_cn66xx {
  1223. #ifdef __BIG_ENDIAN_BITFIELD
  1224. uint64_t reserved_10_63:54;
  1225. uint64_t fuse:10;
  1226. #else
  1227. uint64_t fuse:10;
  1228. uint64_t reserved_10_63:54;
  1229. #endif
  1230. } cn66xx;
  1231. struct cvmx_ciu_fuse_s cn68xx;
  1232. struct cvmx_ciu_fuse_s cn68xxp1;
  1233. struct cvmx_ciu_fuse_cn52xx cnf71xx;
  1234. };
  1235. union cvmx_ciu_gstop {
  1236. uint64_t u64;
  1237. struct cvmx_ciu_gstop_s {
  1238. #ifdef __BIG_ENDIAN_BITFIELD
  1239. uint64_t reserved_1_63:63;
  1240. uint64_t gstop:1;
  1241. #else
  1242. uint64_t gstop:1;
  1243. uint64_t reserved_1_63:63;
  1244. #endif
  1245. } s;
  1246. struct cvmx_ciu_gstop_s cn30xx;
  1247. struct cvmx_ciu_gstop_s cn31xx;
  1248. struct cvmx_ciu_gstop_s cn38xx;
  1249. struct cvmx_ciu_gstop_s cn38xxp2;
  1250. struct cvmx_ciu_gstop_s cn50xx;
  1251. struct cvmx_ciu_gstop_s cn52xx;
  1252. struct cvmx_ciu_gstop_s cn52xxp1;
  1253. struct cvmx_ciu_gstop_s cn56xx;
  1254. struct cvmx_ciu_gstop_s cn56xxp1;
  1255. struct cvmx_ciu_gstop_s cn58xx;
  1256. struct cvmx_ciu_gstop_s cn58xxp1;
  1257. struct cvmx_ciu_gstop_s cn61xx;
  1258. struct cvmx_ciu_gstop_s cn63xx;
  1259. struct cvmx_ciu_gstop_s cn63xxp1;
  1260. struct cvmx_ciu_gstop_s cn66xx;
  1261. struct cvmx_ciu_gstop_s cn68xx;
  1262. struct cvmx_ciu_gstop_s cn68xxp1;
  1263. struct cvmx_ciu_gstop_s cnf71xx;
  1264. };
  1265. union cvmx_ciu_intx_en0 {
  1266. uint64_t u64;
  1267. struct cvmx_ciu_intx_en0_s {
  1268. #ifdef __BIG_ENDIAN_BITFIELD
  1269. uint64_t bootdma:1;
  1270. uint64_t mii:1;
  1271. uint64_t ipdppthr:1;
  1272. uint64_t powiq:1;
  1273. uint64_t twsi2:1;
  1274. uint64_t mpi:1;
  1275. uint64_t pcm:1;
  1276. uint64_t usb:1;
  1277. uint64_t timer:4;
  1278. uint64_t key_zero:1;
  1279. uint64_t ipd_drp:1;
  1280. uint64_t gmx_drp:2;
  1281. uint64_t trace:1;
  1282. uint64_t rml:1;
  1283. uint64_t twsi:1;
  1284. uint64_t reserved_44_44:1;
  1285. uint64_t pci_msi:4;
  1286. uint64_t pci_int:4;
  1287. uint64_t uart:2;
  1288. uint64_t mbox:2;
  1289. uint64_t gpio:16;
  1290. uint64_t workq:16;
  1291. #else
  1292. uint64_t workq:16;
  1293. uint64_t gpio:16;
  1294. uint64_t mbox:2;
  1295. uint64_t uart:2;
  1296. uint64_t pci_int:4;
  1297. uint64_t pci_msi:4;
  1298. uint64_t reserved_44_44:1;
  1299. uint64_t twsi:1;
  1300. uint64_t rml:1;
  1301. uint64_t trace:1;
  1302. uint64_t gmx_drp:2;
  1303. uint64_t ipd_drp:1;
  1304. uint64_t key_zero:1;
  1305. uint64_t timer:4;
  1306. uint64_t usb:1;
  1307. uint64_t pcm:1;
  1308. uint64_t mpi:1;
  1309. uint64_t twsi2:1;
  1310. uint64_t powiq:1;
  1311. uint64_t ipdppthr:1;
  1312. uint64_t mii:1;
  1313. uint64_t bootdma:1;
  1314. #endif
  1315. } s;
  1316. struct cvmx_ciu_intx_en0_cn30xx {
  1317. #ifdef __BIG_ENDIAN_BITFIELD
  1318. uint64_t reserved_59_63:5;
  1319. uint64_t mpi:1;
  1320. uint64_t pcm:1;
  1321. uint64_t usb:1;
  1322. uint64_t timer:4;
  1323. uint64_t reserved_51_51:1;
  1324. uint64_t ipd_drp:1;
  1325. uint64_t reserved_49_49:1;
  1326. uint64_t gmx_drp:1;
  1327. uint64_t reserved_47_47:1;
  1328. uint64_t rml:1;
  1329. uint64_t twsi:1;
  1330. uint64_t reserved_44_44:1;
  1331. uint64_t pci_msi:4;
  1332. uint64_t pci_int:4;
  1333. uint64_t uart:2;
  1334. uint64_t mbox:2;
  1335. uint64_t gpio:16;
  1336. uint64_t workq:16;
  1337. #else
  1338. uint64_t workq:16;
  1339. uint64_t gpio:16;
  1340. uint64_t mbox:2;
  1341. uint64_t uart:2;
  1342. uint64_t pci_int:4;
  1343. uint64_t pci_msi:4;
  1344. uint64_t reserved_44_44:1;
  1345. uint64_t twsi:1;
  1346. uint64_t rml:1;
  1347. uint64_t reserved_47_47:1;
  1348. uint64_t gmx_drp:1;
  1349. uint64_t reserved_49_49:1;
  1350. uint64_t ipd_drp:1;
  1351. uint64_t reserved_51_51:1;
  1352. uint64_t timer:4;
  1353. uint64_t usb:1;
  1354. uint64_t pcm:1;
  1355. uint64_t mpi:1;
  1356. uint64_t reserved_59_63:5;
  1357. #endif
  1358. } cn30xx;
  1359. struct cvmx_ciu_intx_en0_cn31xx {
  1360. #ifdef __BIG_ENDIAN_BITFIELD
  1361. uint64_t reserved_59_63:5;
  1362. uint64_t mpi:1;
  1363. uint64_t pcm:1;
  1364. uint64_t usb:1;
  1365. uint64_t timer:4;
  1366. uint64_t reserved_51_51:1;
  1367. uint64_t ipd_drp:1;
  1368. uint64_t reserved_49_49:1;
  1369. uint64_t gmx_drp:1;
  1370. uint64_t trace:1;
  1371. uint64_t rml:1;
  1372. uint64_t twsi:1;
  1373. uint64_t reserved_44_44:1;
  1374. uint64_t pci_msi:4;
  1375. uint64_t pci_int:4;
  1376. uint64_t uart:2;
  1377. uint64_t mbox:2;
  1378. uint64_t gpio:16;
  1379. uint64_t workq:16;
  1380. #else
  1381. uint64_t workq:16;
  1382. uint64_t gpio:16;
  1383. uint64_t mbox:2;
  1384. uint64_t uart:2;
  1385. uint64_t pci_int:4;
  1386. uint64_t pci_msi:4;
  1387. uint64_t reserved_44_44:1;
  1388. uint64_t twsi:1;
  1389. uint64_t rml:1;
  1390. uint64_t trace:1;
  1391. uint64_t gmx_drp:1;
  1392. uint64_t reserved_49_49:1;
  1393. uint64_t ipd_drp:1;
  1394. uint64_t reserved_51_51:1;
  1395. uint64_t timer:4;
  1396. uint64_t usb:1;
  1397. uint64_t pcm:1;
  1398. uint64_t mpi:1;
  1399. uint64_t reserved_59_63:5;
  1400. #endif
  1401. } cn31xx;
  1402. struct cvmx_ciu_intx_en0_cn38xx {
  1403. #ifdef __BIG_ENDIAN_BITFIELD
  1404. uint64_t reserved_56_63:8;
  1405. uint64_t timer:4;
  1406. uint64_t key_zero:1;
  1407. uint64_t ipd_drp:1;
  1408. uint64_t gmx_drp:2;
  1409. uint64_t trace:1;
  1410. uint64_t rml:1;
  1411. uint64_t twsi:1;
  1412. uint64_t reserved_44_44:1;
  1413. uint64_t pci_msi:4;
  1414. uint64_t pci_int:4;
  1415. uint64_t uart:2;
  1416. uint64_t mbox:2;
  1417. uint64_t gpio:16;
  1418. uint64_t workq:16;
  1419. #else
  1420. uint64_t workq:16;
  1421. uint64_t gpio:16;
  1422. uint64_t mbox:2;
  1423. uint64_t uart:2;
  1424. uint64_t pci_int:4;
  1425. uint64_t pci_msi:4;
  1426. uint64_t reserved_44_44:1;
  1427. uint64_t twsi:1;
  1428. uint64_t rml:1;
  1429. uint64_t trace:1;
  1430. uint64_t gmx_drp:2;
  1431. uint64_t ipd_drp:1;
  1432. uint64_t key_zero:1;
  1433. uint64_t timer:4;
  1434. uint64_t reserved_56_63:8;
  1435. #endif
  1436. } cn38xx;
  1437. struct cvmx_ciu_intx_en0_cn38xx cn38xxp2;
  1438. struct cvmx_ciu_intx_en0_cn30xx cn50xx;
  1439. struct cvmx_ciu_intx_en0_cn52xx {
  1440. #ifdef __BIG_ENDIAN_BITFIELD
  1441. uint64_t bootdma:1;
  1442. uint64_t mii:1;
  1443. uint64_t ipdppthr:1;
  1444. uint64_t powiq:1;
  1445. uint64_t twsi2:1;
  1446. uint64_t reserved_57_58:2;
  1447. uint64_t usb:1;
  1448. uint64_t timer:4;
  1449. uint64_t reserved_51_51:1;
  1450. uint64_t ipd_drp:1;
  1451. uint64_t reserved_49_49:1;
  1452. uint64_t gmx_drp:1;
  1453. uint64_t trace:1;
  1454. uint64_t rml:1;
  1455. uint64_t twsi:1;
  1456. uint64_t reserved_44_44:1;
  1457. uint64_t pci_msi:4;
  1458. uint64_t pci_int:4;
  1459. uint64_t uart:2;
  1460. uint64_t mbox:2;
  1461. uint64_t gpio:16;
  1462. uint64_t workq:16;
  1463. #else
  1464. uint64_t workq:16;
  1465. uint64_t gpio:16;
  1466. uint64_t mbox:2;
  1467. uint64_t uart:2;
  1468. uint64_t pci_int:4;
  1469. uint64_t pci_msi:4;
  1470. uint64_t reserved_44_44:1;
  1471. uint64_t twsi:1;
  1472. uint64_t rml:1;
  1473. uint64_t trace:1;
  1474. uint64_t gmx_drp:1;
  1475. uint64_t reserved_49_49:1;
  1476. uint64_t ipd_drp:1;
  1477. uint64_t reserved_51_51:1;
  1478. uint64_t timer:4;
  1479. uint64_t usb:1;
  1480. uint64_t reserved_57_58:2;
  1481. uint64_t twsi2:1;
  1482. uint64_t powiq:1;
  1483. uint64_t ipdppthr:1;
  1484. uint64_t mii:1;
  1485. uint64_t bootdma:1;
  1486. #endif
  1487. } cn52xx;
  1488. struct cvmx_ciu_intx_en0_cn52xx cn52xxp1;
  1489. struct cvmx_ciu_intx_en0_cn56xx {
  1490. #ifdef __BIG_ENDIAN_BITFIELD
  1491. uint64_t bootdma:1;
  1492. uint64_t mii:1;
  1493. uint64_t ipdppthr:1;
  1494. uint64_t powiq:1;
  1495. uint64_t twsi2:1;
  1496. uint64_t reserved_57_58:2;
  1497. uint64_t usb:1;
  1498. uint64_t timer:4;
  1499. uint64_t key_zero:1;
  1500. uint64_t ipd_drp:1;
  1501. uint64_t gmx_drp:2;
  1502. uint64_t trace:1;
  1503. uint64_t rml:1;
  1504. uint64_t twsi:1;
  1505. uint64_t reserved_44_44:1;
  1506. uint64_t pci_msi:4;
  1507. uint64_t pci_int:4;
  1508. uint64_t uart:2;
  1509. uint64_t mbox:2;
  1510. uint64_t gpio:16;
  1511. uint64_t workq:16;
  1512. #else
  1513. uint64_t workq:16;
  1514. uint64_t gpio:16;
  1515. uint64_t mbox:2;
  1516. uint64_t uart:2;
  1517. uint64_t pci_int:4;
  1518. uint64_t pci_msi:4;
  1519. uint64_t reserved_44_44:1;
  1520. uint64_t twsi:1;
  1521. uint64_t rml:1;
  1522. uint64_t trace:1;
  1523. uint64_t gmx_drp:2;
  1524. uint64_t ipd_drp:1;
  1525. uint64_t key_zero:1;
  1526. uint64_t timer:4;
  1527. uint64_t usb:1;
  1528. uint64_t reserved_57_58:2;
  1529. uint64_t twsi2:1;
  1530. uint64_t powiq:1;
  1531. uint64_t ipdppthr:1;
  1532. uint64_t mii:1;
  1533. uint64_t bootdma:1;
  1534. #endif
  1535. } cn56xx;
  1536. struct cvmx_ciu_intx_en0_cn56xx cn56xxp1;
  1537. struct cvmx_ciu_intx_en0_cn38xx cn58xx;
  1538. struct cvmx_ciu_intx_en0_cn38xx cn58xxp1;
  1539. struct cvmx_ciu_intx_en0_cn61xx {
  1540. #ifdef __BIG_ENDIAN_BITFIELD
  1541. uint64_t bootdma:1;
  1542. uint64_t mii:1;
  1543. uint64_t ipdppthr:1;
  1544. uint64_t powiq:1;
  1545. uint64_t twsi2:1;
  1546. uint64_t mpi:1;
  1547. uint64_t pcm:1;
  1548. uint64_t usb:1;
  1549. uint64_t timer:4;
  1550. uint64_t reserved_51_51:1;
  1551. uint64_t ipd_drp:1;
  1552. uint64_t gmx_drp:2;
  1553. uint64_t trace:1;
  1554. uint64_t rml:1;
  1555. uint64_t twsi:1;
  1556. uint64_t reserved_44_44:1;
  1557. uint64_t pci_msi:4;
  1558. uint64_t pci_int:4;
  1559. uint64_t uart:2;
  1560. uint64_t mbox:2;
  1561. uint64_t gpio:16;
  1562. uint64_t workq:16;
  1563. #else
  1564. uint64_t workq:16;
  1565. uint64_t gpio:16;
  1566. uint64_t mbox:2;
  1567. uint64_t uart:2;
  1568. uint64_t pci_int:4;
  1569. uint64_t pci_msi:4;
  1570. uint64_t reserved_44_44:1;
  1571. uint64_t twsi:1;
  1572. uint64_t rml:1;
  1573. uint64_t trace:1;
  1574. uint64_t gmx_drp:2;
  1575. uint64_t ipd_drp:1;
  1576. uint64_t reserved_51_51:1;
  1577. uint64_t timer:4;
  1578. uint64_t usb:1;
  1579. uint64_t pcm:1;
  1580. uint64_t mpi:1;
  1581. uint64_t twsi2:1;
  1582. uint64_t powiq:1;
  1583. uint64_t ipdppthr:1;
  1584. uint64_t mii:1;
  1585. uint64_t bootdma:1;
  1586. #endif
  1587. } cn61xx;
  1588. struct cvmx_ciu_intx_en0_cn52xx cn63xx;
  1589. struct cvmx_ciu_intx_en0_cn52xx cn63xxp1;
  1590. struct cvmx_ciu_intx_en0_cn66xx {
  1591. #ifdef __BIG_ENDIAN_BITFIELD
  1592. uint64_t bootdma:1;
  1593. uint64_t mii:1;
  1594. uint64_t ipdppthr:1;
  1595. uint64_t powiq:1;
  1596. uint64_t twsi2:1;
  1597. uint64_t mpi:1;
  1598. uint64_t reserved_57_57:1;
  1599. uint64_t usb:1;
  1600. uint64_t timer:4;
  1601. uint64_t reserved_51_51:1;
  1602. uint64_t ipd_drp:1;
  1603. uint64_t gmx_drp:2;
  1604. uint64_t trace:1;
  1605. uint64_t rml:1;
  1606. uint64_t twsi:1;
  1607. uint64_t reserved_44_44:1;
  1608. uint64_t pci_msi:4;
  1609. uint64_t pci_int:4;
  1610. uint64_t uart:2;
  1611. uint64_t mbox:2;
  1612. uint64_t gpio:16;
  1613. uint64_t workq:16;
  1614. #else
  1615. uint64_t workq:16;
  1616. uint64_t gpio:16;
  1617. uint64_t mbox:2;
  1618. uint64_t uart:2;
  1619. uint64_t pci_int:4;
  1620. uint64_t pci_msi:4;
  1621. uint64_t reserved_44_44:1;
  1622. uint64_t twsi:1;
  1623. uint64_t rml:1;
  1624. uint64_t trace:1;
  1625. uint64_t gmx_drp:2;
  1626. uint64_t ipd_drp:1;
  1627. uint64_t reserved_51_51:1;
  1628. uint64_t timer:4;
  1629. uint64_t usb:1;
  1630. uint64_t reserved_57_57:1;
  1631. uint64_t mpi:1;
  1632. uint64_t twsi2:1;
  1633. uint64_t powiq:1;
  1634. uint64_t ipdppthr:1;
  1635. uint64_t mii:1;
  1636. uint64_t bootdma:1;
  1637. #endif
  1638. } cn66xx;
  1639. struct cvmx_ciu_intx_en0_cnf71xx {
  1640. #ifdef __BIG_ENDIAN_BITFIELD
  1641. uint64_t bootdma:1;
  1642. uint64_t reserved_62_62:1;
  1643. uint64_t ipdppthr:1;
  1644. uint64_t powiq:1;
  1645. uint64_t twsi2:1;
  1646. uint64_t mpi:1;
  1647. uint64_t pcm:1;
  1648. uint64_t usb:1;
  1649. uint64_t timer:4;
  1650. uint64_t reserved_51_51:1;
  1651. uint64_t ipd_drp:1;
  1652. uint64_t reserved_49_49:1;
  1653. uint64_t gmx_drp:1;
  1654. uint64_t trace:1;
  1655. uint64_t rml:1;
  1656. uint64_t twsi:1;
  1657. uint64_t reserved_44_44:1;
  1658. uint64_t pci_msi:4;
  1659. uint64_t pci_int:4;
  1660. uint64_t uart:2;
  1661. uint64_t mbox:2;
  1662. uint64_t gpio:16;
  1663. uint64_t workq:16;
  1664. #else
  1665. uint64_t workq:16;
  1666. uint64_t gpio:16;
  1667. uint64_t mbox:2;
  1668. uint64_t uart:2;
  1669. uint64_t pci_int:4;
  1670. uint64_t pci_msi:4;
  1671. uint64_t reserved_44_44:1;
  1672. uint64_t twsi:1;
  1673. uint64_t rml:1;
  1674. uint64_t trace:1;
  1675. uint64_t gmx_drp:1;
  1676. uint64_t reserved_49_49:1;
  1677. uint64_t ipd_drp:1;
  1678. uint64_t reserved_51_51:1;
  1679. uint64_t timer:4;
  1680. uint64_t usb:1;
  1681. uint64_t pcm:1;
  1682. uint64_t mpi:1;
  1683. uint64_t twsi2:1;
  1684. uint64_t powiq:1;
  1685. uint64_t ipdppthr:1;
  1686. uint64_t reserved_62_62:1;
  1687. uint64_t bootdma:1;
  1688. #endif
  1689. } cnf71xx;
  1690. };
  1691. union cvmx_ciu_intx_en0_w1c {
  1692. uint64_t u64;
  1693. struct cvmx_ciu_intx_en0_w1c_s {
  1694. #ifdef __BIG_ENDIAN_BITFIELD
  1695. uint64_t bootdma:1;
  1696. uint64_t mii:1;
  1697. uint64_t ipdppthr:1;
  1698. uint64_t powiq:1;
  1699. uint64_t twsi2:1;
  1700. uint64_t mpi:1;
  1701. uint64_t pcm:1;
  1702. uint64_t usb:1;
  1703. uint64_t timer:4;
  1704. uint64_t key_zero:1;
  1705. uint64_t ipd_drp:1;
  1706. uint64_t gmx_drp:2;
  1707. uint64_t trace:1;
  1708. uint64_t rml:1;
  1709. uint64_t twsi:1;
  1710. uint64_t reserved_44_44:1;
  1711. uint64_t pci_msi:4;
  1712. uint64_t pci_int:4;
  1713. uint64_t uart:2;
  1714. uint64_t mbox:2;
  1715. uint64_t gpio:16;
  1716. uint64_t workq:16;
  1717. #else
  1718. uint64_t workq:16;
  1719. uint64_t gpio:16;
  1720. uint64_t mbox:2;
  1721. uint64_t uart:2;
  1722. uint64_t pci_int:4;
  1723. uint64_t pci_msi:4;
  1724. uint64_t reserved_44_44:1;
  1725. uint64_t twsi:1;
  1726. uint64_t rml:1;
  1727. uint64_t trace:1;
  1728. uint64_t gmx_drp:2;
  1729. uint64_t ipd_drp:1;
  1730. uint64_t key_zero:1;
  1731. uint64_t timer:4;
  1732. uint64_t usb:1;
  1733. uint64_t pcm:1;
  1734. uint64_t mpi:1;
  1735. uint64_t twsi2:1;
  1736. uint64_t powiq:1;
  1737. uint64_t ipdppthr:1;
  1738. uint64_t mii:1;
  1739. uint64_t bootdma:1;
  1740. #endif
  1741. } s;
  1742. struct cvmx_ciu_intx_en0_w1c_cn52xx {
  1743. #ifdef __BIG_ENDIAN_BITFIELD
  1744. uint64_t bootdma:1;
  1745. uint64_t mii:1;
  1746. uint64_t ipdppthr:1;
  1747. uint64_t powiq:1;
  1748. uint64_t twsi2:1;
  1749. uint64_t reserved_57_58:2;
  1750. uint64_t usb:1;
  1751. uint64_t timer:4;
  1752. uint64_t reserved_51_51:1;
  1753. uint64_t ipd_drp:1;
  1754. uint64_t reserved_49_49:1;
  1755. uint64_t gmx_drp:1;
  1756. uint64_t trace:1;
  1757. uint64_t rml:1;
  1758. uint64_t twsi:1;
  1759. uint64_t reserved_44_44:1;
  1760. uint64_t pci_msi:4;
  1761. uint64_t pci_int:4;
  1762. uint64_t uart:2;
  1763. uint64_t mbox:2;
  1764. uint64_t gpio:16;
  1765. uint64_t workq:16;
  1766. #else
  1767. uint64_t workq:16;
  1768. uint64_t gpio:16;
  1769. uint64_t mbox:2;
  1770. uint64_t uart:2;
  1771. uint64_t pci_int:4;
  1772. uint64_t pci_msi:4;
  1773. uint64_t reserved_44_44:1;
  1774. uint64_t twsi:1;
  1775. uint64_t rml:1;
  1776. uint64_t trace:1;
  1777. uint64_t gmx_drp:1;
  1778. uint64_t reserved_49_49:1;
  1779. uint64_t ipd_drp:1;
  1780. uint64_t reserved_51_51:1;
  1781. uint64_t timer:4;
  1782. uint64_t usb:1;
  1783. uint64_t reserved_57_58:2;
  1784. uint64_t twsi2:1;
  1785. uint64_t powiq:1;
  1786. uint64_t ipdppthr:1;
  1787. uint64_t mii:1;
  1788. uint64_t bootdma:1;
  1789. #endif
  1790. } cn52xx;
  1791. struct cvmx_ciu_intx_en0_w1c_cn56xx {
  1792. #ifdef __BIG_ENDIAN_BITFIELD
  1793. uint64_t bootdma:1;
  1794. uint64_t mii:1;
  1795. uint64_t ipdppthr:1;
  1796. uint64_t powiq:1;
  1797. uint64_t twsi2:1;
  1798. uint64_t reserved_57_58:2;
  1799. uint64_t usb:1;
  1800. uint64_t timer:4;
  1801. uint64_t key_zero:1;
  1802. uint64_t ipd_drp:1;
  1803. uint64_t gmx_drp:2;
  1804. uint64_t trace:1;
  1805. uint64_t rml:1;
  1806. uint64_t twsi:1;
  1807. uint64_t reserved_44_44:1;
  1808. uint64_t pci_msi:4;
  1809. uint64_t pci_int:4;
  1810. uint64_t uart:2;
  1811. uint64_t mbox:2;
  1812. uint64_t gpio:16;
  1813. uint64_t workq:16;
  1814. #else
  1815. uint64_t workq:16;
  1816. uint64_t gpio:16;
  1817. uint64_t mbox:2;
  1818. uint64_t uart:2;
  1819. uint64_t pci_int:4;
  1820. uint64_t pci_msi:4;
  1821. uint64_t reserved_44_44:1;
  1822. uint64_t twsi:1;
  1823. uint64_t rml:1;
  1824. uint64_t trace:1;
  1825. uint64_t gmx_drp:2;
  1826. uint64_t ipd_drp:1;
  1827. uint64_t key_zero:1;
  1828. uint64_t timer:4;
  1829. uint64_t usb:1;
  1830. uint64_t reserved_57_58:2;
  1831. uint64_t twsi2:1;
  1832. uint64_t powiq:1;
  1833. uint64_t ipdppthr:1;
  1834. uint64_t mii:1;
  1835. uint64_t bootdma:1;
  1836. #endif
  1837. } cn56xx;
  1838. struct cvmx_ciu_intx_en0_w1c_cn58xx {
  1839. #ifdef __BIG_ENDIAN_BITFIELD
  1840. uint64_t reserved_56_63:8;
  1841. uint64_t timer:4;
  1842. uint64_t key_zero:1;
  1843. uint64_t ipd_drp:1;
  1844. uint64_t gmx_drp:2;
  1845. uint64_t trace:1;
  1846. uint64_t rml:1;
  1847. uint64_t twsi:1;
  1848. uint64_t reserved_44_44:1;
  1849. uint64_t pci_msi:4;
  1850. uint64_t pci_int:4;
  1851. uint64_t uart:2;
  1852. uint64_t mbox:2;
  1853. uint64_t gpio:16;
  1854. uint64_t workq:16;
  1855. #else
  1856. uint64_t workq:16;
  1857. uint64_t gpio:16;
  1858. uint64_t mbox:2;
  1859. uint64_t uart:2;
  1860. uint64_t pci_int:4;
  1861. uint64_t pci_msi:4;
  1862. uint64_t reserved_44_44:1;
  1863. uint64_t twsi:1;
  1864. uint64_t rml:1;
  1865. uint64_t trace:1;
  1866. uint64_t gmx_drp:2;
  1867. uint64_t ipd_drp:1;
  1868. uint64_t key_zero:1;
  1869. uint64_t timer:4;
  1870. uint64_t reserved_56_63:8;
  1871. #endif
  1872. } cn58xx;
  1873. struct cvmx_ciu_intx_en0_w1c_cn61xx {
  1874. #ifdef __BIG_ENDIAN_BITFIELD
  1875. uint64_t bootdma:1;
  1876. uint64_t mii:1;
  1877. uint64_t ipdppthr:1;
  1878. uint64_t powiq:1;
  1879. uint64_t twsi2:1;
  1880. uint64_t mpi:1;
  1881. uint64_t pcm:1;
  1882. uint64_t usb:1;
  1883. uint64_t timer:4;
  1884. uint64_t reserved_51_51:1;
  1885. uint64_t ipd_drp:1;
  1886. uint64_t gmx_drp:2;
  1887. uint64_t trace:1;
  1888. uint64_t rml:1;
  1889. uint64_t twsi:1;
  1890. uint64_t reserved_44_44:1;
  1891. uint64_t pci_msi:4;
  1892. uint64_t pci_int:4;
  1893. uint64_t uart:2;
  1894. uint64_t mbox:2;
  1895. uint64_t gpio:16;
  1896. uint64_t workq:16;
  1897. #else
  1898. uint64_t workq:16;
  1899. uint64_t gpio:16;
  1900. uint64_t mbox:2;
  1901. uint64_t uart:2;
  1902. uint64_t pci_int:4;
  1903. uint64_t pci_msi:4;
  1904. uint64_t reserved_44_44:1;
  1905. uint64_t twsi:1;
  1906. uint64_t rml:1;
  1907. uint64_t trace:1;
  1908. uint64_t gmx_drp:2;
  1909. uint64_t ipd_drp:1;
  1910. uint64_t reserved_51_51:1;
  1911. uint64_t timer:4;
  1912. uint64_t usb:1;
  1913. uint64_t pcm:1;
  1914. uint64_t mpi:1;
  1915. uint64_t twsi2:1;
  1916. uint64_t powiq:1;
  1917. uint64_t ipdppthr:1;
  1918. uint64_t mii:1;
  1919. uint64_t bootdma:1;
  1920. #endif
  1921. } cn61xx;
  1922. struct cvmx_ciu_intx_en0_w1c_cn52xx cn63xx;
  1923. struct cvmx_ciu_intx_en0_w1c_cn52xx cn63xxp1;
  1924. struct cvmx_ciu_intx_en0_w1c_cn66xx {
  1925. #ifdef __BIG_ENDIAN_BITFIELD
  1926. uint64_t bootdma:1;
  1927. uint64_t mii:1;
  1928. uint64_t ipdppthr:1;
  1929. uint64_t powiq:1;
  1930. uint64_t twsi2:1;
  1931. uint64_t mpi:1;
  1932. uint64_t reserved_57_57:1;
  1933. uint64_t usb:1;
  1934. uint64_t timer:4;
  1935. uint64_t reserved_51_51:1;
  1936. uint64_t ipd_drp:1;
  1937. uint64_t gmx_drp:2;
  1938. uint64_t trace:1;
  1939. uint64_t rml:1;
  1940. uint64_t twsi:1;
  1941. uint64_t reserved_44_44:1;
  1942. uint64_t pci_msi:4;
  1943. uint64_t pci_int:4;
  1944. uint64_t uart:2;
  1945. uint64_t mbox:2;
  1946. uint64_t gpio:16;
  1947. uint64_t workq:16;
  1948. #else
  1949. uint64_t workq:16;
  1950. uint64_t gpio:16;
  1951. uint64_t mbox:2;
  1952. uint64_t uart:2;
  1953. uint64_t pci_int:4;
  1954. uint64_t pci_msi:4;
  1955. uint64_t reserved_44_44:1;
  1956. uint64_t twsi:1;
  1957. uint64_t rml:1;
  1958. uint64_t trace:1;
  1959. uint64_t gmx_drp:2;
  1960. uint64_t ipd_drp:1;
  1961. uint64_t reserved_51_51:1;
  1962. uint64_t timer:4;
  1963. uint64_t usb:1;
  1964. uint64_t reserved_57_57:1;
  1965. uint64_t mpi:1;
  1966. uint64_t twsi2:1;
  1967. uint64_t powiq:1;
  1968. uint64_t ipdppthr:1;
  1969. uint64_t mii:1;
  1970. uint64_t bootdma:1;
  1971. #endif
  1972. } cn66xx;
  1973. struct cvmx_ciu_intx_en0_w1c_cnf71xx {
  1974. #ifdef __BIG_ENDIAN_BITFIELD
  1975. uint64_t bootdma:1;
  1976. uint64_t reserved_62_62:1;
  1977. uint64_t ipdppthr:1;
  1978. uint64_t powiq:1;
  1979. uint64_t twsi2:1;
  1980. uint64_t mpi:1;
  1981. uint64_t pcm:1;
  1982. uint64_t usb:1;
  1983. uint64_t timer:4;
  1984. uint64_t reserved_51_51:1;
  1985. uint64_t ipd_drp:1;
  1986. uint64_t reserved_49_49:1;
  1987. uint64_t gmx_drp:1;
  1988. uint64_t trace:1;
  1989. uint64_t rml:1;
  1990. uint64_t twsi:1;
  1991. uint64_t reserved_44_44:1;
  1992. uint64_t pci_msi:4;
  1993. uint64_t pci_int:4;
  1994. uint64_t uart:2;
  1995. uint64_t mbox:2;
  1996. uint64_t gpio:16;
  1997. uint64_t workq:16;
  1998. #else
  1999. uint64_t workq:16;
  2000. uint64_t gpio:16;
  2001. uint64_t mbox:2;
  2002. uint64_t uart:2;
  2003. uint64_t pci_int:4;
  2004. uint64_t pci_msi:4;
  2005. uint64_t reserved_44_44:1;
  2006. uint64_t twsi:1;
  2007. uint64_t rml:1;
  2008. uint64_t trace:1;
  2009. uint64_t gmx_drp:1;
  2010. uint64_t reserved_49_49:1;
  2011. uint64_t ipd_drp:1;
  2012. uint64_t reserved_51_51:1;
  2013. uint64_t timer:4;
  2014. uint64_t usb:1;
  2015. uint64_t pcm:1;
  2016. uint64_t mpi:1;
  2017. uint64_t twsi2:1;
  2018. uint64_t powiq:1;
  2019. uint64_t ipdppthr:1;
  2020. uint64_t reserved_62_62:1;
  2021. uint64_t bootdma:1;
  2022. #endif
  2023. } cnf71xx;
  2024. };
  2025. union cvmx_ciu_intx_en0_w1s {
  2026. uint64_t u64;
  2027. struct cvmx_ciu_intx_en0_w1s_s {
  2028. #ifdef __BIG_ENDIAN_BITFIELD
  2029. uint64_t bootdma:1;
  2030. uint64_t mii:1;
  2031. uint64_t ipdppthr:1;
  2032. uint64_t powiq:1;
  2033. uint64_t twsi2:1;
  2034. uint64_t mpi:1;
  2035. uint64_t pcm:1;
  2036. uint64_t usb:1;
  2037. uint64_t timer:4;
  2038. uint64_t key_zero:1;
  2039. uint64_t ipd_drp:1;
  2040. uint64_t gmx_drp:2;
  2041. uint64_t trace:1;
  2042. uint64_t rml:1;
  2043. uint64_t twsi:1;
  2044. uint64_t reserved_44_44:1;
  2045. uint64_t pci_msi:4;
  2046. uint64_t pci_int:4;
  2047. uint64_t uart:2;
  2048. uint64_t mbox:2;
  2049. uint64_t gpio:16;
  2050. uint64_t workq:16;
  2051. #else
  2052. uint64_t workq:16;
  2053. uint64_t gpio:16;
  2054. uint64_t mbox:2;
  2055. uint64_t uart:2;
  2056. uint64_t pci_int:4;
  2057. uint64_t pci_msi:4;
  2058. uint64_t reserved_44_44:1;
  2059. uint64_t twsi:1;
  2060. uint64_t rml:1;
  2061. uint64_t trace:1;
  2062. uint64_t gmx_drp:2;
  2063. uint64_t ipd_drp:1;
  2064. uint64_t key_zero:1;
  2065. uint64_t timer:4;
  2066. uint64_t usb:1;
  2067. uint64_t pcm:1;
  2068. uint64_t mpi:1;
  2069. uint64_t twsi2:1;
  2070. uint64_t powiq:1;
  2071. uint64_t ipdppthr:1;
  2072. uint64_t mii:1;
  2073. uint64_t bootdma:1;
  2074. #endif
  2075. } s;
  2076. struct cvmx_ciu_intx_en0_w1s_cn52xx {
  2077. #ifdef __BIG_ENDIAN_BITFIELD
  2078. uint64_t bootdma:1;
  2079. uint64_t mii:1;
  2080. uint64_t ipdppthr:1;
  2081. uint64_t powiq:1;
  2082. uint64_t twsi2:1;
  2083. uint64_t reserved_57_58:2;
  2084. uint64_t usb:1;
  2085. uint64_t timer:4;
  2086. uint64_t reserved_51_51:1;
  2087. uint64_t ipd_drp:1;
  2088. uint64_t reserved_49_49:1;
  2089. uint64_t gmx_drp:1;
  2090. uint64_t trace:1;
  2091. uint64_t rml:1;
  2092. uint64_t twsi:1;
  2093. uint64_t reserved_44_44:1;
  2094. uint64_t pci_msi:4;
  2095. uint64_t pci_int:4;
  2096. uint64_t uart:2;
  2097. uint64_t mbox:2;
  2098. uint64_t gpio:16;
  2099. uint64_t workq:16;
  2100. #else
  2101. uint64_t workq:16;
  2102. uint64_t gpio:16;
  2103. uint64_t mbox:2;
  2104. uint64_t uart:2;
  2105. uint64_t pci_int:4;
  2106. uint64_t pci_msi:4;
  2107. uint64_t reserved_44_44:1;
  2108. uint64_t twsi:1;
  2109. uint64_t rml:1;
  2110. uint64_t trace:1;
  2111. uint64_t gmx_drp:1;
  2112. uint64_t reserved_49_49:1;
  2113. uint64_t ipd_drp:1;
  2114. uint64_t reserved_51_51:1;
  2115. uint64_t timer:4;
  2116. uint64_t usb:1;
  2117. uint64_t reserved_57_58:2;
  2118. uint64_t twsi2:1;
  2119. uint64_t powiq:1;
  2120. uint64_t ipdppthr:1;
  2121. uint64_t mii:1;
  2122. uint64_t bootdma:1;
  2123. #endif
  2124. } cn52xx;
  2125. struct cvmx_ciu_intx_en0_w1s_cn56xx {
  2126. #ifdef __BIG_ENDIAN_BITFIELD
  2127. uint64_t bootdma:1;
  2128. uint64_t mii:1;
  2129. uint64_t ipdppthr:1;
  2130. uint64_t powiq:1;
  2131. uint64_t twsi2:1;
  2132. uint64_t reserved_57_58:2;
  2133. uint64_t usb:1;
  2134. uint64_t timer:4;
  2135. uint64_t key_zero:1;
  2136. uint64_t ipd_drp:1;
  2137. uint64_t gmx_drp:2;
  2138. uint64_t trace:1;
  2139. uint64_t rml:1;
  2140. uint64_t twsi:1;
  2141. uint64_t reserved_44_44:1;
  2142. uint64_t pci_msi:4;
  2143. uint64_t pci_int:4;
  2144. uint64_t uart:2;
  2145. uint64_t mbox:2;
  2146. uint64_t gpio:16;
  2147. uint64_t workq:16;
  2148. #else
  2149. uint64_t workq:16;
  2150. uint64_t gpio:16;
  2151. uint64_t mbox:2;
  2152. uint64_t uart:2;
  2153. uint64_t pci_int:4;
  2154. uint64_t pci_msi:4;
  2155. uint64_t reserved_44_44:1;
  2156. uint64_t twsi:1;
  2157. uint64_t rml:1;
  2158. uint64_t trace:1;
  2159. uint64_t gmx_drp:2;
  2160. uint64_t ipd_drp:1;
  2161. uint64_t key_zero:1;
  2162. uint64_t timer:4;
  2163. uint64_t usb:1;
  2164. uint64_t reserved_57_58:2;
  2165. uint64_t twsi2:1;
  2166. uint64_t powiq:1;
  2167. uint64_t ipdppthr:1;
  2168. uint64_t mii:1;
  2169. uint64_t bootdma:1;
  2170. #endif
  2171. } cn56xx;
  2172. struct cvmx_ciu_intx_en0_w1s_cn58xx {
  2173. #ifdef __BIG_ENDIAN_BITFIELD
  2174. uint64_t reserved_56_63:8;
  2175. uint64_t timer:4;
  2176. uint64_t key_zero:1;
  2177. uint64_t ipd_drp:1;
  2178. uint64_t gmx_drp:2;
  2179. uint64_t trace:1;
  2180. uint64_t rml:1;
  2181. uint64_t twsi:1;
  2182. uint64_t reserved_44_44:1;
  2183. uint64_t pci_msi:4;
  2184. uint64_t pci_int:4;
  2185. uint64_t uart:2;
  2186. uint64_t mbox:2;
  2187. uint64_t gpio:16;
  2188. uint64_t workq:16;
  2189. #else
  2190. uint64_t workq:16;
  2191. uint64_t gpio:16;
  2192. uint64_t mbox:2;
  2193. uint64_t uart:2;
  2194. uint64_t pci_int:4;
  2195. uint64_t pci_msi:4;
  2196. uint64_t reserved_44_44:1;
  2197. uint64_t twsi:1;
  2198. uint64_t rml:1;
  2199. uint64_t trace:1;
  2200. uint64_t gmx_drp:2;
  2201. uint64_t ipd_drp:1;
  2202. uint64_t key_zero:1;
  2203. uint64_t timer:4;
  2204. uint64_t reserved_56_63:8;
  2205. #endif
  2206. } cn58xx;
  2207. struct cvmx_ciu_intx_en0_w1s_cn61xx {
  2208. #ifdef __BIG_ENDIAN_BITFIELD
  2209. uint64_t bootdma:1;
  2210. uint64_t mii:1;
  2211. uint64_t ipdppthr:1;
  2212. uint64_t powiq:1;
  2213. uint64_t twsi2:1;
  2214. uint64_t mpi:1;
  2215. uint64_t pcm:1;
  2216. uint64_t usb:1;
  2217. uint64_t timer:4;
  2218. uint64_t reserved_51_51:1;
  2219. uint64_t ipd_drp:1;
  2220. uint64_t gmx_drp:2;
  2221. uint64_t trace:1;
  2222. uint64_t rml:1;
  2223. uint64_t twsi:1;
  2224. uint64_t reserved_44_44:1;
  2225. uint64_t pci_msi:4;
  2226. uint64_t pci_int:4;
  2227. uint64_t uart:2;
  2228. uint64_t mbox:2;
  2229. uint64_t gpio:16;
  2230. uint64_t workq:16;
  2231. #else
  2232. uint64_t workq:16;
  2233. uint64_t gpio:16;
  2234. uint64_t mbox:2;
  2235. uint64_t uart:2;
  2236. uint64_t pci_int:4;
  2237. uint64_t pci_msi:4;
  2238. uint64_t reserved_44_44:1;
  2239. uint64_t twsi:1;
  2240. uint64_t rml:1;
  2241. uint64_t trace:1;
  2242. uint64_t gmx_drp:2;
  2243. uint64_t ipd_drp:1;
  2244. uint64_t reserved_51_51:1;
  2245. uint64_t timer:4;
  2246. uint64_t usb:1;
  2247. uint64_t pcm:1;
  2248. uint64_t mpi:1;
  2249. uint64_t twsi2:1;
  2250. uint64_t powiq:1;
  2251. uint64_t ipdppthr:1;
  2252. uint64_t mii:1;
  2253. uint64_t bootdma:1;
  2254. #endif
  2255. } cn61xx;
  2256. struct cvmx_ciu_intx_en0_w1s_cn52xx cn63xx;
  2257. struct cvmx_ciu_intx_en0_w1s_cn52xx cn63xxp1;
  2258. struct cvmx_ciu_intx_en0_w1s_cn66xx {
  2259. #ifdef __BIG_ENDIAN_BITFIELD
  2260. uint64_t bootdma:1;
  2261. uint64_t mii:1;
  2262. uint64_t ipdppthr:1;
  2263. uint64_t powiq:1;
  2264. uint64_t twsi2:1;
  2265. uint64_t mpi:1;
  2266. uint64_t reserved_57_57:1;
  2267. uint64_t usb:1;
  2268. uint64_t timer:4;
  2269. uint64_t reserved_51_51:1;
  2270. uint64_t ipd_drp:1;
  2271. uint64_t gmx_drp:2;
  2272. uint64_t trace:1;
  2273. uint64_t rml:1;
  2274. uint64_t twsi:1;
  2275. uint64_t reserved_44_44:1;
  2276. uint64_t pci_msi:4;
  2277. uint64_t pci_int:4;
  2278. uint64_t uart:2;
  2279. uint64_t mbox:2;
  2280. uint64_t gpio:16;
  2281. uint64_t workq:16;
  2282. #else
  2283. uint64_t workq:16;
  2284. uint64_t gpio:16;
  2285. uint64_t mbox:2;
  2286. uint64_t uart:2;
  2287. uint64_t pci_int:4;
  2288. uint64_t pci_msi:4;
  2289. uint64_t reserved_44_44:1;
  2290. uint64_t twsi:1;
  2291. uint64_t rml:1;
  2292. uint64_t trace:1;
  2293. uint64_t gmx_drp:2;
  2294. uint64_t ipd_drp:1;
  2295. uint64_t reserved_51_51:1;
  2296. uint64_t timer:4;
  2297. uint64_t usb:1;
  2298. uint64_t reserved_57_57:1;
  2299. uint64_t mpi:1;
  2300. uint64_t twsi2:1;
  2301. uint64_t powiq:1;
  2302. uint64_t ipdppthr:1;
  2303. uint64_t mii:1;
  2304. uint64_t bootdma:1;
  2305. #endif
  2306. } cn66xx;
  2307. struct cvmx_ciu_intx_en0_w1s_cnf71xx {
  2308. #ifdef __BIG_ENDIAN_BITFIELD
  2309. uint64_t bootdma:1;
  2310. uint64_t reserved_62_62:1;
  2311. uint64_t ipdppthr:1;
  2312. uint64_t powiq:1;
  2313. uint64_t twsi2:1;
  2314. uint64_t mpi:1;
  2315. uint64_t pcm:1;
  2316. uint64_t usb:1;
  2317. uint64_t timer:4;
  2318. uint64_t reserved_51_51:1;
  2319. uint64_t ipd_drp:1;
  2320. uint64_t reserved_49_49:1;
  2321. uint64_t gmx_drp:1;
  2322. uint64_t trace:1;
  2323. uint64_t rml:1;
  2324. uint64_t twsi:1;
  2325. uint64_t reserved_44_44:1;
  2326. uint64_t pci_msi:4;
  2327. uint64_t pci_int:4;
  2328. uint64_t uart:2;
  2329. uint64_t mbox:2;
  2330. uint64_t gpio:16;
  2331. uint64_t workq:16;
  2332. #else
  2333. uint64_t workq:16;
  2334. uint64_t gpio:16;
  2335. uint64_t mbox:2;
  2336. uint64_t uart:2;
  2337. uint64_t pci_int:4;
  2338. uint64_t pci_msi:4;
  2339. uint64_t reserved_44_44:1;
  2340. uint64_t twsi:1;
  2341. uint64_t rml:1;
  2342. uint64_t trace:1;
  2343. uint64_t gmx_drp:1;
  2344. uint64_t reserved_49_49:1;
  2345. uint64_t ipd_drp:1;
  2346. uint64_t reserved_51_51:1;
  2347. uint64_t timer:4;
  2348. uint64_t usb:1;
  2349. uint64_t pcm:1;
  2350. uint64_t mpi:1;
  2351. uint64_t twsi2:1;
  2352. uint64_t powiq:1;
  2353. uint64_t ipdppthr:1;
  2354. uint64_t reserved_62_62:1;
  2355. uint64_t bootdma:1;
  2356. #endif
  2357. } cnf71xx;
  2358. };
  2359. union cvmx_ciu_intx_en1 {
  2360. uint64_t u64;
  2361. struct cvmx_ciu_intx_en1_s {
  2362. #ifdef __BIG_ENDIAN_BITFIELD
  2363. uint64_t rst:1;
  2364. uint64_t reserved_62_62:1;
  2365. uint64_t srio3:1;
  2366. uint64_t srio2:1;
  2367. uint64_t reserved_57_59:3;
  2368. uint64_t dfm:1;
  2369. uint64_t reserved_53_55:3;
  2370. uint64_t lmc0:1;
  2371. uint64_t srio1:1;
  2372. uint64_t srio0:1;
  2373. uint64_t pem1:1;
  2374. uint64_t pem0:1;
  2375. uint64_t ptp:1;
  2376. uint64_t agl:1;
  2377. uint64_t reserved_41_45:5;
  2378. uint64_t dpi_dma:1;
  2379. uint64_t reserved_38_39:2;
  2380. uint64_t agx1:1;
  2381. uint64_t agx0:1;
  2382. uint64_t dpi:1;
  2383. uint64_t sli:1;
  2384. uint64_t usb:1;
  2385. uint64_t dfa:1;
  2386. uint64_t key:1;
  2387. uint64_t rad:1;
  2388. uint64_t tim:1;
  2389. uint64_t zip:1;
  2390. uint64_t pko:1;
  2391. uint64_t pip:1;
  2392. uint64_t ipd:1;
  2393. uint64_t l2c:1;
  2394. uint64_t pow:1;
  2395. uint64_t fpa:1;
  2396. uint64_t iob:1;
  2397. uint64_t mio:1;
  2398. uint64_t nand:1;
  2399. uint64_t mii1:1;
  2400. uint64_t usb1:1;
  2401. uint64_t uart2:1;
  2402. uint64_t wdog:16;
  2403. #else
  2404. uint64_t wdog:16;
  2405. uint64_t uart2:1;
  2406. uint64_t usb1:1;
  2407. uint64_t mii1:1;
  2408. uint64_t nand:1;
  2409. uint64_t mio:1;
  2410. uint64_t iob:1;
  2411. uint64_t fpa:1;
  2412. uint64_t pow:1;
  2413. uint64_t l2c:1;
  2414. uint64_t ipd:1;
  2415. uint64_t pip:1;
  2416. uint64_t pko:1;
  2417. uint64_t zip:1;
  2418. uint64_t tim:1;
  2419. uint64_t rad:1;
  2420. uint64_t key:1;
  2421. uint64_t dfa:1;
  2422. uint64_t usb:1;
  2423. uint64_t sli:1;
  2424. uint64_t dpi:1;
  2425. uint64_t agx0:1;
  2426. uint64_t agx1:1;
  2427. uint64_t reserved_38_39:2;
  2428. uint64_t dpi_dma:1;
  2429. uint64_t reserved_41_45:5;
  2430. uint64_t agl:1;
  2431. uint64_t ptp:1;
  2432. uint64_t pem0:1;
  2433. uint64_t pem1:1;
  2434. uint64_t srio0:1;
  2435. uint64_t srio1:1;
  2436. uint64_t lmc0:1;
  2437. uint64_t reserved_53_55:3;
  2438. uint64_t dfm:1;
  2439. uint64_t reserved_57_59:3;
  2440. uint64_t srio2:1;
  2441. uint64_t srio3:1;
  2442. uint64_t reserved_62_62:1;
  2443. uint64_t rst:1;
  2444. #endif
  2445. } s;
  2446. struct cvmx_ciu_intx_en1_cn30xx {
  2447. #ifdef __BIG_ENDIAN_BITFIELD
  2448. uint64_t reserved_1_63:63;
  2449. uint64_t wdog:1;
  2450. #else
  2451. uint64_t wdog:1;
  2452. uint64_t reserved_1_63:63;
  2453. #endif
  2454. } cn30xx;
  2455. struct cvmx_ciu_intx_en1_cn31xx {
  2456. #ifdef __BIG_ENDIAN_BITFIELD
  2457. uint64_t reserved_2_63:62;
  2458. uint64_t wdog:2;
  2459. #else
  2460. uint64_t wdog:2;
  2461. uint64_t reserved_2_63:62;
  2462. #endif
  2463. } cn31xx;
  2464. struct cvmx_ciu_intx_en1_cn38xx {
  2465. #ifdef __BIG_ENDIAN_BITFIELD
  2466. uint64_t reserved_16_63:48;
  2467. uint64_t wdog:16;
  2468. #else
  2469. uint64_t wdog:16;
  2470. uint64_t reserved_16_63:48;
  2471. #endif
  2472. } cn38xx;
  2473. struct cvmx_ciu_intx_en1_cn38xx cn38xxp2;
  2474. struct cvmx_ciu_intx_en1_cn31xx cn50xx;
  2475. struct cvmx_ciu_intx_en1_cn52xx {
  2476. #ifdef __BIG_ENDIAN_BITFIELD
  2477. uint64_t reserved_20_63:44;
  2478. uint64_t nand:1;
  2479. uint64_t mii1:1;
  2480. uint64_t usb1:1;
  2481. uint64_t uart2:1;
  2482. uint64_t reserved_4_15:12;
  2483. uint64_t wdog:4;
  2484. #else
  2485. uint64_t wdog:4;
  2486. uint64_t reserved_4_15:12;
  2487. uint64_t uart2:1;
  2488. uint64_t usb1:1;
  2489. uint64_t mii1:1;
  2490. uint64_t nand:1;
  2491. uint64_t reserved_20_63:44;
  2492. #endif
  2493. } cn52xx;
  2494. struct cvmx_ciu_intx_en1_cn52xxp1 {
  2495. #ifdef __BIG_ENDIAN_BITFIELD
  2496. uint64_t reserved_19_63:45;
  2497. uint64_t mii1:1;
  2498. uint64_t usb1:1;
  2499. uint64_t uart2:1;
  2500. uint64_t reserved_4_15:12;
  2501. uint64_t wdog:4;
  2502. #else
  2503. uint64_t wdog:4;
  2504. uint64_t reserved_4_15:12;
  2505. uint64_t uart2:1;
  2506. uint64_t usb1:1;
  2507. uint64_t mii1:1;
  2508. uint64_t reserved_19_63:45;
  2509. #endif
  2510. } cn52xxp1;
  2511. struct cvmx_ciu_intx_en1_cn56xx {
  2512. #ifdef __BIG_ENDIAN_BITFIELD
  2513. uint64_t reserved_12_63:52;
  2514. uint64_t wdog:12;
  2515. #else
  2516. uint64_t wdog:12;
  2517. uint64_t reserved_12_63:52;
  2518. #endif
  2519. } cn56xx;
  2520. struct cvmx_ciu_intx_en1_cn56xx cn56xxp1;
  2521. struct cvmx_ciu_intx_en1_cn38xx cn58xx;
  2522. struct cvmx_ciu_intx_en1_cn38xx cn58xxp1;
  2523. struct cvmx_ciu_intx_en1_cn61xx {
  2524. #ifdef __BIG_ENDIAN_BITFIELD
  2525. uint64_t rst:1;
  2526. uint64_t reserved_53_62:10;
  2527. uint64_t lmc0:1;
  2528. uint64_t reserved_50_51:2;
  2529. uint64_t pem1:1;
  2530. uint64_t pem0:1;
  2531. uint64_t ptp:1;
  2532. uint64_t agl:1;
  2533. uint64_t reserved_41_45:5;
  2534. uint64_t dpi_dma:1;
  2535. uint64_t reserved_38_39:2;
  2536. uint64_t agx1:1;
  2537. uint64_t agx0:1;
  2538. uint64_t dpi:1;
  2539. uint64_t sli:1;
  2540. uint64_t usb:1;
  2541. uint64_t dfa:1;
  2542. uint64_t key:1;
  2543. uint64_t rad:1;
  2544. uint64_t tim:1;
  2545. uint64_t zip:1;
  2546. uint64_t pko:1;
  2547. uint64_t pip:1;
  2548. uint64_t ipd:1;
  2549. uint64_t l2c:1;
  2550. uint64_t pow:1;
  2551. uint64_t fpa:1;
  2552. uint64_t iob:1;
  2553. uint64_t mio:1;
  2554. uint64_t nand:1;
  2555. uint64_t mii1:1;
  2556. uint64_t reserved_4_17:14;
  2557. uint64_t wdog:4;
  2558. #else
  2559. uint64_t wdog:4;
  2560. uint64_t reserved_4_17:14;
  2561. uint64_t mii1:1;
  2562. uint64_t nand:1;
  2563. uint64_t mio:1;
  2564. uint64_t iob:1;
  2565. uint64_t fpa:1;
  2566. uint64_t pow:1;
  2567. uint64_t l2c:1;
  2568. uint64_t ipd:1;
  2569. uint64_t pip:1;
  2570. uint64_t pko:1;
  2571. uint64_t zip:1;
  2572. uint64_t tim:1;
  2573. uint64_t rad:1;
  2574. uint64_t key:1;
  2575. uint64_t dfa:1;
  2576. uint64_t usb:1;
  2577. uint64_t sli:1;
  2578. uint64_t dpi:1;
  2579. uint64_t agx0:1;
  2580. uint64_t agx1:1;
  2581. uint64_t reserved_38_39:2;
  2582. uint64_t dpi_dma:1;
  2583. uint64_t reserved_41_45:5;
  2584. uint64_t agl:1;
  2585. uint64_t ptp:1;
  2586. uint64_t pem0:1;
  2587. uint64_t pem1:1;
  2588. uint64_t reserved_50_51:2;
  2589. uint64_t lmc0:1;
  2590. uint64_t reserved_53_62:10;
  2591. uint64_t rst:1;
  2592. #endif
  2593. } cn61xx;
  2594. struct cvmx_ciu_intx_en1_cn63xx {
  2595. #ifdef __BIG_ENDIAN_BITFIELD
  2596. uint64_t rst:1;
  2597. uint64_t reserved_57_62:6;
  2598. uint64_t dfm:1;
  2599. uint64_t reserved_53_55:3;
  2600. uint64_t lmc0:1;
  2601. uint64_t srio1:1;
  2602. uint64_t srio0:1;
  2603. uint64_t pem1:1;
  2604. uint64_t pem0:1;
  2605. uint64_t ptp:1;
  2606. uint64_t agl:1;
  2607. uint64_t reserved_37_45:9;
  2608. uint64_t agx0:1;
  2609. uint64_t dpi:1;
  2610. uint64_t sli:1;
  2611. uint64_t usb:1;
  2612. uint64_t dfa:1;
  2613. uint64_t key:1;
  2614. uint64_t rad:1;
  2615. uint64_t tim:1;
  2616. uint64_t zip:1;
  2617. uint64_t pko:1;
  2618. uint64_t pip:1;
  2619. uint64_t ipd:1;
  2620. uint64_t l2c:1;
  2621. uint64_t pow:1;
  2622. uint64_t fpa:1;
  2623. uint64_t iob:1;
  2624. uint64_t mio:1;
  2625. uint64_t nand:1;
  2626. uint64_t mii1:1;
  2627. uint64_t reserved_6_17:12;
  2628. uint64_t wdog:6;
  2629. #else
  2630. uint64_t wdog:6;
  2631. uint64_t reserved_6_17:12;
  2632. uint64_t mii1:1;
  2633. uint64_t nand:1;
  2634. uint64_t mio:1;
  2635. uint64_t iob:1;
  2636. uint64_t fpa:1;
  2637. uint64_t pow:1;
  2638. uint64_t l2c:1;
  2639. uint64_t ipd:1;
  2640. uint64_t pip:1;
  2641. uint64_t pko:1;
  2642. uint64_t zip:1;
  2643. uint64_t tim:1;
  2644. uint64_t rad:1;
  2645. uint64_t key:1;
  2646. uint64_t dfa:1;
  2647. uint64_t usb:1;
  2648. uint64_t sli:1;
  2649. uint64_t dpi:1;
  2650. uint64_t agx0:1;
  2651. uint64_t reserved_37_45:9;
  2652. uint64_t agl:1;
  2653. uint64_t ptp:1;
  2654. uint64_t pem0:1;
  2655. uint64_t pem1:1;
  2656. uint64_t srio0:1;
  2657. uint64_t srio1:1;
  2658. uint64_t lmc0:1;
  2659. uint64_t reserved_53_55:3;
  2660. uint64_t dfm:1;
  2661. uint64_t reserved_57_62:6;
  2662. uint64_t rst:1;
  2663. #endif
  2664. } cn63xx;
  2665. struct cvmx_ciu_intx_en1_cn63xx cn63xxp1;
  2666. struct cvmx_ciu_intx_en1_cn66xx {
  2667. #ifdef __BIG_ENDIAN_BITFIELD
  2668. uint64_t rst:1;
  2669. uint64_t reserved_62_62:1;
  2670. uint64_t srio3:1;
  2671. uint64_t srio2:1;
  2672. uint64_t reserved_57_59:3;
  2673. uint64_t dfm:1;
  2674. uint64_t reserved_53_55:3;
  2675. uint64_t lmc0:1;
  2676. uint64_t reserved_51_51:1;
  2677. uint64_t srio0:1;
  2678. uint64_t pem1:1;
  2679. uint64_t pem0:1;
  2680. uint64_t ptp:1;
  2681. uint64_t agl:1;
  2682. uint64_t reserved_38_45:8;
  2683. uint64_t agx1:1;
  2684. uint64_t agx0:1;
  2685. uint64_t dpi:1;
  2686. uint64_t sli:1;
  2687. uint64_t usb:1;
  2688. uint64_t dfa:1;
  2689. uint64_t key:1;
  2690. uint64_t rad:1;
  2691. uint64_t tim:1;
  2692. uint64_t zip:1;
  2693. uint64_t pko:1;
  2694. uint64_t pip:1;
  2695. uint64_t ipd:1;
  2696. uint64_t l2c:1;
  2697. uint64_t pow:1;
  2698. uint64_t fpa:1;
  2699. uint64_t iob:1;
  2700. uint64_t mio:1;
  2701. uint64_t nand:1;
  2702. uint64_t mii1:1;
  2703. uint64_t reserved_10_17:8;
  2704. uint64_t wdog:10;
  2705. #else
  2706. uint64_t wdog:10;
  2707. uint64_t reserved_10_17:8;
  2708. uint64_t mii1:1;
  2709. uint64_t nand:1;
  2710. uint64_t mio:1;
  2711. uint64_t iob:1;
  2712. uint64_t fpa:1;
  2713. uint64_t pow:1;
  2714. uint64_t l2c:1;
  2715. uint64_t ipd:1;
  2716. uint64_t pip:1;
  2717. uint64_t pko:1;
  2718. uint64_t zip:1;
  2719. uint64_t tim:1;
  2720. uint64_t rad:1;
  2721. uint64_t key:1;
  2722. uint64_t dfa:1;
  2723. uint64_t usb:1;
  2724. uint64_t sli:1;
  2725. uint64_t dpi:1;
  2726. uint64_t agx0:1;
  2727. uint64_t agx1:1;
  2728. uint64_t reserved_38_45:8;
  2729. uint64_t agl:1;
  2730. uint64_t ptp:1;
  2731. uint64_t pem0:1;
  2732. uint64_t pem1:1;
  2733. uint64_t srio0:1;
  2734. uint64_t reserved_51_51:1;
  2735. uint64_t lmc0:1;
  2736. uint64_t reserved_53_55:3;
  2737. uint64_t dfm:1;
  2738. uint64_t reserved_57_59:3;
  2739. uint64_t srio2:1;
  2740. uint64_t srio3:1;
  2741. uint64_t reserved_62_62:1;
  2742. uint64_t rst:1;
  2743. #endif
  2744. } cn66xx;
  2745. struct cvmx_ciu_intx_en1_cnf71xx {
  2746. #ifdef __BIG_ENDIAN_BITFIELD
  2747. uint64_t rst:1;
  2748. uint64_t reserved_53_62:10;
  2749. uint64_t lmc0:1;
  2750. uint64_t reserved_50_51:2;
  2751. uint64_t pem1:1;
  2752. uint64_t pem0:1;
  2753. uint64_t ptp:1;
  2754. uint64_t reserved_41_46:6;
  2755. uint64_t dpi_dma:1;
  2756. uint64_t reserved_37_39:3;
  2757. uint64_t agx0:1;
  2758. uint64_t dpi:1;
  2759. uint64_t sli:1;
  2760. uint64_t usb:1;
  2761. uint64_t reserved_32_32:1;
  2762. uint64_t key:1;
  2763. uint64_t rad:1;
  2764. uint64_t tim:1;
  2765. uint64_t reserved_28_28:1;
  2766. uint64_t pko:1;
  2767. uint64_t pip:1;
  2768. uint64_t ipd:1;
  2769. uint64_t l2c:1;
  2770. uint64_t pow:1;
  2771. uint64_t fpa:1;
  2772. uint64_t iob:1;
  2773. uint64_t mio:1;
  2774. uint64_t nand:1;
  2775. uint64_t reserved_4_18:15;
  2776. uint64_t wdog:4;
  2777. #else
  2778. uint64_t wdog:4;
  2779. uint64_t reserved_4_18:15;
  2780. uint64_t nand:1;
  2781. uint64_t mio:1;
  2782. uint64_t iob:1;
  2783. uint64_t fpa:1;
  2784. uint64_t pow:1;
  2785. uint64_t l2c:1;
  2786. uint64_t ipd:1;
  2787. uint64_t pip:1;
  2788. uint64_t pko:1;
  2789. uint64_t reserved_28_28:1;
  2790. uint64_t tim:1;
  2791. uint64_t rad:1;
  2792. uint64_t key:1;
  2793. uint64_t reserved_32_32:1;
  2794. uint64_t usb:1;
  2795. uint64_t sli:1;
  2796. uint64_t dpi:1;
  2797. uint64_t agx0:1;
  2798. uint64_t reserved_37_39:3;
  2799. uint64_t dpi_dma:1;
  2800. uint64_t reserved_41_46:6;
  2801. uint64_t ptp:1;
  2802. uint64_t pem0:1;
  2803. uint64_t pem1:1;
  2804. uint64_t reserved_50_51:2;
  2805. uint64_t lmc0:1;
  2806. uint64_t reserved_53_62:10;
  2807. uint64_t rst:1;
  2808. #endif
  2809. } cnf71xx;
  2810. };
  2811. union cvmx_ciu_intx_en1_w1c {
  2812. uint64_t u64;
  2813. struct cvmx_ciu_intx_en1_w1c_s {
  2814. #ifdef __BIG_ENDIAN_BITFIELD
  2815. uint64_t rst:1;
  2816. uint64_t reserved_62_62:1;
  2817. uint64_t srio3:1;
  2818. uint64_t srio2:1;
  2819. uint64_t reserved_57_59:3;
  2820. uint64_t dfm:1;
  2821. uint64_t reserved_53_55:3;
  2822. uint64_t lmc0:1;
  2823. uint64_t srio1:1;
  2824. uint64_t srio0:1;
  2825. uint64_t pem1:1;
  2826. uint64_t pem0:1;
  2827. uint64_t ptp:1;
  2828. uint64_t agl:1;
  2829. uint64_t reserved_41_45:5;
  2830. uint64_t dpi_dma:1;
  2831. uint64_t reserved_38_39:2;
  2832. uint64_t agx1:1;
  2833. uint64_t agx0:1;
  2834. uint64_t dpi:1;
  2835. uint64_t sli:1;
  2836. uint64_t usb:1;
  2837. uint64_t dfa:1;
  2838. uint64_t key:1;
  2839. uint64_t rad:1;
  2840. uint64_t tim:1;
  2841. uint64_t zip:1;
  2842. uint64_t pko:1;
  2843. uint64_t pip:1;
  2844. uint64_t ipd:1;
  2845. uint64_t l2c:1;
  2846. uint64_t pow:1;
  2847. uint64_t fpa:1;
  2848. uint64_t iob:1;
  2849. uint64_t mio:1;
  2850. uint64_t nand:1;
  2851. uint64_t mii1:1;
  2852. uint64_t usb1:1;
  2853. uint64_t uart2:1;
  2854. uint64_t wdog:16;
  2855. #else
  2856. uint64_t wdog:16;
  2857. uint64_t uart2:1;
  2858. uint64_t usb1:1;
  2859. uint64_t mii1:1;
  2860. uint64_t nand:1;
  2861. uint64_t mio:1;
  2862. uint64_t iob:1;
  2863. uint64_t fpa:1;
  2864. uint64_t pow:1;
  2865. uint64_t l2c:1;
  2866. uint64_t ipd:1;
  2867. uint64_t pip:1;
  2868. uint64_t pko:1;
  2869. uint64_t zip:1;
  2870. uint64_t tim:1;
  2871. uint64_t rad:1;
  2872. uint64_t key:1;
  2873. uint64_t dfa:1;
  2874. uint64_t usb:1;
  2875. uint64_t sli:1;
  2876. uint64_t dpi:1;
  2877. uint64_t agx0:1;
  2878. uint64_t agx1:1;
  2879. uint64_t reserved_38_39:2;
  2880. uint64_t dpi_dma:1;
  2881. uint64_t reserved_41_45:5;
  2882. uint64_t agl:1;
  2883. uint64_t ptp:1;
  2884. uint64_t pem0:1;
  2885. uint64_t pem1:1;
  2886. uint64_t srio0:1;
  2887. uint64_t srio1:1;
  2888. uint64_t lmc0:1;
  2889. uint64_t reserved_53_55:3;
  2890. uint64_t dfm:1;
  2891. uint64_t reserved_57_59:3;
  2892. uint64_t srio2:1;
  2893. uint64_t srio3:1;
  2894. uint64_t reserved_62_62:1;
  2895. uint64_t rst:1;
  2896. #endif
  2897. } s;
  2898. struct cvmx_ciu_intx_en1_w1c_cn52xx {
  2899. #ifdef __BIG_ENDIAN_BITFIELD
  2900. uint64_t reserved_20_63:44;
  2901. uint64_t nand:1;
  2902. uint64_t mii1:1;
  2903. uint64_t usb1:1;
  2904. uint64_t uart2:1;
  2905. uint64_t reserved_4_15:12;
  2906. uint64_t wdog:4;
  2907. #else
  2908. uint64_t wdog:4;
  2909. uint64_t reserved_4_15:12;
  2910. uint64_t uart2:1;
  2911. uint64_t usb1:1;
  2912. uint64_t mii1:1;
  2913. uint64_t nand:1;
  2914. uint64_t reserved_20_63:44;
  2915. #endif
  2916. } cn52xx;
  2917. struct cvmx_ciu_intx_en1_w1c_cn56xx {
  2918. #ifdef __BIG_ENDIAN_BITFIELD
  2919. uint64_t reserved_12_63:52;
  2920. uint64_t wdog:12;
  2921. #else
  2922. uint64_t wdog:12;
  2923. uint64_t reserved_12_63:52;
  2924. #endif
  2925. } cn56xx;
  2926. struct cvmx_ciu_intx_en1_w1c_cn58xx {
  2927. #ifdef __BIG_ENDIAN_BITFIELD
  2928. uint64_t reserved_16_63:48;
  2929. uint64_t wdog:16;
  2930. #else
  2931. uint64_t wdog:16;
  2932. uint64_t reserved_16_63:48;
  2933. #endif
  2934. } cn58xx;
  2935. struct cvmx_ciu_intx_en1_w1c_cn61xx {
  2936. #ifdef __BIG_ENDIAN_BITFIELD
  2937. uint64_t rst:1;
  2938. uint64_t reserved_53_62:10;
  2939. uint64_t lmc0:1;
  2940. uint64_t reserved_50_51:2;
  2941. uint64_t pem1:1;
  2942. uint64_t pem0:1;
  2943. uint64_t ptp:1;
  2944. uint64_t agl:1;
  2945. uint64_t reserved_41_45:5;
  2946. uint64_t dpi_dma:1;
  2947. uint64_t reserved_38_39:2;
  2948. uint64_t agx1:1;
  2949. uint64_t agx0:1;
  2950. uint64_t dpi:1;
  2951. uint64_t sli:1;
  2952. uint64_t usb:1;
  2953. uint64_t dfa:1;
  2954. uint64_t key:1;
  2955. uint64_t rad:1;
  2956. uint64_t tim:1;
  2957. uint64_t zip:1;
  2958. uint64_t pko:1;
  2959. uint64_t pip:1;
  2960. uint64_t ipd:1;
  2961. uint64_t l2c:1;
  2962. uint64_t pow:1;
  2963. uint64_t fpa:1;
  2964. uint64_t iob:1;
  2965. uint64_t mio:1;
  2966. uint64_t nand:1;
  2967. uint64_t mii1:1;
  2968. uint64_t reserved_4_17:14;
  2969. uint64_t wdog:4;
  2970. #else
  2971. uint64_t wdog:4;
  2972. uint64_t reserved_4_17:14;
  2973. uint64_t mii1:1;
  2974. uint64_t nand:1;
  2975. uint64_t mio:1;
  2976. uint64_t iob:1;
  2977. uint64_t fpa:1;
  2978. uint64_t pow:1;
  2979. uint64_t l2c:1;
  2980. uint64_t ipd:1;
  2981. uint64_t pip:1;
  2982. uint64_t pko:1;
  2983. uint64_t zip:1;
  2984. uint64_t tim:1;
  2985. uint64_t rad:1;
  2986. uint64_t key:1;
  2987. uint64_t dfa:1;
  2988. uint64_t usb:1;
  2989. uint64_t sli:1;
  2990. uint64_t dpi:1;
  2991. uint64_t agx0:1;
  2992. uint64_t agx1:1;
  2993. uint64_t reserved_38_39:2;
  2994. uint64_t dpi_dma:1;
  2995. uint64_t reserved_41_45:5;
  2996. uint64_t agl:1;
  2997. uint64_t ptp:1;
  2998. uint64_t pem0:1;
  2999. uint64_t pem1:1;
  3000. uint64_t reserved_50_51:2;
  3001. uint64_t lmc0:1;
  3002. uint64_t reserved_53_62:10;
  3003. uint64_t rst:1;
  3004. #endif
  3005. } cn61xx;
  3006. struct cvmx_ciu_intx_en1_w1c_cn63xx {
  3007. #ifdef __BIG_ENDIAN_BITFIELD
  3008. uint64_t rst:1;
  3009. uint64_t reserved_57_62:6;
  3010. uint64_t dfm:1;
  3011. uint64_t reserved_53_55:3;
  3012. uint64_t lmc0:1;
  3013. uint64_t srio1:1;
  3014. uint64_t srio0:1;
  3015. uint64_t pem1:1;
  3016. uint64_t pem0:1;
  3017. uint64_t ptp:1;
  3018. uint64_t agl:1;
  3019. uint64_t reserved_37_45:9;
  3020. uint64_t agx0:1;
  3021. uint64_t dpi:1;
  3022. uint64_t sli:1;
  3023. uint64_t usb:1;
  3024. uint64_t dfa:1;
  3025. uint64_t key:1;
  3026. uint64_t rad:1;
  3027. uint64_t tim:1;
  3028. uint64_t zip:1;
  3029. uint64_t pko:1;
  3030. uint64_t pip:1;
  3031. uint64_t ipd:1;
  3032. uint64_t l2c:1;
  3033. uint64_t pow:1;
  3034. uint64_t fpa:1;
  3035. uint64_t iob:1;
  3036. uint64_t mio:1;
  3037. uint64_t nand:1;
  3038. uint64_t mii1:1;
  3039. uint64_t reserved_6_17:12;
  3040. uint64_t wdog:6;
  3041. #else
  3042. uint64_t wdog:6;
  3043. uint64_t reserved_6_17:12;
  3044. uint64_t mii1:1;
  3045. uint64_t nand:1;
  3046. uint64_t mio:1;
  3047. uint64_t iob:1;
  3048. uint64_t fpa:1;
  3049. uint64_t pow:1;
  3050. uint64_t l2c:1;
  3051. uint64_t ipd:1;
  3052. uint64_t pip:1;
  3053. uint64_t pko:1;
  3054. uint64_t zip:1;
  3055. uint64_t tim:1;
  3056. uint64_t rad:1;
  3057. uint64_t key:1;
  3058. uint64_t dfa:1;
  3059. uint64_t usb:1;
  3060. uint64_t sli:1;
  3061. uint64_t dpi:1;
  3062. uint64_t agx0:1;
  3063. uint64_t reserved_37_45:9;
  3064. uint64_t agl:1;
  3065. uint64_t ptp:1;
  3066. uint64_t pem0:1;
  3067. uint64_t pem1:1;
  3068. uint64_t srio0:1;
  3069. uint64_t srio1:1;
  3070. uint64_t lmc0:1;
  3071. uint64_t reserved_53_55:3;
  3072. uint64_t dfm:1;
  3073. uint64_t reserved_57_62:6;
  3074. uint64_t rst:1;
  3075. #endif
  3076. } cn63xx;
  3077. struct cvmx_ciu_intx_en1_w1c_cn63xx cn63xxp1;
  3078. struct cvmx_ciu_intx_en1_w1c_cn66xx {
  3079. #ifdef __BIG_ENDIAN_BITFIELD
  3080. uint64_t rst:1;
  3081. uint64_t reserved_62_62:1;
  3082. uint64_t srio3:1;
  3083. uint64_t srio2:1;
  3084. uint64_t reserved_57_59:3;
  3085. uint64_t dfm:1;
  3086. uint64_t reserved_53_55:3;
  3087. uint64_t lmc0:1;
  3088. uint64_t reserved_51_51:1;
  3089. uint64_t srio0:1;
  3090. uint64_t pem1:1;
  3091. uint64_t pem0:1;
  3092. uint64_t ptp:1;
  3093. uint64_t agl:1;
  3094. uint64_t reserved_38_45:8;
  3095. uint64_t agx1:1;
  3096. uint64_t agx0:1;
  3097. uint64_t dpi:1;
  3098. uint64_t sli:1;
  3099. uint64_t usb:1;
  3100. uint64_t dfa:1;
  3101. uint64_t key:1;
  3102. uint64_t rad:1;
  3103. uint64_t tim:1;
  3104. uint64_t zip:1;
  3105. uint64_t pko:1;
  3106. uint64_t pip:1;
  3107. uint64_t ipd:1;
  3108. uint64_t l2c:1;
  3109. uint64_t pow:1;
  3110. uint64_t fpa:1;
  3111. uint64_t iob:1;
  3112. uint64_t mio:1;
  3113. uint64_t nand:1;
  3114. uint64_t mii1:1;
  3115. uint64_t reserved_10_17:8;
  3116. uint64_t wdog:10;
  3117. #else
  3118. uint64_t wdog:10;
  3119. uint64_t reserved_10_17:8;
  3120. uint64_t mii1:1;
  3121. uint64_t nand:1;
  3122. uint64_t mio:1;
  3123. uint64_t iob:1;
  3124. uint64_t fpa:1;
  3125. uint64_t pow:1;
  3126. uint64_t l2c:1;
  3127. uint64_t ipd:1;
  3128. uint64_t pip:1;
  3129. uint64_t pko:1;
  3130. uint64_t zip:1;
  3131. uint64_t tim:1;
  3132. uint64_t rad:1;
  3133. uint64_t key:1;
  3134. uint64_t dfa:1;
  3135. uint64_t usb:1;
  3136. uint64_t sli:1;
  3137. uint64_t dpi:1;
  3138. uint64_t agx0:1;
  3139. uint64_t agx1:1;
  3140. uint64_t reserved_38_45:8;
  3141. uint64_t agl:1;
  3142. uint64_t ptp:1;
  3143. uint64_t pem0:1;
  3144. uint64_t pem1:1;
  3145. uint64_t srio0:1;
  3146. uint64_t reserved_51_51:1;
  3147. uint64_t lmc0:1;
  3148. uint64_t reserved_53_55:3;
  3149. uint64_t dfm:1;
  3150. uint64_t reserved_57_59:3;
  3151. uint64_t srio2:1;
  3152. uint64_t srio3:1;
  3153. uint64_t reserved_62_62:1;
  3154. uint64_t rst:1;
  3155. #endif
  3156. } cn66xx;
  3157. struct cvmx_ciu_intx_en1_w1c_cnf71xx {
  3158. #ifdef __BIG_ENDIAN_BITFIELD
  3159. uint64_t rst:1;
  3160. uint64_t reserved_53_62:10;
  3161. uint64_t lmc0:1;
  3162. uint64_t reserved_50_51:2;
  3163. uint64_t pem1:1;
  3164. uint64_t pem0:1;
  3165. uint64_t ptp:1;
  3166. uint64_t reserved_41_46:6;
  3167. uint64_t dpi_dma:1;
  3168. uint64_t reserved_37_39:3;
  3169. uint64_t agx0:1;
  3170. uint64_t dpi:1;
  3171. uint64_t sli:1;
  3172. uint64_t usb:1;
  3173. uint64_t reserved_32_32:1;
  3174. uint64_t key:1;
  3175. uint64_t rad:1;
  3176. uint64_t tim:1;
  3177. uint64_t reserved_28_28:1;
  3178. uint64_t pko:1;
  3179. uint64_t pip:1;
  3180. uint64_t ipd:1;
  3181. uint64_t l2c:1;
  3182. uint64_t pow:1;
  3183. uint64_t fpa:1;
  3184. uint64_t iob:1;
  3185. uint64_t mio:1;
  3186. uint64_t nand:1;
  3187. uint64_t reserved_4_18:15;
  3188. uint64_t wdog:4;
  3189. #else
  3190. uint64_t wdog:4;
  3191. uint64_t reserved_4_18:15;
  3192. uint64_t nand:1;
  3193. uint64_t mio:1;
  3194. uint64_t iob:1;
  3195. uint64_t fpa:1;
  3196. uint64_t pow:1;
  3197. uint64_t l2c:1;
  3198. uint64_t ipd:1;
  3199. uint64_t pip:1;
  3200. uint64_t pko:1;
  3201. uint64_t reserved_28_28:1;
  3202. uint64_t tim:1;
  3203. uint64_t rad:1;
  3204. uint64_t key:1;
  3205. uint64_t reserved_32_32:1;
  3206. uint64_t usb:1;
  3207. uint64_t sli:1;
  3208. uint64_t dpi:1;
  3209. uint64_t agx0:1;
  3210. uint64_t reserved_37_39:3;
  3211. uint64_t dpi_dma:1;
  3212. uint64_t reserved_41_46:6;
  3213. uint64_t ptp:1;
  3214. uint64_t pem0:1;
  3215. uint64_t pem1:1;
  3216. uint64_t reserved_50_51:2;
  3217. uint64_t lmc0:1;
  3218. uint64_t reserved_53_62:10;
  3219. uint64_t rst:1;
  3220. #endif
  3221. } cnf71xx;
  3222. };
  3223. union cvmx_ciu_intx_en1_w1s {
  3224. uint64_t u64;
  3225. struct cvmx_ciu_intx_en1_w1s_s {
  3226. #ifdef __BIG_ENDIAN_BITFIELD
  3227. uint64_t rst:1;
  3228. uint64_t reserved_62_62:1;
  3229. uint64_t srio3:1;
  3230. uint64_t srio2:1;
  3231. uint64_t reserved_57_59:3;
  3232. uint64_t dfm:1;
  3233. uint64_t reserved_53_55:3;
  3234. uint64_t lmc0:1;
  3235. uint64_t srio1:1;
  3236. uint64_t srio0:1;
  3237. uint64_t pem1:1;
  3238. uint64_t pem0:1;
  3239. uint64_t ptp:1;
  3240. uint64_t agl:1;
  3241. uint64_t reserved_41_45:5;
  3242. uint64_t dpi_dma:1;
  3243. uint64_t reserved_38_39:2;
  3244. uint64_t agx1:1;
  3245. uint64_t agx0:1;
  3246. uint64_t dpi:1;
  3247. uint64_t sli:1;
  3248. uint64_t usb:1;
  3249. uint64_t dfa:1;
  3250. uint64_t key:1;
  3251. uint64_t rad:1;
  3252. uint64_t tim:1;
  3253. uint64_t zip:1;
  3254. uint64_t pko:1;
  3255. uint64_t pip:1;
  3256. uint64_t ipd:1;
  3257. uint64_t l2c:1;
  3258. uint64_t pow:1;
  3259. uint64_t fpa:1;
  3260. uint64_t iob:1;
  3261. uint64_t mio:1;
  3262. uint64_t nand:1;
  3263. uint64_t mii1:1;
  3264. uint64_t usb1:1;
  3265. uint64_t uart2:1;
  3266. uint64_t wdog:16;
  3267. #else
  3268. uint64_t wdog:16;
  3269. uint64_t uart2:1;
  3270. uint64_t usb1:1;
  3271. uint64_t mii1:1;
  3272. uint64_t nand:1;
  3273. uint64_t mio:1;
  3274. uint64_t iob:1;
  3275. uint64_t fpa:1;
  3276. uint64_t pow:1;
  3277. uint64_t l2c:1;
  3278. uint64_t ipd:1;
  3279. uint64_t pip:1;
  3280. uint64_t pko:1;
  3281. uint64_t zip:1;
  3282. uint64_t tim:1;
  3283. uint64_t rad:1;
  3284. uint64_t key:1;
  3285. uint64_t dfa:1;
  3286. uint64_t usb:1;
  3287. uint64_t sli:1;
  3288. uint64_t dpi:1;
  3289. uint64_t agx0:1;
  3290. uint64_t agx1:1;
  3291. uint64_t reserved_38_39:2;
  3292. uint64_t dpi_dma:1;
  3293. uint64_t reserved_41_45:5;
  3294. uint64_t agl:1;
  3295. uint64_t ptp:1;
  3296. uint64_t pem0:1;
  3297. uint64_t pem1:1;
  3298. uint64_t srio0:1;
  3299. uint64_t srio1:1;
  3300. uint64_t lmc0:1;
  3301. uint64_t reserved_53_55:3;
  3302. uint64_t dfm:1;
  3303. uint64_t reserved_57_59:3;
  3304. uint64_t srio2:1;
  3305. uint64_t srio3:1;
  3306. uint64_t reserved_62_62:1;
  3307. uint64_t rst:1;
  3308. #endif
  3309. } s;
  3310. struct cvmx_ciu_intx_en1_w1s_cn52xx {
  3311. #ifdef __BIG_ENDIAN_BITFIELD
  3312. uint64_t reserved_20_63:44;
  3313. uint64_t nand:1;
  3314. uint64_t mii1:1;
  3315. uint64_t usb1:1;
  3316. uint64_t uart2:1;
  3317. uint64_t reserved_4_15:12;
  3318. uint64_t wdog:4;
  3319. #else
  3320. uint64_t wdog:4;
  3321. uint64_t reserved_4_15:12;
  3322. uint64_t uart2:1;
  3323. uint64_t usb1:1;
  3324. uint64_t mii1:1;
  3325. uint64_t nand:1;
  3326. uint64_t reserved_20_63:44;
  3327. #endif
  3328. } cn52xx;
  3329. struct cvmx_ciu_intx_en1_w1s_cn56xx {
  3330. #ifdef __BIG_ENDIAN_BITFIELD
  3331. uint64_t reserved_12_63:52;
  3332. uint64_t wdog:12;
  3333. #else
  3334. uint64_t wdog:12;
  3335. uint64_t reserved_12_63:52;
  3336. #endif
  3337. } cn56xx;
  3338. struct cvmx_ciu_intx_en1_w1s_cn58xx {
  3339. #ifdef __BIG_ENDIAN_BITFIELD
  3340. uint64_t reserved_16_63:48;
  3341. uint64_t wdog:16;
  3342. #else
  3343. uint64_t wdog:16;
  3344. uint64_t reserved_16_63:48;
  3345. #endif
  3346. } cn58xx;
  3347. struct cvmx_ciu_intx_en1_w1s_cn61xx {
  3348. #ifdef __BIG_ENDIAN_BITFIELD
  3349. uint64_t rst:1;
  3350. uint64_t reserved_53_62:10;
  3351. uint64_t lmc0:1;
  3352. uint64_t reserved_50_51:2;
  3353. uint64_t pem1:1;
  3354. uint64_t pem0:1;
  3355. uint64_t ptp:1;
  3356. uint64_t agl:1;
  3357. uint64_t reserved_41_45:5;
  3358. uint64_t dpi_dma:1;
  3359. uint64_t reserved_38_39:2;
  3360. uint64_t agx1:1;
  3361. uint64_t agx0:1;
  3362. uint64_t dpi:1;
  3363. uint64_t sli:1;
  3364. uint64_t usb:1;
  3365. uint64_t dfa:1;
  3366. uint64_t key:1;
  3367. uint64_t rad:1;
  3368. uint64_t tim:1;
  3369. uint64_t zip:1;
  3370. uint64_t pko:1;
  3371. uint64_t pip:1;
  3372. uint64_t ipd:1;
  3373. uint64_t l2c:1;
  3374. uint64_t pow:1;
  3375. uint64_t fpa:1;
  3376. uint64_t iob:1;
  3377. uint64_t mio:1;
  3378. uint64_t nand:1;
  3379. uint64_t mii1:1;
  3380. uint64_t reserved_4_17:14;
  3381. uint64_t wdog:4;
  3382. #else
  3383. uint64_t wdog:4;
  3384. uint64_t reserved_4_17:14;
  3385. uint64_t mii1:1;
  3386. uint64_t nand:1;
  3387. uint64_t mio:1;
  3388. uint64_t iob:1;
  3389. uint64_t fpa:1;
  3390. uint64_t pow:1;
  3391. uint64_t l2c:1;
  3392. uint64_t ipd:1;
  3393. uint64_t pip:1;
  3394. uint64_t pko:1;
  3395. uint64_t zip:1;
  3396. uint64_t tim:1;
  3397. uint64_t rad:1;
  3398. uint64_t key:1;
  3399. uint64_t dfa:1;
  3400. uint64_t usb:1;
  3401. uint64_t sli:1;
  3402. uint64_t dpi:1;
  3403. uint64_t agx0:1;
  3404. uint64_t agx1:1;
  3405. uint64_t reserved_38_39:2;
  3406. uint64_t dpi_dma:1;
  3407. uint64_t reserved_41_45:5;
  3408. uint64_t agl:1;
  3409. uint64_t ptp:1;
  3410. uint64_t pem0:1;
  3411. uint64_t pem1:1;
  3412. uint64_t reserved_50_51:2;
  3413. uint64_t lmc0:1;
  3414. uint64_t reserved_53_62:10;
  3415. uint64_t rst:1;
  3416. #endif
  3417. } cn61xx;
  3418. struct cvmx_ciu_intx_en1_w1s_cn63xx {
  3419. #ifdef __BIG_ENDIAN_BITFIELD
  3420. uint64_t rst:1;
  3421. uint64_t reserved_57_62:6;
  3422. uint64_t dfm:1;
  3423. uint64_t reserved_53_55:3;
  3424. uint64_t lmc0:1;
  3425. uint64_t srio1:1;
  3426. uint64_t srio0:1;
  3427. uint64_t pem1:1;
  3428. uint64_t pem0:1;
  3429. uint64_t ptp:1;
  3430. uint64_t agl:1;
  3431. uint64_t reserved_37_45:9;
  3432. uint64_t agx0:1;
  3433. uint64_t dpi:1;
  3434. uint64_t sli:1;
  3435. uint64_t usb:1;
  3436. uint64_t dfa:1;
  3437. uint64_t key:1;
  3438. uint64_t rad:1;
  3439. uint64_t tim:1;
  3440. uint64_t zip:1;
  3441. uint64_t pko:1;
  3442. uint64_t pip:1;
  3443. uint64_t ipd:1;
  3444. uint64_t l2c:1;
  3445. uint64_t pow:1;
  3446. uint64_t fpa:1;
  3447. uint64_t iob:1;
  3448. uint64_t mio:1;
  3449. uint64_t nand:1;
  3450. uint64_t mii1:1;
  3451. uint64_t reserved_6_17:12;
  3452. uint64_t wdog:6;
  3453. #else
  3454. uint64_t wdog:6;
  3455. uint64_t reserved_6_17:12;
  3456. uint64_t mii1:1;
  3457. uint64_t nand:1;
  3458. uint64_t mio:1;
  3459. uint64_t iob:1;
  3460. uint64_t fpa:1;
  3461. uint64_t pow:1;
  3462. uint64_t l2c:1;
  3463. uint64_t ipd:1;
  3464. uint64_t pip:1;
  3465. uint64_t pko:1;
  3466. uint64_t zip:1;
  3467. uint64_t tim:1;
  3468. uint64_t rad:1;
  3469. uint64_t key:1;
  3470. uint64_t dfa:1;
  3471. uint64_t usb:1;
  3472. uint64_t sli:1;
  3473. uint64_t dpi:1;
  3474. uint64_t agx0:1;
  3475. uint64_t reserved_37_45:9;
  3476. uint64_t agl:1;
  3477. uint64_t ptp:1;
  3478. uint64_t pem0:1;
  3479. uint64_t pem1:1;
  3480. uint64_t srio0:1;
  3481. uint64_t srio1:1;
  3482. uint64_t lmc0:1;
  3483. uint64_t reserved_53_55:3;
  3484. uint64_t dfm:1;
  3485. uint64_t reserved_57_62:6;
  3486. uint64_t rst:1;
  3487. #endif
  3488. } cn63xx;
  3489. struct cvmx_ciu_intx_en1_w1s_cn63xx cn63xxp1;
  3490. struct cvmx_ciu_intx_en1_w1s_cn66xx {
  3491. #ifdef __BIG_ENDIAN_BITFIELD
  3492. uint64_t rst:1;
  3493. uint64_t reserved_62_62:1;
  3494. uint64_t srio3:1;
  3495. uint64_t srio2:1;
  3496. uint64_t reserved_57_59:3;
  3497. uint64_t dfm:1;
  3498. uint64_t reserved_53_55:3;
  3499. uint64_t lmc0:1;
  3500. uint64_t reserved_51_51:1;
  3501. uint64_t srio0:1;
  3502. uint64_t pem1:1;
  3503. uint64_t pem0:1;
  3504. uint64_t ptp:1;
  3505. uint64_t agl:1;
  3506. uint64_t reserved_38_45:8;
  3507. uint64_t agx1:1;
  3508. uint64_t agx0:1;
  3509. uint64_t dpi:1;
  3510. uint64_t sli:1;
  3511. uint64_t usb:1;
  3512. uint64_t dfa:1;
  3513. uint64_t key:1;
  3514. uint64_t rad:1;
  3515. uint64_t tim:1;
  3516. uint64_t zip:1;
  3517. uint64_t pko:1;
  3518. uint64_t pip:1;
  3519. uint64_t ipd:1;
  3520. uint64_t l2c:1;
  3521. uint64_t pow:1;
  3522. uint64_t fpa:1;
  3523. uint64_t iob:1;
  3524. uint64_t mio:1;
  3525. uint64_t nand:1;
  3526. uint64_t mii1:1;
  3527. uint64_t reserved_10_17:8;
  3528. uint64_t wdog:10;
  3529. #else
  3530. uint64_t wdog:10;
  3531. uint64_t reserved_10_17:8;
  3532. uint64_t mii1:1;
  3533. uint64_t nand:1;
  3534. uint64_t mio:1;
  3535. uint64_t iob:1;
  3536. uint64_t fpa:1;
  3537. uint64_t pow:1;
  3538. uint64_t l2c:1;
  3539. uint64_t ipd:1;
  3540. uint64_t pip:1;
  3541. uint64_t pko:1;
  3542. uint64_t zip:1;
  3543. uint64_t tim:1;
  3544. uint64_t rad:1;
  3545. uint64_t key:1;
  3546. uint64_t dfa:1;
  3547. uint64_t usb:1;
  3548. uint64_t sli:1;
  3549. uint64_t dpi:1;
  3550. uint64_t agx0:1;
  3551. uint64_t agx1:1;
  3552. uint64_t reserved_38_45:8;
  3553. uint64_t agl:1;
  3554. uint64_t ptp:1;
  3555. uint64_t pem0:1;
  3556. uint64_t pem1:1;
  3557. uint64_t srio0:1;
  3558. uint64_t reserved_51_51:1;
  3559. uint64_t lmc0:1;
  3560. uint64_t reserved_53_55:3;
  3561. uint64_t dfm:1;
  3562. uint64_t reserved_57_59:3;
  3563. uint64_t srio2:1;
  3564. uint64_t srio3:1;
  3565. uint64_t reserved_62_62:1;
  3566. uint64_t rst:1;
  3567. #endif
  3568. } cn66xx;
  3569. struct cvmx_ciu_intx_en1_w1s_cnf71xx {
  3570. #ifdef __BIG_ENDIAN_BITFIELD
  3571. uint64_t rst:1;
  3572. uint64_t reserved_53_62:10;
  3573. uint64_t lmc0:1;
  3574. uint64_t reserved_50_51:2;
  3575. uint64_t pem1:1;
  3576. uint64_t pem0:1;
  3577. uint64_t ptp:1;
  3578. uint64_t reserved_41_46:6;
  3579. uint64_t dpi_dma:1;
  3580. uint64_t reserved_37_39:3;
  3581. uint64_t agx0:1;
  3582. uint64_t dpi:1;
  3583. uint64_t sli:1;
  3584. uint64_t usb:1;
  3585. uint64_t reserved_32_32:1;
  3586. uint64_t key:1;
  3587. uint64_t rad:1;
  3588. uint64_t tim:1;
  3589. uint64_t reserved_28_28:1;
  3590. uint64_t pko:1;
  3591. uint64_t pip:1;
  3592. uint64_t ipd:1;
  3593. uint64_t l2c:1;
  3594. uint64_t pow:1;
  3595. uint64_t fpa:1;
  3596. uint64_t iob:1;
  3597. uint64_t mio:1;
  3598. uint64_t nand:1;
  3599. uint64_t reserved_4_18:15;
  3600. uint64_t wdog:4;
  3601. #else
  3602. uint64_t wdog:4;
  3603. uint64_t reserved_4_18:15;
  3604. uint64_t nand:1;
  3605. uint64_t mio:1;
  3606. uint64_t iob:1;
  3607. uint64_t fpa:1;
  3608. uint64_t pow:1;
  3609. uint64_t l2c:1;
  3610. uint64_t ipd:1;
  3611. uint64_t pip:1;
  3612. uint64_t pko:1;
  3613. uint64_t reserved_28_28:1;
  3614. uint64_t tim:1;
  3615. uint64_t rad:1;
  3616. uint64_t key:1;
  3617. uint64_t reserved_32_32:1;
  3618. uint64_t usb:1;
  3619. uint64_t sli:1;
  3620. uint64_t dpi:1;
  3621. uint64_t agx0:1;
  3622. uint64_t reserved_37_39:3;
  3623. uint64_t dpi_dma:1;
  3624. uint64_t reserved_41_46:6;
  3625. uint64_t ptp:1;
  3626. uint64_t pem0:1;
  3627. uint64_t pem1:1;
  3628. uint64_t reserved_50_51:2;
  3629. uint64_t lmc0:1;
  3630. uint64_t reserved_53_62:10;
  3631. uint64_t rst:1;
  3632. #endif
  3633. } cnf71xx;
  3634. };
  3635. union cvmx_ciu_intx_en4_0 {
  3636. uint64_t u64;
  3637. struct cvmx_ciu_intx_en4_0_s {
  3638. #ifdef __BIG_ENDIAN_BITFIELD
  3639. uint64_t bootdma:1;
  3640. uint64_t mii:1;
  3641. uint64_t ipdppthr:1;
  3642. uint64_t powiq:1;
  3643. uint64_t twsi2:1;
  3644. uint64_t mpi:1;
  3645. uint64_t pcm:1;
  3646. uint64_t usb:1;
  3647. uint64_t timer:4;
  3648. uint64_t key_zero:1;
  3649. uint64_t ipd_drp:1;
  3650. uint64_t gmx_drp:2;
  3651. uint64_t trace:1;
  3652. uint64_t rml:1;
  3653. uint64_t twsi:1;
  3654. uint64_t reserved_44_44:1;
  3655. uint64_t pci_msi:4;
  3656. uint64_t pci_int:4;
  3657. uint64_t uart:2;
  3658. uint64_t mbox:2;
  3659. uint64_t gpio:16;
  3660. uint64_t workq:16;
  3661. #else
  3662. uint64_t workq:16;
  3663. uint64_t gpio:16;
  3664. uint64_t mbox:2;
  3665. uint64_t uart:2;
  3666. uint64_t pci_int:4;
  3667. uint64_t pci_msi:4;
  3668. uint64_t reserved_44_44:1;
  3669. uint64_t twsi:1;
  3670. uint64_t rml:1;
  3671. uint64_t trace:1;
  3672. uint64_t gmx_drp:2;
  3673. uint64_t ipd_drp:1;
  3674. uint64_t key_zero:1;
  3675. uint64_t timer:4;
  3676. uint64_t usb:1;
  3677. uint64_t pcm:1;
  3678. uint64_t mpi:1;
  3679. uint64_t twsi2:1;
  3680. uint64_t powiq:1;
  3681. uint64_t ipdppthr:1;
  3682. uint64_t mii:1;
  3683. uint64_t bootdma:1;
  3684. #endif
  3685. } s;
  3686. struct cvmx_ciu_intx_en4_0_cn50xx {
  3687. #ifdef __BIG_ENDIAN_BITFIELD
  3688. uint64_t reserved_59_63:5;
  3689. uint64_t mpi:1;
  3690. uint64_t pcm:1;
  3691. uint64_t usb:1;
  3692. uint64_t timer:4;
  3693. uint64_t reserved_51_51:1;
  3694. uint64_t ipd_drp:1;
  3695. uint64_t reserved_49_49:1;
  3696. uint64_t gmx_drp:1;
  3697. uint64_t reserved_47_47:1;
  3698. uint64_t rml:1;
  3699. uint64_t twsi:1;
  3700. uint64_t reserved_44_44:1;
  3701. uint64_t pci_msi:4;
  3702. uint64_t pci_int:4;
  3703. uint64_t uart:2;
  3704. uint64_t mbox:2;
  3705. uint64_t gpio:16;
  3706. uint64_t workq:16;
  3707. #else
  3708. uint64_t workq:16;
  3709. uint64_t gpio:16;
  3710. uint64_t mbox:2;
  3711. uint64_t uart:2;
  3712. uint64_t pci_int:4;
  3713. uint64_t pci_msi:4;
  3714. uint64_t reserved_44_44:1;
  3715. uint64_t twsi:1;
  3716. uint64_t rml:1;
  3717. uint64_t reserved_47_47:1;
  3718. uint64_t gmx_drp:1;
  3719. uint64_t reserved_49_49:1;
  3720. uint64_t ipd_drp:1;
  3721. uint64_t reserved_51_51:1;
  3722. uint64_t timer:4;
  3723. uint64_t usb:1;
  3724. uint64_t pcm:1;
  3725. uint64_t mpi:1;
  3726. uint64_t reserved_59_63:5;
  3727. #endif
  3728. } cn50xx;
  3729. struct cvmx_ciu_intx_en4_0_cn52xx {
  3730. #ifdef __BIG_ENDIAN_BITFIELD
  3731. uint64_t bootdma:1;
  3732. uint64_t mii:1;
  3733. uint64_t ipdppthr:1;
  3734. uint64_t powiq:1;
  3735. uint64_t twsi2:1;
  3736. uint64_t reserved_57_58:2;
  3737. uint64_t usb:1;
  3738. uint64_t timer:4;
  3739. uint64_t reserved_51_51:1;
  3740. uint64_t ipd_drp:1;
  3741. uint64_t reserved_49_49:1;
  3742. uint64_t gmx_drp:1;
  3743. uint64_t trace:1;
  3744. uint64_t rml:1;
  3745. uint64_t twsi:1;
  3746. uint64_t reserved_44_44:1;
  3747. uint64_t pci_msi:4;
  3748. uint64_t pci_int:4;
  3749. uint64_t uart:2;
  3750. uint64_t mbox:2;
  3751. uint64_t gpio:16;
  3752. uint64_t workq:16;
  3753. #else
  3754. uint64_t workq:16;
  3755. uint64_t gpio:16;
  3756. uint64_t mbox:2;
  3757. uint64_t uart:2;
  3758. uint64_t pci_int:4;
  3759. uint64_t pci_msi:4;
  3760. uint64_t reserved_44_44:1;
  3761. uint64_t twsi:1;
  3762. uint64_t rml:1;
  3763. uint64_t trace:1;
  3764. uint64_t gmx_drp:1;
  3765. uint64_t reserved_49_49:1;
  3766. uint64_t ipd_drp:1;
  3767. uint64_t reserved_51_51:1;
  3768. uint64_t timer:4;
  3769. uint64_t usb:1;
  3770. uint64_t reserved_57_58:2;
  3771. uint64_t twsi2:1;
  3772. uint64_t powiq:1;
  3773. uint64_t ipdppthr:1;
  3774. uint64_t mii:1;
  3775. uint64_t bootdma:1;
  3776. #endif
  3777. } cn52xx;
  3778. struct cvmx_ciu_intx_en4_0_cn52xx cn52xxp1;
  3779. struct cvmx_ciu_intx_en4_0_cn56xx {
  3780. #ifdef __BIG_ENDIAN_BITFIELD
  3781. uint64_t bootdma:1;
  3782. uint64_t mii:1;
  3783. uint64_t ipdppthr:1;
  3784. uint64_t powiq:1;
  3785. uint64_t twsi2:1;
  3786. uint64_t reserved_57_58:2;
  3787. uint64_t usb:1;
  3788. uint64_t timer:4;
  3789. uint64_t key_zero:1;
  3790. uint64_t ipd_drp:1;
  3791. uint64_t gmx_drp:2;
  3792. uint64_t trace:1;
  3793. uint64_t rml:1;
  3794. uint64_t twsi:1;
  3795. uint64_t reserved_44_44:1;
  3796. uint64_t pci_msi:4;
  3797. uint64_t pci_int:4;
  3798. uint64_t uart:2;
  3799. uint64_t mbox:2;
  3800. uint64_t gpio:16;
  3801. uint64_t workq:16;
  3802. #else
  3803. uint64_t workq:16;
  3804. uint64_t gpio:16;
  3805. uint64_t mbox:2;
  3806. uint64_t uart:2;
  3807. uint64_t pci_int:4;
  3808. uint64_t pci_msi:4;
  3809. uint64_t reserved_44_44:1;
  3810. uint64_t twsi:1;
  3811. uint64_t rml:1;
  3812. uint64_t trace:1;
  3813. uint64_t gmx_drp:2;
  3814. uint64_t ipd_drp:1;
  3815. uint64_t key_zero:1;
  3816. uint64_t timer:4;
  3817. uint64_t usb:1;
  3818. uint64_t reserved_57_58:2;
  3819. uint64_t twsi2:1;
  3820. uint64_t powiq:1;
  3821. uint64_t ipdppthr:1;
  3822. uint64_t mii:1;
  3823. uint64_t bootdma:1;
  3824. #endif
  3825. } cn56xx;
  3826. struct cvmx_ciu_intx_en4_0_cn56xx cn56xxp1;
  3827. struct cvmx_ciu_intx_en4_0_cn58xx {
  3828. #ifdef __BIG_ENDIAN_BITFIELD
  3829. uint64_t reserved_56_63:8;
  3830. uint64_t timer:4;
  3831. uint64_t key_zero:1;
  3832. uint64_t ipd_drp:1;
  3833. uint64_t gmx_drp:2;
  3834. uint64_t trace:1;
  3835. uint64_t rml:1;
  3836. uint64_t twsi:1;
  3837. uint64_t reserved_44_44:1;
  3838. uint64_t pci_msi:4;
  3839. uint64_t pci_int:4;
  3840. uint64_t uart:2;
  3841. uint64_t mbox:2;
  3842. uint64_t gpio:16;
  3843. uint64_t workq:16;
  3844. #else
  3845. uint64_t workq:16;
  3846. uint64_t gpio:16;
  3847. uint64_t mbox:2;
  3848. uint64_t uart:2;
  3849. uint64_t pci_int:4;
  3850. uint64_t pci_msi:4;
  3851. uint64_t reserved_44_44:1;
  3852. uint64_t twsi:1;
  3853. uint64_t rml:1;
  3854. uint64_t trace:1;
  3855. uint64_t gmx_drp:2;
  3856. uint64_t ipd_drp:1;
  3857. uint64_t key_zero:1;
  3858. uint64_t timer:4;
  3859. uint64_t reserved_56_63:8;
  3860. #endif
  3861. } cn58xx;
  3862. struct cvmx_ciu_intx_en4_0_cn58xx cn58xxp1;
  3863. struct cvmx_ciu_intx_en4_0_cn61xx {
  3864. #ifdef __BIG_ENDIAN_BITFIELD
  3865. uint64_t bootdma:1;
  3866. uint64_t mii:1;
  3867. uint64_t ipdppthr:1;
  3868. uint64_t powiq:1;
  3869. uint64_t twsi2:1;
  3870. uint64_t mpi:1;
  3871. uint64_t pcm:1;
  3872. uint64_t usb:1;
  3873. uint64_t timer:4;
  3874. uint64_t reserved_51_51:1;
  3875. uint64_t ipd_drp:1;
  3876. uint64_t gmx_drp:2;
  3877. uint64_t trace:1;
  3878. uint64_t rml:1;
  3879. uint64_t twsi:1;
  3880. uint64_t reserved_44_44:1;
  3881. uint64_t pci_msi:4;
  3882. uint64_t pci_int:4;
  3883. uint64_t uart:2;
  3884. uint64_t mbox:2;
  3885. uint64_t gpio:16;
  3886. uint64_t workq:16;
  3887. #else
  3888. uint64_t workq:16;
  3889. uint64_t gpio:16;
  3890. uint64_t mbox:2;
  3891. uint64_t uart:2;
  3892. uint64_t pci_int:4;
  3893. uint64_t pci_msi:4;
  3894. uint64_t reserved_44_44:1;
  3895. uint64_t twsi:1;
  3896. uint64_t rml:1;
  3897. uint64_t trace:1;
  3898. uint64_t gmx_drp:2;
  3899. uint64_t ipd_drp:1;
  3900. uint64_t reserved_51_51:1;
  3901. uint64_t timer:4;
  3902. uint64_t usb:1;
  3903. uint64_t pcm:1;
  3904. uint64_t mpi:1;
  3905. uint64_t twsi2:1;
  3906. uint64_t powiq:1;
  3907. uint64_t ipdppthr:1;
  3908. uint64_t mii:1;
  3909. uint64_t bootdma:1;
  3910. #endif
  3911. } cn61xx;
  3912. struct cvmx_ciu_intx_en4_0_cn52xx cn63xx;
  3913. struct cvmx_ciu_intx_en4_0_cn52xx cn63xxp1;
  3914. struct cvmx_ciu_intx_en4_0_cn66xx {
  3915. #ifdef __BIG_ENDIAN_BITFIELD
  3916. uint64_t bootdma:1;
  3917. uint64_t mii:1;
  3918. uint64_t ipdppthr:1;
  3919. uint64_t powiq:1;
  3920. uint64_t twsi2:1;
  3921. uint64_t mpi:1;
  3922. uint64_t reserved_57_57:1;
  3923. uint64_t usb:1;
  3924. uint64_t timer:4;
  3925. uint64_t reserved_51_51:1;
  3926. uint64_t ipd_drp:1;
  3927. uint64_t gmx_drp:2;
  3928. uint64_t trace:1;
  3929. uint64_t rml:1;
  3930. uint64_t twsi:1;
  3931. uint64_t reserved_44_44:1;
  3932. uint64_t pci_msi:4;
  3933. uint64_t pci_int:4;
  3934. uint64_t uart:2;
  3935. uint64_t mbox:2;
  3936. uint64_t gpio:16;
  3937. uint64_t workq:16;
  3938. #else
  3939. uint64_t workq:16;
  3940. uint64_t gpio:16;
  3941. uint64_t mbox:2;
  3942. uint64_t uart:2;
  3943. uint64_t pci_int:4;
  3944. uint64_t pci_msi:4;
  3945. uint64_t reserved_44_44:1;
  3946. uint64_t twsi:1;
  3947. uint64_t rml:1;
  3948. uint64_t trace:1;
  3949. uint64_t gmx_drp:2;
  3950. uint64_t ipd_drp:1;
  3951. uint64_t reserved_51_51:1;
  3952. uint64_t timer:4;
  3953. uint64_t usb:1;
  3954. uint64_t reserved_57_57:1;
  3955. uint64_t mpi:1;
  3956. uint64_t twsi2:1;
  3957. uint64_t powiq:1;
  3958. uint64_t ipdppthr:1;
  3959. uint64_t mii:1;
  3960. uint64_t bootdma:1;
  3961. #endif
  3962. } cn66xx;
  3963. struct cvmx_ciu_intx_en4_0_cnf71xx {
  3964. #ifdef __BIG_ENDIAN_BITFIELD
  3965. uint64_t bootdma:1;
  3966. uint64_t reserved_62_62:1;
  3967. uint64_t ipdppthr:1;
  3968. uint64_t powiq:1;
  3969. uint64_t twsi2:1;
  3970. uint64_t mpi:1;
  3971. uint64_t pcm:1;
  3972. uint64_t usb:1;
  3973. uint64_t timer:4;
  3974. uint64_t reserved_51_51:1;
  3975. uint64_t ipd_drp:1;
  3976. uint64_t reserved_49_49:1;
  3977. uint64_t gmx_drp:1;
  3978. uint64_t trace:1;
  3979. uint64_t rml:1;
  3980. uint64_t twsi:1;
  3981. uint64_t reserved_44_44:1;
  3982. uint64_t pci_msi:4;
  3983. uint64_t pci_int:4;
  3984. uint64_t uart:2;
  3985. uint64_t mbox:2;
  3986. uint64_t gpio:16;
  3987. uint64_t workq:16;
  3988. #else
  3989. uint64_t workq:16;
  3990. uint64_t gpio:16;
  3991. uint64_t mbox:2;
  3992. uint64_t uart:2;
  3993. uint64_t pci_int:4;
  3994. uint64_t pci_msi:4;
  3995. uint64_t reserved_44_44:1;
  3996. uint64_t twsi:1;
  3997. uint64_t rml:1;
  3998. uint64_t trace:1;
  3999. uint64_t gmx_drp:1;
  4000. uint64_t reserved_49_49:1;
  4001. uint64_t ipd_drp:1;
  4002. uint64_t reserved_51_51:1;
  4003. uint64_t timer:4;
  4004. uint64_t usb:1;
  4005. uint64_t pcm:1;
  4006. uint64_t mpi:1;
  4007. uint64_t twsi2:1;
  4008. uint64_t powiq:1;
  4009. uint64_t ipdppthr:1;
  4010. uint64_t reserved_62_62:1;
  4011. uint64_t bootdma:1;
  4012. #endif
  4013. } cnf71xx;
  4014. };
  4015. union cvmx_ciu_intx_en4_0_w1c {
  4016. uint64_t u64;
  4017. struct cvmx_ciu_intx_en4_0_w1c_s {
  4018. #ifdef __BIG_ENDIAN_BITFIELD
  4019. uint64_t bootdma:1;
  4020. uint64_t mii:1;
  4021. uint64_t ipdppthr:1;
  4022. uint64_t powiq:1;
  4023. uint64_t twsi2:1;
  4024. uint64_t mpi:1;
  4025. uint64_t pcm:1;
  4026. uint64_t usb:1;
  4027. uint64_t timer:4;
  4028. uint64_t key_zero:1;
  4029. uint64_t ipd_drp:1;
  4030. uint64_t gmx_drp:2;
  4031. uint64_t trace:1;
  4032. uint64_t rml:1;
  4033. uint64_t twsi:1;
  4034. uint64_t reserved_44_44:1;
  4035. uint64_t pci_msi:4;
  4036. uint64_t pci_int:4;
  4037. uint64_t uart:2;
  4038. uint64_t mbox:2;
  4039. uint64_t gpio:16;
  4040. uint64_t workq:16;
  4041. #else
  4042. uint64_t workq:16;
  4043. uint64_t gpio:16;
  4044. uint64_t mbox:2;
  4045. uint64_t uart:2;
  4046. uint64_t pci_int:4;
  4047. uint64_t pci_msi:4;
  4048. uint64_t reserved_44_44:1;
  4049. uint64_t twsi:1;
  4050. uint64_t rml:1;
  4051. uint64_t trace:1;
  4052. uint64_t gmx_drp:2;
  4053. uint64_t ipd_drp:1;
  4054. uint64_t key_zero:1;
  4055. uint64_t timer:4;
  4056. uint64_t usb:1;
  4057. uint64_t pcm:1;
  4058. uint64_t mpi:1;
  4059. uint64_t twsi2:1;
  4060. uint64_t powiq:1;
  4061. uint64_t ipdppthr:1;
  4062. uint64_t mii:1;
  4063. uint64_t bootdma:1;
  4064. #endif
  4065. } s;
  4066. struct cvmx_ciu_intx_en4_0_w1c_cn52xx {
  4067. #ifdef __BIG_ENDIAN_BITFIELD
  4068. uint64_t bootdma:1;
  4069. uint64_t mii:1;
  4070. uint64_t ipdppthr:1;
  4071. uint64_t powiq:1;
  4072. uint64_t twsi2:1;
  4073. uint64_t reserved_57_58:2;
  4074. uint64_t usb:1;
  4075. uint64_t timer:4;
  4076. uint64_t reserved_51_51:1;
  4077. uint64_t ipd_drp:1;
  4078. uint64_t reserved_49_49:1;
  4079. uint64_t gmx_drp:1;
  4080. uint64_t trace:1;
  4081. uint64_t rml:1;
  4082. uint64_t twsi:1;
  4083. uint64_t reserved_44_44:1;
  4084. uint64_t pci_msi:4;
  4085. uint64_t pci_int:4;
  4086. uint64_t uart:2;
  4087. uint64_t mbox:2;
  4088. uint64_t gpio:16;
  4089. uint64_t workq:16;
  4090. #else
  4091. uint64_t workq:16;
  4092. uint64_t gpio:16;
  4093. uint64_t mbox:2;
  4094. uint64_t uart:2;
  4095. uint64_t pci_int:4;
  4096. uint64_t pci_msi:4;
  4097. uint64_t reserved_44_44:1;
  4098. uint64_t twsi:1;
  4099. uint64_t rml:1;
  4100. uint64_t trace:1;
  4101. uint64_t gmx_drp:1;
  4102. uint64_t reserved_49_49:1;
  4103. uint64_t ipd_drp:1;
  4104. uint64_t reserved_51_51:1;
  4105. uint64_t timer:4;
  4106. uint64_t usb:1;
  4107. uint64_t reserved_57_58:2;
  4108. uint64_t twsi2:1;
  4109. uint64_t powiq:1;
  4110. uint64_t ipdppthr:1;
  4111. uint64_t mii:1;
  4112. uint64_t bootdma:1;
  4113. #endif
  4114. } cn52xx;
  4115. struct cvmx_ciu_intx_en4_0_w1c_cn56xx {
  4116. #ifdef __BIG_ENDIAN_BITFIELD
  4117. uint64_t bootdma:1;
  4118. uint64_t mii:1;
  4119. uint64_t ipdppthr:1;
  4120. uint64_t powiq:1;
  4121. uint64_t twsi2:1;
  4122. uint64_t reserved_57_58:2;
  4123. uint64_t usb:1;
  4124. uint64_t timer:4;
  4125. uint64_t key_zero:1;
  4126. uint64_t ipd_drp:1;
  4127. uint64_t gmx_drp:2;
  4128. uint64_t trace:1;
  4129. uint64_t rml:1;
  4130. uint64_t twsi:1;
  4131. uint64_t reserved_44_44:1;
  4132. uint64_t pci_msi:4;
  4133. uint64_t pci_int:4;
  4134. uint64_t uart:2;
  4135. uint64_t mbox:2;
  4136. uint64_t gpio:16;
  4137. uint64_t workq:16;
  4138. #else
  4139. uint64_t workq:16;
  4140. uint64_t gpio:16;
  4141. uint64_t mbox:2;
  4142. uint64_t uart:2;
  4143. uint64_t pci_int:4;
  4144. uint64_t pci_msi:4;
  4145. uint64_t reserved_44_44:1;
  4146. uint64_t twsi:1;
  4147. uint64_t rml:1;
  4148. uint64_t trace:1;
  4149. uint64_t gmx_drp:2;
  4150. uint64_t ipd_drp:1;
  4151. uint64_t key_zero:1;
  4152. uint64_t timer:4;
  4153. uint64_t usb:1;
  4154. uint64_t reserved_57_58:2;
  4155. uint64_t twsi2:1;
  4156. uint64_t powiq:1;
  4157. uint64_t ipdppthr:1;
  4158. uint64_t mii:1;
  4159. uint64_t bootdma:1;
  4160. #endif
  4161. } cn56xx;
  4162. struct cvmx_ciu_intx_en4_0_w1c_cn58xx {
  4163. #ifdef __BIG_ENDIAN_BITFIELD
  4164. uint64_t reserved_56_63:8;
  4165. uint64_t timer:4;
  4166. uint64_t key_zero:1;
  4167. uint64_t ipd_drp:1;
  4168. uint64_t gmx_drp:2;
  4169. uint64_t trace:1;
  4170. uint64_t rml:1;
  4171. uint64_t twsi:1;
  4172. uint64_t reserved_44_44:1;
  4173. uint64_t pci_msi:4;
  4174. uint64_t pci_int:4;
  4175. uint64_t uart:2;
  4176. uint64_t mbox:2;
  4177. uint64_t gpio:16;
  4178. uint64_t workq:16;
  4179. #else
  4180. uint64_t workq:16;
  4181. uint64_t gpio:16;
  4182. uint64_t mbox:2;
  4183. uint64_t uart:2;
  4184. uint64_t pci_int:4;
  4185. uint64_t pci_msi:4;
  4186. uint64_t reserved_44_44:1;
  4187. uint64_t twsi:1;
  4188. uint64_t rml:1;
  4189. uint64_t trace:1;
  4190. uint64_t gmx_drp:2;
  4191. uint64_t ipd_drp:1;
  4192. uint64_t key_zero:1;
  4193. uint64_t timer:4;
  4194. uint64_t reserved_56_63:8;
  4195. #endif
  4196. } cn58xx;
  4197. struct cvmx_ciu_intx_en4_0_w1c_cn61xx {
  4198. #ifdef __BIG_ENDIAN_BITFIELD
  4199. uint64_t bootdma:1;
  4200. uint64_t mii:1;
  4201. uint64_t ipdppthr:1;
  4202. uint64_t powiq:1;
  4203. uint64_t twsi2:1;
  4204. uint64_t mpi:1;
  4205. uint64_t pcm:1;
  4206. uint64_t usb:1;
  4207. uint64_t timer:4;
  4208. uint64_t reserved_51_51:1;
  4209. uint64_t ipd_drp:1;
  4210. uint64_t gmx_drp:2;
  4211. uint64_t trace:1;
  4212. uint64_t rml:1;
  4213. uint64_t twsi:1;
  4214. uint64_t reserved_44_44:1;
  4215. uint64_t pci_msi:4;
  4216. uint64_t pci_int:4;
  4217. uint64_t uart:2;
  4218. uint64_t mbox:2;
  4219. uint64_t gpio:16;
  4220. uint64_t workq:16;
  4221. #else
  4222. uint64_t workq:16;
  4223. uint64_t gpio:16;
  4224. uint64_t mbox:2;
  4225. uint64_t uart:2;
  4226. uint64_t pci_int:4;
  4227. uint64_t pci_msi:4;
  4228. uint64_t reserved_44_44:1;
  4229. uint64_t twsi:1;
  4230. uint64_t rml:1;
  4231. uint64_t trace:1;
  4232. uint64_t gmx_drp:2;
  4233. uint64_t ipd_drp:1;
  4234. uint64_t reserved_51_51:1;
  4235. uint64_t timer:4;
  4236. uint64_t usb:1;
  4237. uint64_t pcm:1;
  4238. uint64_t mpi:1;
  4239. uint64_t twsi2:1;
  4240. uint64_t powiq:1;
  4241. uint64_t ipdppthr:1;
  4242. uint64_t mii:1;
  4243. uint64_t bootdma:1;
  4244. #endif
  4245. } cn61xx;
  4246. struct cvmx_ciu_intx_en4_0_w1c_cn52xx cn63xx;
  4247. struct cvmx_ciu_intx_en4_0_w1c_cn52xx cn63xxp1;
  4248. struct cvmx_ciu_intx_en4_0_w1c_cn66xx {
  4249. #ifdef __BIG_ENDIAN_BITFIELD
  4250. uint64_t bootdma:1;
  4251. uint64_t mii:1;
  4252. uint64_t ipdppthr:1;
  4253. uint64_t powiq:1;
  4254. uint64_t twsi2:1;
  4255. uint64_t mpi:1;
  4256. uint64_t reserved_57_57:1;
  4257. uint64_t usb:1;
  4258. uint64_t timer:4;
  4259. uint64_t reserved_51_51:1;
  4260. uint64_t ipd_drp:1;
  4261. uint64_t gmx_drp:2;
  4262. uint64_t trace:1;
  4263. uint64_t rml:1;
  4264. uint64_t twsi:1;
  4265. uint64_t reserved_44_44:1;
  4266. uint64_t pci_msi:4;
  4267. uint64_t pci_int:4;
  4268. uint64_t uart:2;
  4269. uint64_t mbox:2;
  4270. uint64_t gpio:16;
  4271. uint64_t workq:16;
  4272. #else
  4273. uint64_t workq:16;
  4274. uint64_t gpio:16;
  4275. uint64_t mbox:2;
  4276. uint64_t uart:2;
  4277. uint64_t pci_int:4;
  4278. uint64_t pci_msi:4;
  4279. uint64_t reserved_44_44:1;
  4280. uint64_t twsi:1;
  4281. uint64_t rml:1;
  4282. uint64_t trace:1;
  4283. uint64_t gmx_drp:2;
  4284. uint64_t ipd_drp:1;
  4285. uint64_t reserved_51_51:1;
  4286. uint64_t timer:4;
  4287. uint64_t usb:1;
  4288. uint64_t reserved_57_57:1;
  4289. uint64_t mpi:1;
  4290. uint64_t twsi2:1;
  4291. uint64_t powiq:1;
  4292. uint64_t ipdppthr:1;
  4293. uint64_t mii:1;
  4294. uint64_t bootdma:1;
  4295. #endif
  4296. } cn66xx;
  4297. struct cvmx_ciu_intx_en4_0_w1c_cnf71xx {
  4298. #ifdef __BIG_ENDIAN_BITFIELD
  4299. uint64_t bootdma:1;
  4300. uint64_t reserved_62_62:1;
  4301. uint64_t ipdppthr:1;
  4302. uint64_t powiq:1;
  4303. uint64_t twsi2:1;
  4304. uint64_t mpi:1;
  4305. uint64_t pcm:1;
  4306. uint64_t usb:1;
  4307. uint64_t timer:4;
  4308. uint64_t reserved_51_51:1;
  4309. uint64_t ipd_drp:1;
  4310. uint64_t reserved_49_49:1;
  4311. uint64_t gmx_drp:1;
  4312. uint64_t trace:1;
  4313. uint64_t rml:1;
  4314. uint64_t twsi:1;
  4315. uint64_t reserved_44_44:1;
  4316. uint64_t pci_msi:4;
  4317. uint64_t pci_int:4;
  4318. uint64_t uart:2;
  4319. uint64_t mbox:2;
  4320. uint64_t gpio:16;
  4321. uint64_t workq:16;
  4322. #else
  4323. uint64_t workq:16;
  4324. uint64_t gpio:16;
  4325. uint64_t mbox:2;
  4326. uint64_t uart:2;
  4327. uint64_t pci_int:4;
  4328. uint64_t pci_msi:4;
  4329. uint64_t reserved_44_44:1;
  4330. uint64_t twsi:1;
  4331. uint64_t rml:1;
  4332. uint64_t trace:1;
  4333. uint64_t gmx_drp:1;
  4334. uint64_t reserved_49_49:1;
  4335. uint64_t ipd_drp:1;
  4336. uint64_t reserved_51_51:1;
  4337. uint64_t timer:4;
  4338. uint64_t usb:1;
  4339. uint64_t pcm:1;
  4340. uint64_t mpi:1;
  4341. uint64_t twsi2:1;
  4342. uint64_t powiq:1;
  4343. uint64_t ipdppthr:1;
  4344. uint64_t reserved_62_62:1;
  4345. uint64_t bootdma:1;
  4346. #endif
  4347. } cnf71xx;
  4348. };
  4349. union cvmx_ciu_intx_en4_0_w1s {
  4350. uint64_t u64;
  4351. struct cvmx_ciu_intx_en4_0_w1s_s {
  4352. #ifdef __BIG_ENDIAN_BITFIELD
  4353. uint64_t bootdma:1;
  4354. uint64_t mii:1;
  4355. uint64_t ipdppthr:1;
  4356. uint64_t powiq:1;
  4357. uint64_t twsi2:1;
  4358. uint64_t mpi:1;
  4359. uint64_t pcm:1;
  4360. uint64_t usb:1;
  4361. uint64_t timer:4;
  4362. uint64_t key_zero:1;
  4363. uint64_t ipd_drp:1;
  4364. uint64_t gmx_drp:2;
  4365. uint64_t trace:1;
  4366. uint64_t rml:1;
  4367. uint64_t twsi:1;
  4368. uint64_t reserved_44_44:1;
  4369. uint64_t pci_msi:4;
  4370. uint64_t pci_int:4;
  4371. uint64_t uart:2;
  4372. uint64_t mbox:2;
  4373. uint64_t gpio:16;
  4374. uint64_t workq:16;
  4375. #else
  4376. uint64_t workq:16;
  4377. uint64_t gpio:16;
  4378. uint64_t mbox:2;
  4379. uint64_t uart:2;
  4380. uint64_t pci_int:4;
  4381. uint64_t pci_msi:4;
  4382. uint64_t reserved_44_44:1;
  4383. uint64_t twsi:1;
  4384. uint64_t rml:1;
  4385. uint64_t trace:1;
  4386. uint64_t gmx_drp:2;
  4387. uint64_t ipd_drp:1;
  4388. uint64_t key_zero:1;
  4389. uint64_t timer:4;
  4390. uint64_t usb:1;
  4391. uint64_t pcm:1;
  4392. uint64_t mpi:1;
  4393. uint64_t twsi2:1;
  4394. uint64_t powiq:1;
  4395. uint64_t ipdppthr:1;
  4396. uint64_t mii:1;
  4397. uint64_t bootdma:1;
  4398. #endif
  4399. } s;
  4400. struct cvmx_ciu_intx_en4_0_w1s_cn52xx {
  4401. #ifdef __BIG_ENDIAN_BITFIELD
  4402. uint64_t bootdma:1;
  4403. uint64_t mii:1;
  4404. uint64_t ipdppthr:1;
  4405. uint64_t powiq:1;
  4406. uint64_t twsi2:1;
  4407. uint64_t reserved_57_58:2;
  4408. uint64_t usb:1;
  4409. uint64_t timer:4;
  4410. uint64_t reserved_51_51:1;
  4411. uint64_t ipd_drp:1;
  4412. uint64_t reserved_49_49:1;
  4413. uint64_t gmx_drp:1;
  4414. uint64_t trace:1;
  4415. uint64_t rml:1;
  4416. uint64_t twsi:1;
  4417. uint64_t reserved_44_44:1;
  4418. uint64_t pci_msi:4;
  4419. uint64_t pci_int:4;
  4420. uint64_t uart:2;
  4421. uint64_t mbox:2;
  4422. uint64_t gpio:16;
  4423. uint64_t workq:16;
  4424. #else
  4425. uint64_t workq:16;
  4426. uint64_t gpio:16;
  4427. uint64_t mbox:2;
  4428. uint64_t uart:2;
  4429. uint64_t pci_int:4;
  4430. uint64_t pci_msi:4;
  4431. uint64_t reserved_44_44:1;
  4432. uint64_t twsi:1;
  4433. uint64_t rml:1;
  4434. uint64_t trace:1;
  4435. uint64_t gmx_drp:1;
  4436. uint64_t reserved_49_49:1;
  4437. uint64_t ipd_drp:1;
  4438. uint64_t reserved_51_51:1;
  4439. uint64_t timer:4;
  4440. uint64_t usb:1;
  4441. uint64_t reserved_57_58:2;
  4442. uint64_t twsi2:1;
  4443. uint64_t powiq:1;
  4444. uint64_t ipdppthr:1;
  4445. uint64_t mii:1;
  4446. uint64_t bootdma:1;
  4447. #endif
  4448. } cn52xx;
  4449. struct cvmx_ciu_intx_en4_0_w1s_cn56xx {
  4450. #ifdef __BIG_ENDIAN_BITFIELD
  4451. uint64_t bootdma:1;
  4452. uint64_t mii:1;
  4453. uint64_t ipdppthr:1;
  4454. uint64_t powiq:1;
  4455. uint64_t twsi2:1;
  4456. uint64_t reserved_57_58:2;
  4457. uint64_t usb:1;
  4458. uint64_t timer:4;
  4459. uint64_t key_zero:1;
  4460. uint64_t ipd_drp:1;
  4461. uint64_t gmx_drp:2;
  4462. uint64_t trace:1;
  4463. uint64_t rml:1;
  4464. uint64_t twsi:1;
  4465. uint64_t reserved_44_44:1;
  4466. uint64_t pci_msi:4;
  4467. uint64_t pci_int:4;
  4468. uint64_t uart:2;
  4469. uint64_t mbox:2;
  4470. uint64_t gpio:16;
  4471. uint64_t workq:16;
  4472. #else
  4473. uint64_t workq:16;
  4474. uint64_t gpio:16;
  4475. uint64_t mbox:2;
  4476. uint64_t uart:2;
  4477. uint64_t pci_int:4;
  4478. uint64_t pci_msi:4;
  4479. uint64_t reserved_44_44:1;
  4480. uint64_t twsi:1;
  4481. uint64_t rml:1;
  4482. uint64_t trace:1;
  4483. uint64_t gmx_drp:2;
  4484. uint64_t ipd_drp:1;
  4485. uint64_t key_zero:1;
  4486. uint64_t timer:4;
  4487. uint64_t usb:1;
  4488. uint64_t reserved_57_58:2;
  4489. uint64_t twsi2:1;
  4490. uint64_t powiq:1;
  4491. uint64_t ipdppthr:1;
  4492. uint64_t mii:1;
  4493. uint64_t bootdma:1;
  4494. #endif
  4495. } cn56xx;
  4496. struct cvmx_ciu_intx_en4_0_w1s_cn58xx {
  4497. #ifdef __BIG_ENDIAN_BITFIELD
  4498. uint64_t reserved_56_63:8;
  4499. uint64_t timer:4;
  4500. uint64_t key_zero:1;
  4501. uint64_t ipd_drp:1;
  4502. uint64_t gmx_drp:2;
  4503. uint64_t trace:1;
  4504. uint64_t rml:1;
  4505. uint64_t twsi:1;
  4506. uint64_t reserved_44_44:1;
  4507. uint64_t pci_msi:4;
  4508. uint64_t pci_int:4;
  4509. uint64_t uart:2;
  4510. uint64_t mbox:2;
  4511. uint64_t gpio:16;
  4512. uint64_t workq:16;
  4513. #else
  4514. uint64_t workq:16;
  4515. uint64_t gpio:16;
  4516. uint64_t mbox:2;
  4517. uint64_t uart:2;
  4518. uint64_t pci_int:4;
  4519. uint64_t pci_msi:4;
  4520. uint64_t reserved_44_44:1;
  4521. uint64_t twsi:1;
  4522. uint64_t rml:1;
  4523. uint64_t trace:1;
  4524. uint64_t gmx_drp:2;
  4525. uint64_t ipd_drp:1;
  4526. uint64_t key_zero:1;
  4527. uint64_t timer:4;
  4528. uint64_t reserved_56_63:8;
  4529. #endif
  4530. } cn58xx;
  4531. struct cvmx_ciu_intx_en4_0_w1s_cn61xx {
  4532. #ifdef __BIG_ENDIAN_BITFIELD
  4533. uint64_t bootdma:1;
  4534. uint64_t mii:1;
  4535. uint64_t ipdppthr:1;
  4536. uint64_t powiq:1;
  4537. uint64_t twsi2:1;
  4538. uint64_t mpi:1;
  4539. uint64_t pcm:1;
  4540. uint64_t usb:1;
  4541. uint64_t timer:4;
  4542. uint64_t reserved_51_51:1;
  4543. uint64_t ipd_drp:1;
  4544. uint64_t gmx_drp:2;
  4545. uint64_t trace:1;
  4546. uint64_t rml:1;
  4547. uint64_t twsi:1;
  4548. uint64_t reserved_44_44:1;
  4549. uint64_t pci_msi:4;
  4550. uint64_t pci_int:4;
  4551. uint64_t uart:2;
  4552. uint64_t mbox:2;
  4553. uint64_t gpio:16;
  4554. uint64_t workq:16;
  4555. #else
  4556. uint64_t workq:16;
  4557. uint64_t gpio:16;
  4558. uint64_t mbox:2;
  4559. uint64_t uart:2;
  4560. uint64_t pci_int:4;
  4561. uint64_t pci_msi:4;
  4562. uint64_t reserved_44_44:1;
  4563. uint64_t twsi:1;
  4564. uint64_t rml:1;
  4565. uint64_t trace:1;
  4566. uint64_t gmx_drp:2;
  4567. uint64_t ipd_drp:1;
  4568. uint64_t reserved_51_51:1;
  4569. uint64_t timer:4;
  4570. uint64_t usb:1;
  4571. uint64_t pcm:1;
  4572. uint64_t mpi:1;
  4573. uint64_t twsi2:1;
  4574. uint64_t powiq:1;
  4575. uint64_t ipdppthr:1;
  4576. uint64_t mii:1;
  4577. uint64_t bootdma:1;
  4578. #endif
  4579. } cn61xx;
  4580. struct cvmx_ciu_intx_en4_0_w1s_cn52xx cn63xx;
  4581. struct cvmx_ciu_intx_en4_0_w1s_cn52xx cn63xxp1;
  4582. struct cvmx_ciu_intx_en4_0_w1s_cn66xx {
  4583. #ifdef __BIG_ENDIAN_BITFIELD
  4584. uint64_t bootdma:1;
  4585. uint64_t mii:1;
  4586. uint64_t ipdppthr:1;
  4587. uint64_t powiq:1;
  4588. uint64_t twsi2:1;
  4589. uint64_t mpi:1;
  4590. uint64_t reserved_57_57:1;
  4591. uint64_t usb:1;
  4592. uint64_t timer:4;
  4593. uint64_t reserved_51_51:1;
  4594. uint64_t ipd_drp:1;
  4595. uint64_t gmx_drp:2;
  4596. uint64_t trace:1;
  4597. uint64_t rml:1;
  4598. uint64_t twsi:1;
  4599. uint64_t reserved_44_44:1;
  4600. uint64_t pci_msi:4;
  4601. uint64_t pci_int:4;
  4602. uint64_t uart:2;
  4603. uint64_t mbox:2;
  4604. uint64_t gpio:16;
  4605. uint64_t workq:16;
  4606. #else
  4607. uint64_t workq:16;
  4608. uint64_t gpio:16;
  4609. uint64_t mbox:2;
  4610. uint64_t uart:2;
  4611. uint64_t pci_int:4;
  4612. uint64_t pci_msi:4;
  4613. uint64_t reserved_44_44:1;
  4614. uint64_t twsi:1;
  4615. uint64_t rml:1;
  4616. uint64_t trace:1;
  4617. uint64_t gmx_drp:2;
  4618. uint64_t ipd_drp:1;
  4619. uint64_t reserved_51_51:1;
  4620. uint64_t timer:4;
  4621. uint64_t usb:1;
  4622. uint64_t reserved_57_57:1;
  4623. uint64_t mpi:1;
  4624. uint64_t twsi2:1;
  4625. uint64_t powiq:1;
  4626. uint64_t ipdppthr:1;
  4627. uint64_t mii:1;
  4628. uint64_t bootdma:1;
  4629. #endif
  4630. } cn66xx;
  4631. struct cvmx_ciu_intx_en4_0_w1s_cnf71xx {
  4632. #ifdef __BIG_ENDIAN_BITFIELD
  4633. uint64_t bootdma:1;
  4634. uint64_t reserved_62_62:1;
  4635. uint64_t ipdppthr:1;
  4636. uint64_t powiq:1;
  4637. uint64_t twsi2:1;
  4638. uint64_t mpi:1;
  4639. uint64_t pcm:1;
  4640. uint64_t usb:1;
  4641. uint64_t timer:4;
  4642. uint64_t reserved_51_51:1;
  4643. uint64_t ipd_drp:1;
  4644. uint64_t reserved_49_49:1;
  4645. uint64_t gmx_drp:1;
  4646. uint64_t trace:1;
  4647. uint64_t rml:1;
  4648. uint64_t twsi:1;
  4649. uint64_t reserved_44_44:1;
  4650. uint64_t pci_msi:4;
  4651. uint64_t pci_int:4;
  4652. uint64_t uart:2;
  4653. uint64_t mbox:2;
  4654. uint64_t gpio:16;
  4655. uint64_t workq:16;
  4656. #else
  4657. uint64_t workq:16;
  4658. uint64_t gpio:16;
  4659. uint64_t mbox:2;
  4660. uint64_t uart:2;
  4661. uint64_t pci_int:4;
  4662. uint64_t pci_msi:4;
  4663. uint64_t reserved_44_44:1;
  4664. uint64_t twsi:1;
  4665. uint64_t rml:1;
  4666. uint64_t trace:1;
  4667. uint64_t gmx_drp:1;
  4668. uint64_t reserved_49_49:1;
  4669. uint64_t ipd_drp:1;
  4670. uint64_t reserved_51_51:1;
  4671. uint64_t timer:4;
  4672. uint64_t usb:1;
  4673. uint64_t pcm:1;
  4674. uint64_t mpi:1;
  4675. uint64_t twsi2:1;
  4676. uint64_t powiq:1;
  4677. uint64_t ipdppthr:1;
  4678. uint64_t reserved_62_62:1;
  4679. uint64_t bootdma:1;
  4680. #endif
  4681. } cnf71xx;
  4682. };
  4683. union cvmx_ciu_intx_en4_1 {
  4684. uint64_t u64;
  4685. struct cvmx_ciu_intx_en4_1_s {
  4686. #ifdef __BIG_ENDIAN_BITFIELD
  4687. uint64_t rst:1;
  4688. uint64_t reserved_62_62:1;
  4689. uint64_t srio3:1;
  4690. uint64_t srio2:1;
  4691. uint64_t reserved_57_59:3;
  4692. uint64_t dfm:1;
  4693. uint64_t reserved_53_55:3;
  4694. uint64_t lmc0:1;
  4695. uint64_t srio1:1;
  4696. uint64_t srio0:1;
  4697. uint64_t pem1:1;
  4698. uint64_t pem0:1;
  4699. uint64_t ptp:1;
  4700. uint64_t agl:1;
  4701. uint64_t reserved_41_45:5;
  4702. uint64_t dpi_dma:1;
  4703. uint64_t reserved_38_39:2;
  4704. uint64_t agx1:1;
  4705. uint64_t agx0:1;
  4706. uint64_t dpi:1;
  4707. uint64_t sli:1;
  4708. uint64_t usb:1;
  4709. uint64_t dfa:1;
  4710. uint64_t key:1;
  4711. uint64_t rad:1;
  4712. uint64_t tim:1;
  4713. uint64_t zip:1;
  4714. uint64_t pko:1;
  4715. uint64_t pip:1;
  4716. uint64_t ipd:1;
  4717. uint64_t l2c:1;
  4718. uint64_t pow:1;
  4719. uint64_t fpa:1;
  4720. uint64_t iob:1;
  4721. uint64_t mio:1;
  4722. uint64_t nand:1;
  4723. uint64_t mii1:1;
  4724. uint64_t usb1:1;
  4725. uint64_t uart2:1;
  4726. uint64_t wdog:16;
  4727. #else
  4728. uint64_t wdog:16;
  4729. uint64_t uart2:1;
  4730. uint64_t usb1:1;
  4731. uint64_t mii1:1;
  4732. uint64_t nand:1;
  4733. uint64_t mio:1;
  4734. uint64_t iob:1;
  4735. uint64_t fpa:1;
  4736. uint64_t pow:1;
  4737. uint64_t l2c:1;
  4738. uint64_t ipd:1;
  4739. uint64_t pip:1;
  4740. uint64_t pko:1;
  4741. uint64_t zip:1;
  4742. uint64_t tim:1;
  4743. uint64_t rad:1;
  4744. uint64_t key:1;
  4745. uint64_t dfa:1;
  4746. uint64_t usb:1;
  4747. uint64_t sli:1;
  4748. uint64_t dpi:1;
  4749. uint64_t agx0:1;
  4750. uint64_t agx1:1;
  4751. uint64_t reserved_38_39:2;
  4752. uint64_t dpi_dma:1;
  4753. uint64_t reserved_41_45:5;
  4754. uint64_t agl:1;
  4755. uint64_t ptp:1;
  4756. uint64_t pem0:1;
  4757. uint64_t pem1:1;
  4758. uint64_t srio0:1;
  4759. uint64_t srio1:1;
  4760. uint64_t lmc0:1;
  4761. uint64_t reserved_53_55:3;
  4762. uint64_t dfm:1;
  4763. uint64_t reserved_57_59:3;
  4764. uint64_t srio2:1;
  4765. uint64_t srio3:1;
  4766. uint64_t reserved_62_62:1;
  4767. uint64_t rst:1;
  4768. #endif
  4769. } s;
  4770. struct cvmx_ciu_intx_en4_1_cn50xx {
  4771. #ifdef __BIG_ENDIAN_BITFIELD
  4772. uint64_t reserved_2_63:62;
  4773. uint64_t wdog:2;
  4774. #else
  4775. uint64_t wdog:2;
  4776. uint64_t reserved_2_63:62;
  4777. #endif
  4778. } cn50xx;
  4779. struct cvmx_ciu_intx_en4_1_cn52xx {
  4780. #ifdef __BIG_ENDIAN_BITFIELD
  4781. uint64_t reserved_20_63:44;
  4782. uint64_t nand:1;
  4783. uint64_t mii1:1;
  4784. uint64_t usb1:1;
  4785. uint64_t uart2:1;
  4786. uint64_t reserved_4_15:12;
  4787. uint64_t wdog:4;
  4788. #else
  4789. uint64_t wdog:4;
  4790. uint64_t reserved_4_15:12;
  4791. uint64_t uart2:1;
  4792. uint64_t usb1:1;
  4793. uint64_t mii1:1;
  4794. uint64_t nand:1;
  4795. uint64_t reserved_20_63:44;
  4796. #endif
  4797. } cn52xx;
  4798. struct cvmx_ciu_intx_en4_1_cn52xxp1 {
  4799. #ifdef __BIG_ENDIAN_BITFIELD
  4800. uint64_t reserved_19_63:45;
  4801. uint64_t mii1:1;
  4802. uint64_t usb1:1;
  4803. uint64_t uart2:1;
  4804. uint64_t reserved_4_15:12;
  4805. uint64_t wdog:4;
  4806. #else
  4807. uint64_t wdog:4;
  4808. uint64_t reserved_4_15:12;
  4809. uint64_t uart2:1;
  4810. uint64_t usb1:1;
  4811. uint64_t mii1:1;
  4812. uint64_t reserved_19_63:45;
  4813. #endif
  4814. } cn52xxp1;
  4815. struct cvmx_ciu_intx_en4_1_cn56xx {
  4816. #ifdef __BIG_ENDIAN_BITFIELD
  4817. uint64_t reserved_12_63:52;
  4818. uint64_t wdog:12;
  4819. #else
  4820. uint64_t wdog:12;
  4821. uint64_t reserved_12_63:52;
  4822. #endif
  4823. } cn56xx;
  4824. struct cvmx_ciu_intx_en4_1_cn56xx cn56xxp1;
  4825. struct cvmx_ciu_intx_en4_1_cn58xx {
  4826. #ifdef __BIG_ENDIAN_BITFIELD
  4827. uint64_t reserved_16_63:48;
  4828. uint64_t wdog:16;
  4829. #else
  4830. uint64_t wdog:16;
  4831. uint64_t reserved_16_63:48;
  4832. #endif
  4833. } cn58xx;
  4834. struct cvmx_ciu_intx_en4_1_cn58xx cn58xxp1;
  4835. struct cvmx_ciu_intx_en4_1_cn61xx {
  4836. #ifdef __BIG_ENDIAN_BITFIELD
  4837. uint64_t rst:1;
  4838. uint64_t reserved_53_62:10;
  4839. uint64_t lmc0:1;
  4840. uint64_t reserved_50_51:2;
  4841. uint64_t pem1:1;
  4842. uint64_t pem0:1;
  4843. uint64_t ptp:1;
  4844. uint64_t agl:1;
  4845. uint64_t reserved_41_45:5;
  4846. uint64_t dpi_dma:1;
  4847. uint64_t reserved_38_39:2;
  4848. uint64_t agx1:1;
  4849. uint64_t agx0:1;
  4850. uint64_t dpi:1;
  4851. uint64_t sli:1;
  4852. uint64_t usb:1;
  4853. uint64_t dfa:1;
  4854. uint64_t key:1;
  4855. uint64_t rad:1;
  4856. uint64_t tim:1;
  4857. uint64_t zip:1;
  4858. uint64_t pko:1;
  4859. uint64_t pip:1;
  4860. uint64_t ipd:1;
  4861. uint64_t l2c:1;
  4862. uint64_t pow:1;
  4863. uint64_t fpa:1;
  4864. uint64_t iob:1;
  4865. uint64_t mio:1;
  4866. uint64_t nand:1;
  4867. uint64_t mii1:1;
  4868. uint64_t reserved_4_17:14;
  4869. uint64_t wdog:4;
  4870. #else
  4871. uint64_t wdog:4;
  4872. uint64_t reserved_4_17:14;
  4873. uint64_t mii1:1;
  4874. uint64_t nand:1;
  4875. uint64_t mio:1;
  4876. uint64_t iob:1;
  4877. uint64_t fpa:1;
  4878. uint64_t pow:1;
  4879. uint64_t l2c:1;
  4880. uint64_t ipd:1;
  4881. uint64_t pip:1;
  4882. uint64_t pko:1;
  4883. uint64_t zip:1;
  4884. uint64_t tim:1;
  4885. uint64_t rad:1;
  4886. uint64_t key:1;
  4887. uint64_t dfa:1;
  4888. uint64_t usb:1;
  4889. uint64_t sli:1;
  4890. uint64_t dpi:1;
  4891. uint64_t agx0:1;
  4892. uint64_t agx1:1;
  4893. uint64_t reserved_38_39:2;
  4894. uint64_t dpi_dma:1;
  4895. uint64_t reserved_41_45:5;
  4896. uint64_t agl:1;
  4897. uint64_t ptp:1;
  4898. uint64_t pem0:1;
  4899. uint64_t pem1:1;
  4900. uint64_t reserved_50_51:2;
  4901. uint64_t lmc0:1;
  4902. uint64_t reserved_53_62:10;
  4903. uint64_t rst:1;
  4904. #endif
  4905. } cn61xx;
  4906. struct cvmx_ciu_intx_en4_1_cn63xx {
  4907. #ifdef __BIG_ENDIAN_BITFIELD
  4908. uint64_t rst:1;
  4909. uint64_t reserved_57_62:6;
  4910. uint64_t dfm:1;
  4911. uint64_t reserved_53_55:3;
  4912. uint64_t lmc0:1;
  4913. uint64_t srio1:1;
  4914. uint64_t srio0:1;
  4915. uint64_t pem1:1;
  4916. uint64_t pem0:1;
  4917. uint64_t ptp:1;
  4918. uint64_t agl:1;
  4919. uint64_t reserved_37_45:9;
  4920. uint64_t agx0:1;
  4921. uint64_t dpi:1;
  4922. uint64_t sli:1;
  4923. uint64_t usb:1;
  4924. uint64_t dfa:1;
  4925. uint64_t key:1;
  4926. uint64_t rad:1;
  4927. uint64_t tim:1;
  4928. uint64_t zip:1;
  4929. uint64_t pko:1;
  4930. uint64_t pip:1;
  4931. uint64_t ipd:1;
  4932. uint64_t l2c:1;
  4933. uint64_t pow:1;
  4934. uint64_t fpa:1;
  4935. uint64_t iob:1;
  4936. uint64_t mio:1;
  4937. uint64_t nand:1;
  4938. uint64_t mii1:1;
  4939. uint64_t reserved_6_17:12;
  4940. uint64_t wdog:6;
  4941. #else
  4942. uint64_t wdog:6;
  4943. uint64_t reserved_6_17:12;
  4944. uint64_t mii1:1;
  4945. uint64_t nand:1;
  4946. uint64_t mio:1;
  4947. uint64_t iob:1;
  4948. uint64_t fpa:1;
  4949. uint64_t pow:1;
  4950. uint64_t l2c:1;
  4951. uint64_t ipd:1;
  4952. uint64_t pip:1;
  4953. uint64_t pko:1;
  4954. uint64_t zip:1;
  4955. uint64_t tim:1;
  4956. uint64_t rad:1;
  4957. uint64_t key:1;
  4958. uint64_t dfa:1;
  4959. uint64_t usb:1;
  4960. uint64_t sli:1;
  4961. uint64_t dpi:1;
  4962. uint64_t agx0:1;
  4963. uint64_t reserved_37_45:9;
  4964. uint64_t agl:1;
  4965. uint64_t ptp:1;
  4966. uint64_t pem0:1;
  4967. uint64_t pem1:1;
  4968. uint64_t srio0:1;
  4969. uint64_t srio1:1;
  4970. uint64_t lmc0:1;
  4971. uint64_t reserved_53_55:3;
  4972. uint64_t dfm:1;
  4973. uint64_t reserved_57_62:6;
  4974. uint64_t rst:1;
  4975. #endif
  4976. } cn63xx;
  4977. struct cvmx_ciu_intx_en4_1_cn63xx cn63xxp1;
  4978. struct cvmx_ciu_intx_en4_1_cn66xx {
  4979. #ifdef __BIG_ENDIAN_BITFIELD
  4980. uint64_t rst:1;
  4981. uint64_t reserved_62_62:1;
  4982. uint64_t srio3:1;
  4983. uint64_t srio2:1;
  4984. uint64_t reserved_57_59:3;
  4985. uint64_t dfm:1;
  4986. uint64_t reserved_53_55:3;
  4987. uint64_t lmc0:1;
  4988. uint64_t reserved_51_51:1;
  4989. uint64_t srio0:1;
  4990. uint64_t pem1:1;
  4991. uint64_t pem0:1;
  4992. uint64_t ptp:1;
  4993. uint64_t agl:1;
  4994. uint64_t reserved_38_45:8;
  4995. uint64_t agx1:1;
  4996. uint64_t agx0:1;
  4997. uint64_t dpi:1;
  4998. uint64_t sli:1;
  4999. uint64_t usb:1;
  5000. uint64_t dfa:1;
  5001. uint64_t key:1;
  5002. uint64_t rad:1;
  5003. uint64_t tim:1;
  5004. uint64_t zip:1;
  5005. uint64_t pko:1;
  5006. uint64_t pip:1;
  5007. uint64_t ipd:1;
  5008. uint64_t l2c:1;
  5009. uint64_t pow:1;
  5010. uint64_t fpa:1;
  5011. uint64_t iob:1;
  5012. uint64_t mio:1;
  5013. uint64_t nand:1;
  5014. uint64_t mii1:1;
  5015. uint64_t reserved_10_17:8;
  5016. uint64_t wdog:10;
  5017. #else
  5018. uint64_t wdog:10;
  5019. uint64_t reserved_10_17:8;
  5020. uint64_t mii1:1;
  5021. uint64_t nand:1;
  5022. uint64_t mio:1;
  5023. uint64_t iob:1;
  5024. uint64_t fpa:1;
  5025. uint64_t pow:1;
  5026. uint64_t l2c:1;
  5027. uint64_t ipd:1;
  5028. uint64_t pip:1;
  5029. uint64_t pko:1;
  5030. uint64_t zip:1;
  5031. uint64_t tim:1;
  5032. uint64_t rad:1;
  5033. uint64_t key:1;
  5034. uint64_t dfa:1;
  5035. uint64_t usb:1;
  5036. uint64_t sli:1;
  5037. uint64_t dpi:1;
  5038. uint64_t agx0:1;
  5039. uint64_t agx1:1;
  5040. uint64_t reserved_38_45:8;
  5041. uint64_t agl:1;
  5042. uint64_t ptp:1;
  5043. uint64_t pem0:1;
  5044. uint64_t pem1:1;
  5045. uint64_t srio0:1;
  5046. uint64_t reserved_51_51:1;
  5047. uint64_t lmc0:1;
  5048. uint64_t reserved_53_55:3;
  5049. uint64_t dfm:1;
  5050. uint64_t reserved_57_59:3;
  5051. uint64_t srio2:1;
  5052. uint64_t srio3:1;
  5053. uint64_t reserved_62_62:1;
  5054. uint64_t rst:1;
  5055. #endif
  5056. } cn66xx;
  5057. struct cvmx_ciu_intx_en4_1_cnf71xx {
  5058. #ifdef __BIG_ENDIAN_BITFIELD
  5059. uint64_t rst:1;
  5060. uint64_t reserved_53_62:10;
  5061. uint64_t lmc0:1;
  5062. uint64_t reserved_50_51:2;
  5063. uint64_t pem1:1;
  5064. uint64_t pem0:1;
  5065. uint64_t ptp:1;
  5066. uint64_t reserved_41_46:6;
  5067. uint64_t dpi_dma:1;
  5068. uint64_t reserved_37_39:3;
  5069. uint64_t agx0:1;
  5070. uint64_t dpi:1;
  5071. uint64_t sli:1;
  5072. uint64_t usb:1;
  5073. uint64_t reserved_32_32:1;
  5074. uint64_t key:1;
  5075. uint64_t rad:1;
  5076. uint64_t tim:1;
  5077. uint64_t reserved_28_28:1;
  5078. uint64_t pko:1;
  5079. uint64_t pip:1;
  5080. uint64_t ipd:1;
  5081. uint64_t l2c:1;
  5082. uint64_t pow:1;
  5083. uint64_t fpa:1;
  5084. uint64_t iob:1;
  5085. uint64_t mio:1;
  5086. uint64_t nand:1;
  5087. uint64_t reserved_4_18:15;
  5088. uint64_t wdog:4;
  5089. #else
  5090. uint64_t wdog:4;
  5091. uint64_t reserved_4_18:15;
  5092. uint64_t nand:1;
  5093. uint64_t mio:1;
  5094. uint64_t iob:1;
  5095. uint64_t fpa:1;
  5096. uint64_t pow:1;
  5097. uint64_t l2c:1;
  5098. uint64_t ipd:1;
  5099. uint64_t pip:1;
  5100. uint64_t pko:1;
  5101. uint64_t reserved_28_28:1;
  5102. uint64_t tim:1;
  5103. uint64_t rad:1;
  5104. uint64_t key:1;
  5105. uint64_t reserved_32_32:1;
  5106. uint64_t usb:1;
  5107. uint64_t sli:1;
  5108. uint64_t dpi:1;
  5109. uint64_t agx0:1;
  5110. uint64_t reserved_37_39:3;
  5111. uint64_t dpi_dma:1;
  5112. uint64_t reserved_41_46:6;
  5113. uint64_t ptp:1;
  5114. uint64_t pem0:1;
  5115. uint64_t pem1:1;
  5116. uint64_t reserved_50_51:2;
  5117. uint64_t lmc0:1;
  5118. uint64_t reserved_53_62:10;
  5119. uint64_t rst:1;
  5120. #endif
  5121. } cnf71xx;
  5122. };
  5123. union cvmx_ciu_intx_en4_1_w1c {
  5124. uint64_t u64;
  5125. struct cvmx_ciu_intx_en4_1_w1c_s {
  5126. #ifdef __BIG_ENDIAN_BITFIELD
  5127. uint64_t rst:1;
  5128. uint64_t reserved_62_62:1;
  5129. uint64_t srio3:1;
  5130. uint64_t srio2:1;
  5131. uint64_t reserved_57_59:3;
  5132. uint64_t dfm:1;
  5133. uint64_t reserved_53_55:3;
  5134. uint64_t lmc0:1;
  5135. uint64_t srio1:1;
  5136. uint64_t srio0:1;
  5137. uint64_t pem1:1;
  5138. uint64_t pem0:1;
  5139. uint64_t ptp:1;
  5140. uint64_t agl:1;
  5141. uint64_t reserved_41_45:5;
  5142. uint64_t dpi_dma:1;
  5143. uint64_t reserved_38_39:2;
  5144. uint64_t agx1:1;
  5145. uint64_t agx0:1;
  5146. uint64_t dpi:1;
  5147. uint64_t sli:1;
  5148. uint64_t usb:1;
  5149. uint64_t dfa:1;
  5150. uint64_t key:1;
  5151. uint64_t rad:1;
  5152. uint64_t tim:1;
  5153. uint64_t zip:1;
  5154. uint64_t pko:1;
  5155. uint64_t pip:1;
  5156. uint64_t ipd:1;
  5157. uint64_t l2c:1;
  5158. uint64_t pow:1;
  5159. uint64_t fpa:1;
  5160. uint64_t iob:1;
  5161. uint64_t mio:1;
  5162. uint64_t nand:1;
  5163. uint64_t mii1:1;
  5164. uint64_t usb1:1;
  5165. uint64_t uart2:1;
  5166. uint64_t wdog:16;
  5167. #else
  5168. uint64_t wdog:16;
  5169. uint64_t uart2:1;
  5170. uint64_t usb1:1;
  5171. uint64_t mii1:1;
  5172. uint64_t nand:1;
  5173. uint64_t mio:1;
  5174. uint64_t iob:1;
  5175. uint64_t fpa:1;
  5176. uint64_t pow:1;
  5177. uint64_t l2c:1;
  5178. uint64_t ipd:1;
  5179. uint64_t pip:1;
  5180. uint64_t pko:1;
  5181. uint64_t zip:1;
  5182. uint64_t tim:1;
  5183. uint64_t rad:1;
  5184. uint64_t key:1;
  5185. uint64_t dfa:1;
  5186. uint64_t usb:1;
  5187. uint64_t sli:1;
  5188. uint64_t dpi:1;
  5189. uint64_t agx0:1;
  5190. uint64_t agx1:1;
  5191. uint64_t reserved_38_39:2;
  5192. uint64_t dpi_dma:1;
  5193. uint64_t reserved_41_45:5;
  5194. uint64_t agl:1;
  5195. uint64_t ptp:1;
  5196. uint64_t pem0:1;
  5197. uint64_t pem1:1;
  5198. uint64_t srio0:1;
  5199. uint64_t srio1:1;
  5200. uint64_t lmc0:1;
  5201. uint64_t reserved_53_55:3;
  5202. uint64_t dfm:1;
  5203. uint64_t reserved_57_59:3;
  5204. uint64_t srio2:1;
  5205. uint64_t srio3:1;
  5206. uint64_t reserved_62_62:1;
  5207. uint64_t rst:1;
  5208. #endif
  5209. } s;
  5210. struct cvmx_ciu_intx_en4_1_w1c_cn52xx {
  5211. #ifdef __BIG_ENDIAN_BITFIELD
  5212. uint64_t reserved_20_63:44;
  5213. uint64_t nand:1;
  5214. uint64_t mii1:1;
  5215. uint64_t usb1:1;
  5216. uint64_t uart2:1;
  5217. uint64_t reserved_4_15:12;
  5218. uint64_t wdog:4;
  5219. #else
  5220. uint64_t wdog:4;
  5221. uint64_t reserved_4_15:12;
  5222. uint64_t uart2:1;
  5223. uint64_t usb1:1;
  5224. uint64_t mii1:1;
  5225. uint64_t nand:1;
  5226. uint64_t reserved_20_63:44;
  5227. #endif
  5228. } cn52xx;
  5229. struct cvmx_ciu_intx_en4_1_w1c_cn56xx {
  5230. #ifdef __BIG_ENDIAN_BITFIELD
  5231. uint64_t reserved_12_63:52;
  5232. uint64_t wdog:12;
  5233. #else
  5234. uint64_t wdog:12;
  5235. uint64_t reserved_12_63:52;
  5236. #endif
  5237. } cn56xx;
  5238. struct cvmx_ciu_intx_en4_1_w1c_cn58xx {
  5239. #ifdef __BIG_ENDIAN_BITFIELD
  5240. uint64_t reserved_16_63:48;
  5241. uint64_t wdog:16;
  5242. #else
  5243. uint64_t wdog:16;
  5244. uint64_t reserved_16_63:48;
  5245. #endif
  5246. } cn58xx;
  5247. struct cvmx_ciu_intx_en4_1_w1c_cn61xx {
  5248. #ifdef __BIG_ENDIAN_BITFIELD
  5249. uint64_t rst:1;
  5250. uint64_t reserved_53_62:10;
  5251. uint64_t lmc0:1;
  5252. uint64_t reserved_50_51:2;
  5253. uint64_t pem1:1;
  5254. uint64_t pem0:1;
  5255. uint64_t ptp:1;
  5256. uint64_t agl:1;
  5257. uint64_t reserved_41_45:5;
  5258. uint64_t dpi_dma:1;
  5259. uint64_t reserved_38_39:2;
  5260. uint64_t agx1:1;
  5261. uint64_t agx0:1;
  5262. uint64_t dpi:1;
  5263. uint64_t sli:1;
  5264. uint64_t usb:1;
  5265. uint64_t dfa:1;
  5266. uint64_t key:1;
  5267. uint64_t rad:1;
  5268. uint64_t tim:1;
  5269. uint64_t zip:1;
  5270. uint64_t pko:1;
  5271. uint64_t pip:1;
  5272. uint64_t ipd:1;
  5273. uint64_t l2c:1;
  5274. uint64_t pow:1;
  5275. uint64_t fpa:1;
  5276. uint64_t iob:1;
  5277. uint64_t mio:1;
  5278. uint64_t nand:1;
  5279. uint64_t mii1:1;
  5280. uint64_t reserved_4_17:14;
  5281. uint64_t wdog:4;
  5282. #else
  5283. uint64_t wdog:4;
  5284. uint64_t reserved_4_17:14;
  5285. uint64_t mii1:1;
  5286. uint64_t nand:1;
  5287. uint64_t mio:1;
  5288. uint64_t iob:1;
  5289. uint64_t fpa:1;
  5290. uint64_t pow:1;
  5291. uint64_t l2c:1;
  5292. uint64_t ipd:1;
  5293. uint64_t pip:1;
  5294. uint64_t pko:1;
  5295. uint64_t zip:1;
  5296. uint64_t tim:1;
  5297. uint64_t rad:1;
  5298. uint64_t key:1;
  5299. uint64_t dfa:1;
  5300. uint64_t usb:1;
  5301. uint64_t sli:1;
  5302. uint64_t dpi:1;
  5303. uint64_t agx0:1;
  5304. uint64_t agx1:1;
  5305. uint64_t reserved_38_39:2;
  5306. uint64_t dpi_dma:1;
  5307. uint64_t reserved_41_45:5;
  5308. uint64_t agl:1;
  5309. uint64_t ptp:1;
  5310. uint64_t pem0:1;
  5311. uint64_t pem1:1;
  5312. uint64_t reserved_50_51:2;
  5313. uint64_t lmc0:1;
  5314. uint64_t reserved_53_62:10;
  5315. uint64_t rst:1;
  5316. #endif
  5317. } cn61xx;
  5318. struct cvmx_ciu_intx_en4_1_w1c_cn63xx {
  5319. #ifdef __BIG_ENDIAN_BITFIELD
  5320. uint64_t rst:1;
  5321. uint64_t reserved_57_62:6;
  5322. uint64_t dfm:1;
  5323. uint64_t reserved_53_55:3;
  5324. uint64_t lmc0:1;
  5325. uint64_t srio1:1;
  5326. uint64_t srio0:1;
  5327. uint64_t pem1:1;
  5328. uint64_t pem0:1;
  5329. uint64_t ptp:1;
  5330. uint64_t agl:1;
  5331. uint64_t reserved_37_45:9;
  5332. uint64_t agx0:1;
  5333. uint64_t dpi:1;
  5334. uint64_t sli:1;
  5335. uint64_t usb:1;
  5336. uint64_t dfa:1;
  5337. uint64_t key:1;
  5338. uint64_t rad:1;
  5339. uint64_t tim:1;
  5340. uint64_t zip:1;
  5341. uint64_t pko:1;
  5342. uint64_t pip:1;
  5343. uint64_t ipd:1;
  5344. uint64_t l2c:1;
  5345. uint64_t pow:1;
  5346. uint64_t fpa:1;
  5347. uint64_t iob:1;
  5348. uint64_t mio:1;
  5349. uint64_t nand:1;
  5350. uint64_t mii1:1;
  5351. uint64_t reserved_6_17:12;
  5352. uint64_t wdog:6;
  5353. #else
  5354. uint64_t wdog:6;
  5355. uint64_t reserved_6_17:12;
  5356. uint64_t mii1:1;
  5357. uint64_t nand:1;
  5358. uint64_t mio:1;
  5359. uint64_t iob:1;
  5360. uint64_t fpa:1;
  5361. uint64_t pow:1;
  5362. uint64_t l2c:1;
  5363. uint64_t ipd:1;
  5364. uint64_t pip:1;
  5365. uint64_t pko:1;
  5366. uint64_t zip:1;
  5367. uint64_t tim:1;
  5368. uint64_t rad:1;
  5369. uint64_t key:1;
  5370. uint64_t dfa:1;
  5371. uint64_t usb:1;
  5372. uint64_t sli:1;
  5373. uint64_t dpi:1;
  5374. uint64_t agx0:1;
  5375. uint64_t reserved_37_45:9;
  5376. uint64_t agl:1;
  5377. uint64_t ptp:1;
  5378. uint64_t pem0:1;
  5379. uint64_t pem1:1;
  5380. uint64_t srio0:1;
  5381. uint64_t srio1:1;
  5382. uint64_t lmc0:1;
  5383. uint64_t reserved_53_55:3;
  5384. uint64_t dfm:1;
  5385. uint64_t reserved_57_62:6;
  5386. uint64_t rst:1;
  5387. #endif
  5388. } cn63xx;
  5389. struct cvmx_ciu_intx_en4_1_w1c_cn63xx cn63xxp1;
  5390. struct cvmx_ciu_intx_en4_1_w1c_cn66xx {
  5391. #ifdef __BIG_ENDIAN_BITFIELD
  5392. uint64_t rst:1;
  5393. uint64_t reserved_62_62:1;
  5394. uint64_t srio3:1;
  5395. uint64_t srio2:1;
  5396. uint64_t reserved_57_59:3;
  5397. uint64_t dfm:1;
  5398. uint64_t reserved_53_55:3;
  5399. uint64_t lmc0:1;
  5400. uint64_t reserved_51_51:1;
  5401. uint64_t srio0:1;
  5402. uint64_t pem1:1;
  5403. uint64_t pem0:1;
  5404. uint64_t ptp:1;
  5405. uint64_t agl:1;
  5406. uint64_t reserved_38_45:8;
  5407. uint64_t agx1:1;
  5408. uint64_t agx0:1;
  5409. uint64_t dpi:1;
  5410. uint64_t sli:1;
  5411. uint64_t usb:1;
  5412. uint64_t dfa:1;
  5413. uint64_t key:1;
  5414. uint64_t rad:1;
  5415. uint64_t tim:1;
  5416. uint64_t zip:1;
  5417. uint64_t pko:1;
  5418. uint64_t pip:1;
  5419. uint64_t ipd:1;
  5420. uint64_t l2c:1;
  5421. uint64_t pow:1;
  5422. uint64_t fpa:1;
  5423. uint64_t iob:1;
  5424. uint64_t mio:1;
  5425. uint64_t nand:1;
  5426. uint64_t mii1:1;
  5427. uint64_t reserved_10_17:8;
  5428. uint64_t wdog:10;
  5429. #else
  5430. uint64_t wdog:10;
  5431. uint64_t reserved_10_17:8;
  5432. uint64_t mii1:1;
  5433. uint64_t nand:1;
  5434. uint64_t mio:1;
  5435. uint64_t iob:1;
  5436. uint64_t fpa:1;
  5437. uint64_t pow:1;
  5438. uint64_t l2c:1;
  5439. uint64_t ipd:1;
  5440. uint64_t pip:1;
  5441. uint64_t pko:1;
  5442. uint64_t zip:1;
  5443. uint64_t tim:1;
  5444. uint64_t rad:1;
  5445. uint64_t key:1;
  5446. uint64_t dfa:1;
  5447. uint64_t usb:1;
  5448. uint64_t sli:1;
  5449. uint64_t dpi:1;
  5450. uint64_t agx0:1;
  5451. uint64_t agx1:1;
  5452. uint64_t reserved_38_45:8;
  5453. uint64_t agl:1;
  5454. uint64_t ptp:1;
  5455. uint64_t pem0:1;
  5456. uint64_t pem1:1;
  5457. uint64_t srio0:1;
  5458. uint64_t reserved_51_51:1;
  5459. uint64_t lmc0:1;
  5460. uint64_t reserved_53_55:3;
  5461. uint64_t dfm:1;
  5462. uint64_t reserved_57_59:3;
  5463. uint64_t srio2:1;
  5464. uint64_t srio3:1;
  5465. uint64_t reserved_62_62:1;
  5466. uint64_t rst:1;
  5467. #endif
  5468. } cn66xx;
  5469. struct cvmx_ciu_intx_en4_1_w1c_cnf71xx {
  5470. #ifdef __BIG_ENDIAN_BITFIELD
  5471. uint64_t rst:1;
  5472. uint64_t reserved_53_62:10;
  5473. uint64_t lmc0:1;
  5474. uint64_t reserved_50_51:2;
  5475. uint64_t pem1:1;
  5476. uint64_t pem0:1;
  5477. uint64_t ptp:1;
  5478. uint64_t reserved_41_46:6;
  5479. uint64_t dpi_dma:1;
  5480. uint64_t reserved_37_39:3;
  5481. uint64_t agx0:1;
  5482. uint64_t dpi:1;
  5483. uint64_t sli:1;
  5484. uint64_t usb:1;
  5485. uint64_t reserved_32_32:1;
  5486. uint64_t key:1;
  5487. uint64_t rad:1;
  5488. uint64_t tim:1;
  5489. uint64_t reserved_28_28:1;
  5490. uint64_t pko:1;
  5491. uint64_t pip:1;
  5492. uint64_t ipd:1;
  5493. uint64_t l2c:1;
  5494. uint64_t pow:1;
  5495. uint64_t fpa:1;
  5496. uint64_t iob:1;
  5497. uint64_t mio:1;
  5498. uint64_t nand:1;
  5499. uint64_t reserved_4_18:15;
  5500. uint64_t wdog:4;
  5501. #else
  5502. uint64_t wdog:4;
  5503. uint64_t reserved_4_18:15;
  5504. uint64_t nand:1;
  5505. uint64_t mio:1;
  5506. uint64_t iob:1;
  5507. uint64_t fpa:1;
  5508. uint64_t pow:1;
  5509. uint64_t l2c:1;
  5510. uint64_t ipd:1;
  5511. uint64_t pip:1;
  5512. uint64_t pko:1;
  5513. uint64_t reserved_28_28:1;
  5514. uint64_t tim:1;
  5515. uint64_t rad:1;
  5516. uint64_t key:1;
  5517. uint64_t reserved_32_32:1;
  5518. uint64_t usb:1;
  5519. uint64_t sli:1;
  5520. uint64_t dpi:1;
  5521. uint64_t agx0:1;
  5522. uint64_t reserved_37_39:3;
  5523. uint64_t dpi_dma:1;
  5524. uint64_t reserved_41_46:6;
  5525. uint64_t ptp:1;
  5526. uint64_t pem0:1;
  5527. uint64_t pem1:1;
  5528. uint64_t reserved_50_51:2;
  5529. uint64_t lmc0:1;
  5530. uint64_t reserved_53_62:10;
  5531. uint64_t rst:1;
  5532. #endif
  5533. } cnf71xx;
  5534. };
  5535. union cvmx_ciu_intx_en4_1_w1s {
  5536. uint64_t u64;
  5537. struct cvmx_ciu_intx_en4_1_w1s_s {
  5538. #ifdef __BIG_ENDIAN_BITFIELD
  5539. uint64_t rst:1;
  5540. uint64_t reserved_62_62:1;
  5541. uint64_t srio3:1;
  5542. uint64_t srio2:1;
  5543. uint64_t reserved_57_59:3;
  5544. uint64_t dfm:1;
  5545. uint64_t reserved_53_55:3;
  5546. uint64_t lmc0:1;
  5547. uint64_t srio1:1;
  5548. uint64_t srio0:1;
  5549. uint64_t pem1:1;
  5550. uint64_t pem0:1;
  5551. uint64_t ptp:1;
  5552. uint64_t agl:1;
  5553. uint64_t reserved_41_45:5;
  5554. uint64_t dpi_dma:1;
  5555. uint64_t reserved_38_39:2;
  5556. uint64_t agx1:1;
  5557. uint64_t agx0:1;
  5558. uint64_t dpi:1;
  5559. uint64_t sli:1;
  5560. uint64_t usb:1;
  5561. uint64_t dfa:1;
  5562. uint64_t key:1;
  5563. uint64_t rad:1;
  5564. uint64_t tim:1;
  5565. uint64_t zip:1;
  5566. uint64_t pko:1;
  5567. uint64_t pip:1;
  5568. uint64_t ipd:1;
  5569. uint64_t l2c:1;
  5570. uint64_t pow:1;
  5571. uint64_t fpa:1;
  5572. uint64_t iob:1;
  5573. uint64_t mio:1;
  5574. uint64_t nand:1;
  5575. uint64_t mii1:1;
  5576. uint64_t usb1:1;
  5577. uint64_t uart2:1;
  5578. uint64_t wdog:16;
  5579. #else
  5580. uint64_t wdog:16;
  5581. uint64_t uart2:1;
  5582. uint64_t usb1:1;
  5583. uint64_t mii1:1;
  5584. uint64_t nand:1;
  5585. uint64_t mio:1;
  5586. uint64_t iob:1;
  5587. uint64_t fpa:1;
  5588. uint64_t pow:1;
  5589. uint64_t l2c:1;
  5590. uint64_t ipd:1;
  5591. uint64_t pip:1;
  5592. uint64_t pko:1;
  5593. uint64_t zip:1;
  5594. uint64_t tim:1;
  5595. uint64_t rad:1;
  5596. uint64_t key:1;
  5597. uint64_t dfa:1;
  5598. uint64_t usb:1;
  5599. uint64_t sli:1;
  5600. uint64_t dpi:1;
  5601. uint64_t agx0:1;
  5602. uint64_t agx1:1;
  5603. uint64_t reserved_38_39:2;
  5604. uint64_t dpi_dma:1;
  5605. uint64_t reserved_41_45:5;
  5606. uint64_t agl:1;
  5607. uint64_t ptp:1;
  5608. uint64_t pem0:1;
  5609. uint64_t pem1:1;
  5610. uint64_t srio0:1;
  5611. uint64_t srio1:1;
  5612. uint64_t lmc0:1;
  5613. uint64_t reserved_53_55:3;
  5614. uint64_t dfm:1;
  5615. uint64_t reserved_57_59:3;
  5616. uint64_t srio2:1;
  5617. uint64_t srio3:1;
  5618. uint64_t reserved_62_62:1;
  5619. uint64_t rst:1;
  5620. #endif
  5621. } s;
  5622. struct cvmx_ciu_intx_en4_1_w1s_cn52xx {
  5623. #ifdef __BIG_ENDIAN_BITFIELD
  5624. uint64_t reserved_20_63:44;
  5625. uint64_t nand:1;
  5626. uint64_t mii1:1;
  5627. uint64_t usb1:1;
  5628. uint64_t uart2:1;
  5629. uint64_t reserved_4_15:12;
  5630. uint64_t wdog:4;
  5631. #else
  5632. uint64_t wdog:4;
  5633. uint64_t reserved_4_15:12;
  5634. uint64_t uart2:1;
  5635. uint64_t usb1:1;
  5636. uint64_t mii1:1;
  5637. uint64_t nand:1;
  5638. uint64_t reserved_20_63:44;
  5639. #endif
  5640. } cn52xx;
  5641. struct cvmx_ciu_intx_en4_1_w1s_cn56xx {
  5642. #ifdef __BIG_ENDIAN_BITFIELD
  5643. uint64_t reserved_12_63:52;
  5644. uint64_t wdog:12;
  5645. #else
  5646. uint64_t wdog:12;
  5647. uint64_t reserved_12_63:52;
  5648. #endif
  5649. } cn56xx;
  5650. struct cvmx_ciu_intx_en4_1_w1s_cn58xx {
  5651. #ifdef __BIG_ENDIAN_BITFIELD
  5652. uint64_t reserved_16_63:48;
  5653. uint64_t wdog:16;
  5654. #else
  5655. uint64_t wdog:16;
  5656. uint64_t reserved_16_63:48;
  5657. #endif
  5658. } cn58xx;
  5659. struct cvmx_ciu_intx_en4_1_w1s_cn61xx {
  5660. #ifdef __BIG_ENDIAN_BITFIELD
  5661. uint64_t rst:1;
  5662. uint64_t reserved_53_62:10;
  5663. uint64_t lmc0:1;
  5664. uint64_t reserved_50_51:2;
  5665. uint64_t pem1:1;
  5666. uint64_t pem0:1;
  5667. uint64_t ptp:1;
  5668. uint64_t agl:1;
  5669. uint64_t reserved_41_45:5;
  5670. uint64_t dpi_dma:1;
  5671. uint64_t reserved_38_39:2;
  5672. uint64_t agx1:1;
  5673. uint64_t agx0:1;
  5674. uint64_t dpi:1;
  5675. uint64_t sli:1;
  5676. uint64_t usb:1;
  5677. uint64_t dfa:1;
  5678. uint64_t key:1;
  5679. uint64_t rad:1;
  5680. uint64_t tim:1;
  5681. uint64_t zip:1;
  5682. uint64_t pko:1;
  5683. uint64_t pip:1;
  5684. uint64_t ipd:1;
  5685. uint64_t l2c:1;
  5686. uint64_t pow:1;
  5687. uint64_t fpa:1;
  5688. uint64_t iob:1;
  5689. uint64_t mio:1;
  5690. uint64_t nand:1;
  5691. uint64_t mii1:1;
  5692. uint64_t reserved_4_17:14;
  5693. uint64_t wdog:4;
  5694. #else
  5695. uint64_t wdog:4;
  5696. uint64_t reserved_4_17:14;
  5697. uint64_t mii1:1;
  5698. uint64_t nand:1;
  5699. uint64_t mio:1;
  5700. uint64_t iob:1;
  5701. uint64_t fpa:1;
  5702. uint64_t pow:1;
  5703. uint64_t l2c:1;
  5704. uint64_t ipd:1;
  5705. uint64_t pip:1;
  5706. uint64_t pko:1;
  5707. uint64_t zip:1;
  5708. uint64_t tim:1;
  5709. uint64_t rad:1;
  5710. uint64_t key:1;
  5711. uint64_t dfa:1;
  5712. uint64_t usb:1;
  5713. uint64_t sli:1;
  5714. uint64_t dpi:1;
  5715. uint64_t agx0:1;
  5716. uint64_t agx1:1;
  5717. uint64_t reserved_38_39:2;
  5718. uint64_t dpi_dma:1;
  5719. uint64_t reserved_41_45:5;
  5720. uint64_t agl:1;
  5721. uint64_t ptp:1;
  5722. uint64_t pem0:1;
  5723. uint64_t pem1:1;
  5724. uint64_t reserved_50_51:2;
  5725. uint64_t lmc0:1;
  5726. uint64_t reserved_53_62:10;
  5727. uint64_t rst:1;
  5728. #endif
  5729. } cn61xx;
  5730. struct cvmx_ciu_intx_en4_1_w1s_cn63xx {
  5731. #ifdef __BIG_ENDIAN_BITFIELD
  5732. uint64_t rst:1;
  5733. uint64_t reserved_57_62:6;
  5734. uint64_t dfm:1;
  5735. uint64_t reserved_53_55:3;
  5736. uint64_t lmc0:1;
  5737. uint64_t srio1:1;
  5738. uint64_t srio0:1;
  5739. uint64_t pem1:1;
  5740. uint64_t pem0:1;
  5741. uint64_t ptp:1;
  5742. uint64_t agl:1;
  5743. uint64_t reserved_37_45:9;
  5744. uint64_t agx0:1;
  5745. uint64_t dpi:1;
  5746. uint64_t sli:1;
  5747. uint64_t usb:1;
  5748. uint64_t dfa:1;
  5749. uint64_t key:1;
  5750. uint64_t rad:1;
  5751. uint64_t tim:1;
  5752. uint64_t zip:1;
  5753. uint64_t pko:1;
  5754. uint64_t pip:1;
  5755. uint64_t ipd:1;
  5756. uint64_t l2c:1;
  5757. uint64_t pow:1;
  5758. uint64_t fpa:1;
  5759. uint64_t iob:1;
  5760. uint64_t mio:1;
  5761. uint64_t nand:1;
  5762. uint64_t mii1:1;
  5763. uint64_t reserved_6_17:12;
  5764. uint64_t wdog:6;
  5765. #else
  5766. uint64_t wdog:6;
  5767. uint64_t reserved_6_17:12;
  5768. uint64_t mii1:1;
  5769. uint64_t nand:1;
  5770. uint64_t mio:1;
  5771. uint64_t iob:1;
  5772. uint64_t fpa:1;
  5773. uint64_t pow:1;
  5774. uint64_t l2c:1;
  5775. uint64_t ipd:1;
  5776. uint64_t pip:1;
  5777. uint64_t pko:1;
  5778. uint64_t zip:1;
  5779. uint64_t tim:1;
  5780. uint64_t rad:1;
  5781. uint64_t key:1;
  5782. uint64_t dfa:1;
  5783. uint64_t usb:1;
  5784. uint64_t sli:1;
  5785. uint64_t dpi:1;
  5786. uint64_t agx0:1;
  5787. uint64_t reserved_37_45:9;
  5788. uint64_t agl:1;
  5789. uint64_t ptp:1;
  5790. uint64_t pem0:1;
  5791. uint64_t pem1:1;
  5792. uint64_t srio0:1;
  5793. uint64_t srio1:1;
  5794. uint64_t lmc0:1;
  5795. uint64_t reserved_53_55:3;
  5796. uint64_t dfm:1;
  5797. uint64_t reserved_57_62:6;
  5798. uint64_t rst:1;
  5799. #endif
  5800. } cn63xx;
  5801. struct cvmx_ciu_intx_en4_1_w1s_cn63xx cn63xxp1;
  5802. struct cvmx_ciu_intx_en4_1_w1s_cn66xx {
  5803. #ifdef __BIG_ENDIAN_BITFIELD
  5804. uint64_t rst:1;
  5805. uint64_t reserved_62_62:1;
  5806. uint64_t srio3:1;
  5807. uint64_t srio2:1;
  5808. uint64_t reserved_57_59:3;
  5809. uint64_t dfm:1;
  5810. uint64_t reserved_53_55:3;
  5811. uint64_t lmc0:1;
  5812. uint64_t reserved_51_51:1;
  5813. uint64_t srio0:1;
  5814. uint64_t pem1:1;
  5815. uint64_t pem0:1;
  5816. uint64_t ptp:1;
  5817. uint64_t agl:1;
  5818. uint64_t reserved_38_45:8;
  5819. uint64_t agx1:1;
  5820. uint64_t agx0:1;
  5821. uint64_t dpi:1;
  5822. uint64_t sli:1;
  5823. uint64_t usb:1;
  5824. uint64_t dfa:1;
  5825. uint64_t key:1;
  5826. uint64_t rad:1;
  5827. uint64_t tim:1;
  5828. uint64_t zip:1;
  5829. uint64_t pko:1;
  5830. uint64_t pip:1;
  5831. uint64_t ipd:1;
  5832. uint64_t l2c:1;
  5833. uint64_t pow:1;
  5834. uint64_t fpa:1;
  5835. uint64_t iob:1;
  5836. uint64_t mio:1;
  5837. uint64_t nand:1;
  5838. uint64_t mii1:1;
  5839. uint64_t reserved_10_17:8;
  5840. uint64_t wdog:10;
  5841. #else
  5842. uint64_t wdog:10;
  5843. uint64_t reserved_10_17:8;
  5844. uint64_t mii1:1;
  5845. uint64_t nand:1;
  5846. uint64_t mio:1;
  5847. uint64_t iob:1;
  5848. uint64_t fpa:1;
  5849. uint64_t pow:1;
  5850. uint64_t l2c:1;
  5851. uint64_t ipd:1;
  5852. uint64_t pip:1;
  5853. uint64_t pko:1;
  5854. uint64_t zip:1;
  5855. uint64_t tim:1;
  5856. uint64_t rad:1;
  5857. uint64_t key:1;
  5858. uint64_t dfa:1;
  5859. uint64_t usb:1;
  5860. uint64_t sli:1;
  5861. uint64_t dpi:1;
  5862. uint64_t agx0:1;
  5863. uint64_t agx1:1;
  5864. uint64_t reserved_38_45:8;
  5865. uint64_t agl:1;
  5866. uint64_t ptp:1;
  5867. uint64_t pem0:1;
  5868. uint64_t pem1:1;
  5869. uint64_t srio0:1;
  5870. uint64_t reserved_51_51:1;
  5871. uint64_t lmc0:1;
  5872. uint64_t reserved_53_55:3;
  5873. uint64_t dfm:1;
  5874. uint64_t reserved_57_59:3;
  5875. uint64_t srio2:1;
  5876. uint64_t srio3:1;
  5877. uint64_t reserved_62_62:1;
  5878. uint64_t rst:1;
  5879. #endif
  5880. } cn66xx;
  5881. struct cvmx_ciu_intx_en4_1_w1s_cnf71xx {
  5882. #ifdef __BIG_ENDIAN_BITFIELD
  5883. uint64_t rst:1;
  5884. uint64_t reserved_53_62:10;
  5885. uint64_t lmc0:1;
  5886. uint64_t reserved_50_51:2;
  5887. uint64_t pem1:1;
  5888. uint64_t pem0:1;
  5889. uint64_t ptp:1;
  5890. uint64_t reserved_41_46:6;
  5891. uint64_t dpi_dma:1;
  5892. uint64_t reserved_37_39:3;
  5893. uint64_t agx0:1;
  5894. uint64_t dpi:1;
  5895. uint64_t sli:1;
  5896. uint64_t usb:1;
  5897. uint64_t reserved_32_32:1;
  5898. uint64_t key:1;
  5899. uint64_t rad:1;
  5900. uint64_t tim:1;
  5901. uint64_t reserved_28_28:1;
  5902. uint64_t pko:1;
  5903. uint64_t pip:1;
  5904. uint64_t ipd:1;
  5905. uint64_t l2c:1;
  5906. uint64_t pow:1;
  5907. uint64_t fpa:1;
  5908. uint64_t iob:1;
  5909. uint64_t mio:1;
  5910. uint64_t nand:1;
  5911. uint64_t reserved_4_18:15;
  5912. uint64_t wdog:4;
  5913. #else
  5914. uint64_t wdog:4;
  5915. uint64_t reserved_4_18:15;
  5916. uint64_t nand:1;
  5917. uint64_t mio:1;
  5918. uint64_t iob:1;
  5919. uint64_t fpa:1;
  5920. uint64_t pow:1;
  5921. uint64_t l2c:1;
  5922. uint64_t ipd:1;
  5923. uint64_t pip:1;
  5924. uint64_t pko:1;
  5925. uint64_t reserved_28_28:1;
  5926. uint64_t tim:1;
  5927. uint64_t rad:1;
  5928. uint64_t key:1;
  5929. uint64_t reserved_32_32:1;
  5930. uint64_t usb:1;
  5931. uint64_t sli:1;
  5932. uint64_t dpi:1;
  5933. uint64_t agx0:1;
  5934. uint64_t reserved_37_39:3;
  5935. uint64_t dpi_dma:1;
  5936. uint64_t reserved_41_46:6;
  5937. uint64_t ptp:1;
  5938. uint64_t pem0:1;
  5939. uint64_t pem1:1;
  5940. uint64_t reserved_50_51:2;
  5941. uint64_t lmc0:1;
  5942. uint64_t reserved_53_62:10;
  5943. uint64_t rst:1;
  5944. #endif
  5945. } cnf71xx;
  5946. };
  5947. union cvmx_ciu_intx_sum0 {
  5948. uint64_t u64;
  5949. struct cvmx_ciu_intx_sum0_s {
  5950. #ifdef __BIG_ENDIAN_BITFIELD
  5951. uint64_t bootdma:1;
  5952. uint64_t mii:1;
  5953. uint64_t ipdppthr:1;
  5954. uint64_t powiq:1;
  5955. uint64_t twsi2:1;
  5956. uint64_t mpi:1;
  5957. uint64_t pcm:1;
  5958. uint64_t usb:1;
  5959. uint64_t timer:4;
  5960. uint64_t reserved_51_51:1;
  5961. uint64_t ipd_drp:1;
  5962. uint64_t gmx_drp:2;
  5963. uint64_t trace:1;
  5964. uint64_t rml:1;
  5965. uint64_t twsi:1;
  5966. uint64_t wdog_sum:1;
  5967. uint64_t pci_msi:4;
  5968. uint64_t pci_int:4;
  5969. uint64_t uart:2;
  5970. uint64_t mbox:2;
  5971. uint64_t gpio:16;
  5972. uint64_t workq:16;
  5973. #else
  5974. uint64_t workq:16;
  5975. uint64_t gpio:16;
  5976. uint64_t mbox:2;
  5977. uint64_t uart:2;
  5978. uint64_t pci_int:4;
  5979. uint64_t pci_msi:4;
  5980. uint64_t wdog_sum:1;
  5981. uint64_t twsi:1;
  5982. uint64_t rml:1;
  5983. uint64_t trace:1;
  5984. uint64_t gmx_drp:2;
  5985. uint64_t ipd_drp:1;
  5986. uint64_t reserved_51_51:1;
  5987. uint64_t timer:4;
  5988. uint64_t usb:1;
  5989. uint64_t pcm:1;
  5990. uint64_t mpi:1;
  5991. uint64_t twsi2:1;
  5992. uint64_t powiq:1;
  5993. uint64_t ipdppthr:1;
  5994. uint64_t mii:1;
  5995. uint64_t bootdma:1;
  5996. #endif
  5997. } s;
  5998. struct cvmx_ciu_intx_sum0_cn30xx {
  5999. #ifdef __BIG_ENDIAN_BITFIELD
  6000. uint64_t reserved_59_63:5;
  6001. uint64_t mpi:1;
  6002. uint64_t pcm:1;
  6003. uint64_t usb:1;
  6004. uint64_t timer:4;
  6005. uint64_t reserved_51_51:1;
  6006. uint64_t ipd_drp:1;
  6007. uint64_t reserved_49_49:1;
  6008. uint64_t gmx_drp:1;
  6009. uint64_t reserved_47_47:1;
  6010. uint64_t rml:1;
  6011. uint64_t twsi:1;
  6012. uint64_t wdog_sum:1;
  6013. uint64_t pci_msi:4;
  6014. uint64_t pci_int:4;
  6015. uint64_t uart:2;
  6016. uint64_t mbox:2;
  6017. uint64_t gpio:16;
  6018. uint64_t workq:16;
  6019. #else
  6020. uint64_t workq:16;
  6021. uint64_t gpio:16;
  6022. uint64_t mbox:2;
  6023. uint64_t uart:2;
  6024. uint64_t pci_int:4;
  6025. uint64_t pci_msi:4;
  6026. uint64_t wdog_sum:1;
  6027. uint64_t twsi:1;
  6028. uint64_t rml:1;
  6029. uint64_t reserved_47_47:1;
  6030. uint64_t gmx_drp:1;
  6031. uint64_t reserved_49_49:1;
  6032. uint64_t ipd_drp:1;
  6033. uint64_t reserved_51_51:1;
  6034. uint64_t timer:4;
  6035. uint64_t usb:1;
  6036. uint64_t pcm:1;
  6037. uint64_t mpi:1;
  6038. uint64_t reserved_59_63:5;
  6039. #endif
  6040. } cn30xx;
  6041. struct cvmx_ciu_intx_sum0_cn31xx {
  6042. #ifdef __BIG_ENDIAN_BITFIELD
  6043. uint64_t reserved_59_63:5;
  6044. uint64_t mpi:1;
  6045. uint64_t pcm:1;
  6046. uint64_t usb:1;
  6047. uint64_t timer:4;
  6048. uint64_t reserved_51_51:1;
  6049. uint64_t ipd_drp:1;
  6050. uint64_t reserved_49_49:1;
  6051. uint64_t gmx_drp:1;
  6052. uint64_t trace:1;
  6053. uint64_t rml:1;
  6054. uint64_t twsi:1;
  6055. uint64_t wdog_sum:1;
  6056. uint64_t pci_msi:4;
  6057. uint64_t pci_int:4;
  6058. uint64_t uart:2;
  6059. uint64_t mbox:2;
  6060. uint64_t gpio:16;
  6061. uint64_t workq:16;
  6062. #else
  6063. uint64_t workq:16;
  6064. uint64_t gpio:16;
  6065. uint64_t mbox:2;
  6066. uint64_t uart:2;
  6067. uint64_t pci_int:4;
  6068. uint64_t pci_msi:4;
  6069. uint64_t wdog_sum:1;
  6070. uint64_t twsi:1;
  6071. uint64_t rml:1;
  6072. uint64_t trace:1;
  6073. uint64_t gmx_drp:1;
  6074. uint64_t reserved_49_49:1;
  6075. uint64_t ipd_drp:1;
  6076. uint64_t reserved_51_51:1;
  6077. uint64_t timer:4;
  6078. uint64_t usb:1;
  6079. uint64_t pcm:1;
  6080. uint64_t mpi:1;
  6081. uint64_t reserved_59_63:5;
  6082. #endif
  6083. } cn31xx;
  6084. struct cvmx_ciu_intx_sum0_cn38xx {
  6085. #ifdef __BIG_ENDIAN_BITFIELD
  6086. uint64_t reserved_56_63:8;
  6087. uint64_t timer:4;
  6088. uint64_t key_zero:1;
  6089. uint64_t ipd_drp:1;
  6090. uint64_t gmx_drp:2;
  6091. uint64_t trace:1;
  6092. uint64_t rml:1;
  6093. uint64_t twsi:1;
  6094. uint64_t wdog_sum:1;
  6095. uint64_t pci_msi:4;
  6096. uint64_t pci_int:4;
  6097. uint64_t uart:2;
  6098. uint64_t mbox:2;
  6099. uint64_t gpio:16;
  6100. uint64_t workq:16;
  6101. #else
  6102. uint64_t workq:16;
  6103. uint64_t gpio:16;
  6104. uint64_t mbox:2;
  6105. uint64_t uart:2;
  6106. uint64_t pci_int:4;
  6107. uint64_t pci_msi:4;
  6108. uint64_t wdog_sum:1;
  6109. uint64_t twsi:1;
  6110. uint64_t rml:1;
  6111. uint64_t trace:1;
  6112. uint64_t gmx_drp:2;
  6113. uint64_t ipd_drp:1;
  6114. uint64_t key_zero:1;
  6115. uint64_t timer:4;
  6116. uint64_t reserved_56_63:8;
  6117. #endif
  6118. } cn38xx;
  6119. struct cvmx_ciu_intx_sum0_cn38xx cn38xxp2;
  6120. struct cvmx_ciu_intx_sum0_cn30xx cn50xx;
  6121. struct cvmx_ciu_intx_sum0_cn52xx {
  6122. #ifdef __BIG_ENDIAN_BITFIELD
  6123. uint64_t bootdma:1;
  6124. uint64_t mii:1;
  6125. uint64_t ipdppthr:1;
  6126. uint64_t powiq:1;
  6127. uint64_t twsi2:1;
  6128. uint64_t reserved_57_58:2;
  6129. uint64_t usb:1;
  6130. uint64_t timer:4;
  6131. uint64_t reserved_51_51:1;
  6132. uint64_t ipd_drp:1;
  6133. uint64_t reserved_49_49:1;
  6134. uint64_t gmx_drp:1;
  6135. uint64_t trace:1;
  6136. uint64_t rml:1;
  6137. uint64_t twsi:1;
  6138. uint64_t wdog_sum:1;
  6139. uint64_t pci_msi:4;
  6140. uint64_t pci_int:4;
  6141. uint64_t uart:2;
  6142. uint64_t mbox:2;
  6143. uint64_t gpio:16;
  6144. uint64_t workq:16;
  6145. #else
  6146. uint64_t workq:16;
  6147. uint64_t gpio:16;
  6148. uint64_t mbox:2;
  6149. uint64_t uart:2;
  6150. uint64_t pci_int:4;
  6151. uint64_t pci_msi:4;
  6152. uint64_t wdog_sum:1;
  6153. uint64_t twsi:1;
  6154. uint64_t rml:1;
  6155. uint64_t trace:1;
  6156. uint64_t gmx_drp:1;
  6157. uint64_t reserved_49_49:1;
  6158. uint64_t ipd_drp:1;
  6159. uint64_t reserved_51_51:1;
  6160. uint64_t timer:4;
  6161. uint64_t usb:1;
  6162. uint64_t reserved_57_58:2;
  6163. uint64_t twsi2:1;
  6164. uint64_t powiq:1;
  6165. uint64_t ipdppthr:1;
  6166. uint64_t mii:1;
  6167. uint64_t bootdma:1;
  6168. #endif
  6169. } cn52xx;
  6170. struct cvmx_ciu_intx_sum0_cn52xx cn52xxp1;
  6171. struct cvmx_ciu_intx_sum0_cn56xx {
  6172. #ifdef __BIG_ENDIAN_BITFIELD
  6173. uint64_t bootdma:1;
  6174. uint64_t mii:1;
  6175. uint64_t ipdppthr:1;
  6176. uint64_t powiq:1;
  6177. uint64_t twsi2:1;
  6178. uint64_t reserved_57_58:2;
  6179. uint64_t usb:1;
  6180. uint64_t timer:4;
  6181. uint64_t key_zero:1;
  6182. uint64_t ipd_drp:1;
  6183. uint64_t gmx_drp:2;
  6184. uint64_t trace:1;
  6185. uint64_t rml:1;
  6186. uint64_t twsi:1;
  6187. uint64_t wdog_sum:1;
  6188. uint64_t pci_msi:4;
  6189. uint64_t pci_int:4;
  6190. uint64_t uart:2;
  6191. uint64_t mbox:2;
  6192. uint64_t gpio:16;
  6193. uint64_t workq:16;
  6194. #else
  6195. uint64_t workq:16;
  6196. uint64_t gpio:16;
  6197. uint64_t mbox:2;
  6198. uint64_t uart:2;
  6199. uint64_t pci_int:4;
  6200. uint64_t pci_msi:4;
  6201. uint64_t wdog_sum:1;
  6202. uint64_t twsi:1;
  6203. uint64_t rml:1;
  6204. uint64_t trace:1;
  6205. uint64_t gmx_drp:2;
  6206. uint64_t ipd_drp:1;
  6207. uint64_t key_zero:1;
  6208. uint64_t timer:4;
  6209. uint64_t usb:1;
  6210. uint64_t reserved_57_58:2;
  6211. uint64_t twsi2:1;
  6212. uint64_t powiq:1;
  6213. uint64_t ipdppthr:1;
  6214. uint64_t mii:1;
  6215. uint64_t bootdma:1;
  6216. #endif
  6217. } cn56xx;
  6218. struct cvmx_ciu_intx_sum0_cn56xx cn56xxp1;
  6219. struct cvmx_ciu_intx_sum0_cn38xx cn58xx;
  6220. struct cvmx_ciu_intx_sum0_cn38xx cn58xxp1;
  6221. struct cvmx_ciu_intx_sum0_cn61xx {
  6222. #ifdef __BIG_ENDIAN_BITFIELD
  6223. uint64_t bootdma:1;
  6224. uint64_t mii:1;
  6225. uint64_t ipdppthr:1;
  6226. uint64_t powiq:1;
  6227. uint64_t twsi2:1;
  6228. uint64_t mpi:1;
  6229. uint64_t pcm:1;
  6230. uint64_t usb:1;
  6231. uint64_t timer:4;
  6232. uint64_t sum2:1;
  6233. uint64_t ipd_drp:1;
  6234. uint64_t gmx_drp:2;
  6235. uint64_t trace:1;
  6236. uint64_t rml:1;
  6237. uint64_t twsi:1;
  6238. uint64_t wdog_sum:1;
  6239. uint64_t pci_msi:4;
  6240. uint64_t pci_int:4;
  6241. uint64_t uart:2;
  6242. uint64_t mbox:2;
  6243. uint64_t gpio:16;
  6244. uint64_t workq:16;
  6245. #else
  6246. uint64_t workq:16;
  6247. uint64_t gpio:16;
  6248. uint64_t mbox:2;
  6249. uint64_t uart:2;
  6250. uint64_t pci_int:4;
  6251. uint64_t pci_msi:4;
  6252. uint64_t wdog_sum:1;
  6253. uint64_t twsi:1;
  6254. uint64_t rml:1;
  6255. uint64_t trace:1;
  6256. uint64_t gmx_drp:2;
  6257. uint64_t ipd_drp:1;
  6258. uint64_t sum2:1;
  6259. uint64_t timer:4;
  6260. uint64_t usb:1;
  6261. uint64_t pcm:1;
  6262. uint64_t mpi:1;
  6263. uint64_t twsi2:1;
  6264. uint64_t powiq:1;
  6265. uint64_t ipdppthr:1;
  6266. uint64_t mii:1;
  6267. uint64_t bootdma:1;
  6268. #endif
  6269. } cn61xx;
  6270. struct cvmx_ciu_intx_sum0_cn52xx cn63xx;
  6271. struct cvmx_ciu_intx_sum0_cn52xx cn63xxp1;
  6272. struct cvmx_ciu_intx_sum0_cn66xx {
  6273. #ifdef __BIG_ENDIAN_BITFIELD
  6274. uint64_t bootdma:1;
  6275. uint64_t mii:1;
  6276. uint64_t ipdppthr:1;
  6277. uint64_t powiq:1;
  6278. uint64_t twsi2:1;
  6279. uint64_t mpi:1;
  6280. uint64_t reserved_57_57:1;
  6281. uint64_t usb:1;
  6282. uint64_t timer:4;
  6283. uint64_t sum2:1;
  6284. uint64_t ipd_drp:1;
  6285. uint64_t gmx_drp:2;
  6286. uint64_t trace:1;
  6287. uint64_t rml:1;
  6288. uint64_t twsi:1;
  6289. uint64_t wdog_sum:1;
  6290. uint64_t pci_msi:4;
  6291. uint64_t pci_int:4;
  6292. uint64_t uart:2;
  6293. uint64_t mbox:2;
  6294. uint64_t gpio:16;
  6295. uint64_t workq:16;
  6296. #else
  6297. uint64_t workq:16;
  6298. uint64_t gpio:16;
  6299. uint64_t mbox:2;
  6300. uint64_t uart:2;
  6301. uint64_t pci_int:4;
  6302. uint64_t pci_msi:4;
  6303. uint64_t wdog_sum:1;
  6304. uint64_t twsi:1;
  6305. uint64_t rml:1;
  6306. uint64_t trace:1;
  6307. uint64_t gmx_drp:2;
  6308. uint64_t ipd_drp:1;
  6309. uint64_t sum2:1;
  6310. uint64_t timer:4;
  6311. uint64_t usb:1;
  6312. uint64_t reserved_57_57:1;
  6313. uint64_t mpi:1;
  6314. uint64_t twsi2:1;
  6315. uint64_t powiq:1;
  6316. uint64_t ipdppthr:1;
  6317. uint64_t mii:1;
  6318. uint64_t bootdma:1;
  6319. #endif
  6320. } cn66xx;
  6321. struct cvmx_ciu_intx_sum0_cnf71xx {
  6322. #ifdef __BIG_ENDIAN_BITFIELD
  6323. uint64_t bootdma:1;
  6324. uint64_t reserved_62_62:1;
  6325. uint64_t ipdppthr:1;
  6326. uint64_t powiq:1;
  6327. uint64_t twsi2:1;
  6328. uint64_t mpi:1;
  6329. uint64_t pcm:1;
  6330. uint64_t usb:1;
  6331. uint64_t timer:4;
  6332. uint64_t sum2:1;
  6333. uint64_t ipd_drp:1;
  6334. uint64_t reserved_49_49:1;
  6335. uint64_t gmx_drp:1;
  6336. uint64_t trace:1;
  6337. uint64_t rml:1;
  6338. uint64_t twsi:1;
  6339. uint64_t wdog_sum:1;
  6340. uint64_t pci_msi:4;
  6341. uint64_t pci_int:4;
  6342. uint64_t uart:2;
  6343. uint64_t mbox:2;
  6344. uint64_t gpio:16;
  6345. uint64_t workq:16;
  6346. #else
  6347. uint64_t workq:16;
  6348. uint64_t gpio:16;
  6349. uint64_t mbox:2;
  6350. uint64_t uart:2;
  6351. uint64_t pci_int:4;
  6352. uint64_t pci_msi:4;
  6353. uint64_t wdog_sum:1;
  6354. uint64_t twsi:1;
  6355. uint64_t rml:1;
  6356. uint64_t trace:1;
  6357. uint64_t gmx_drp:1;
  6358. uint64_t reserved_49_49:1;
  6359. uint64_t ipd_drp:1;
  6360. uint64_t sum2:1;
  6361. uint64_t timer:4;
  6362. uint64_t usb:1;
  6363. uint64_t pcm:1;
  6364. uint64_t mpi:1;
  6365. uint64_t twsi2:1;
  6366. uint64_t powiq:1;
  6367. uint64_t ipdppthr:1;
  6368. uint64_t reserved_62_62:1;
  6369. uint64_t bootdma:1;
  6370. #endif
  6371. } cnf71xx;
  6372. };
  6373. union cvmx_ciu_intx_sum4 {
  6374. uint64_t u64;
  6375. struct cvmx_ciu_intx_sum4_s {
  6376. #ifdef __BIG_ENDIAN_BITFIELD
  6377. uint64_t bootdma:1;
  6378. uint64_t mii:1;
  6379. uint64_t ipdppthr:1;
  6380. uint64_t powiq:1;
  6381. uint64_t twsi2:1;
  6382. uint64_t mpi:1;
  6383. uint64_t pcm:1;
  6384. uint64_t usb:1;
  6385. uint64_t timer:4;
  6386. uint64_t reserved_51_51:1;
  6387. uint64_t ipd_drp:1;
  6388. uint64_t gmx_drp:2;
  6389. uint64_t trace:1;
  6390. uint64_t rml:1;
  6391. uint64_t twsi:1;
  6392. uint64_t wdog_sum:1;
  6393. uint64_t pci_msi:4;
  6394. uint64_t pci_int:4;
  6395. uint64_t uart:2;
  6396. uint64_t mbox:2;
  6397. uint64_t gpio:16;
  6398. uint64_t workq:16;
  6399. #else
  6400. uint64_t workq:16;
  6401. uint64_t gpio:16;
  6402. uint64_t mbox:2;
  6403. uint64_t uart:2;
  6404. uint64_t pci_int:4;
  6405. uint64_t pci_msi:4;
  6406. uint64_t wdog_sum:1;
  6407. uint64_t twsi:1;
  6408. uint64_t rml:1;
  6409. uint64_t trace:1;
  6410. uint64_t gmx_drp:2;
  6411. uint64_t ipd_drp:1;
  6412. uint64_t reserved_51_51:1;
  6413. uint64_t timer:4;
  6414. uint64_t usb:1;
  6415. uint64_t pcm:1;
  6416. uint64_t mpi:1;
  6417. uint64_t twsi2:1;
  6418. uint64_t powiq:1;
  6419. uint64_t ipdppthr:1;
  6420. uint64_t mii:1;
  6421. uint64_t bootdma:1;
  6422. #endif
  6423. } s;
  6424. struct cvmx_ciu_intx_sum4_cn50xx {
  6425. #ifdef __BIG_ENDIAN_BITFIELD
  6426. uint64_t reserved_59_63:5;
  6427. uint64_t mpi:1;
  6428. uint64_t pcm:1;
  6429. uint64_t usb:1;
  6430. uint64_t timer:4;
  6431. uint64_t reserved_51_51:1;
  6432. uint64_t ipd_drp:1;
  6433. uint64_t reserved_49_49:1;
  6434. uint64_t gmx_drp:1;
  6435. uint64_t reserved_47_47:1;
  6436. uint64_t rml:1;
  6437. uint64_t twsi:1;
  6438. uint64_t wdog_sum:1;
  6439. uint64_t pci_msi:4;
  6440. uint64_t pci_int:4;
  6441. uint64_t uart:2;
  6442. uint64_t mbox:2;
  6443. uint64_t gpio:16;
  6444. uint64_t workq:16;
  6445. #else
  6446. uint64_t workq:16;
  6447. uint64_t gpio:16;
  6448. uint64_t mbox:2;
  6449. uint64_t uart:2;
  6450. uint64_t pci_int:4;
  6451. uint64_t pci_msi:4;
  6452. uint64_t wdog_sum:1;
  6453. uint64_t twsi:1;
  6454. uint64_t rml:1;
  6455. uint64_t reserved_47_47:1;
  6456. uint64_t gmx_drp:1;
  6457. uint64_t reserved_49_49:1;
  6458. uint64_t ipd_drp:1;
  6459. uint64_t reserved_51_51:1;
  6460. uint64_t timer:4;
  6461. uint64_t usb:1;
  6462. uint64_t pcm:1;
  6463. uint64_t mpi:1;
  6464. uint64_t reserved_59_63:5;
  6465. #endif
  6466. } cn50xx;
  6467. struct cvmx_ciu_intx_sum4_cn52xx {
  6468. #ifdef __BIG_ENDIAN_BITFIELD
  6469. uint64_t bootdma:1;
  6470. uint64_t mii:1;
  6471. uint64_t ipdppthr:1;
  6472. uint64_t powiq:1;
  6473. uint64_t twsi2:1;
  6474. uint64_t reserved_57_58:2;
  6475. uint64_t usb:1;
  6476. uint64_t timer:4;
  6477. uint64_t reserved_51_51:1;
  6478. uint64_t ipd_drp:1;
  6479. uint64_t reserved_49_49:1;
  6480. uint64_t gmx_drp:1;
  6481. uint64_t trace:1;
  6482. uint64_t rml:1;
  6483. uint64_t twsi:1;
  6484. uint64_t wdog_sum:1;
  6485. uint64_t pci_msi:4;
  6486. uint64_t pci_int:4;
  6487. uint64_t uart:2;
  6488. uint64_t mbox:2;
  6489. uint64_t gpio:16;
  6490. uint64_t workq:16;
  6491. #else
  6492. uint64_t workq:16;
  6493. uint64_t gpio:16;
  6494. uint64_t mbox:2;
  6495. uint64_t uart:2;
  6496. uint64_t pci_int:4;
  6497. uint64_t pci_msi:4;
  6498. uint64_t wdog_sum:1;
  6499. uint64_t twsi:1;
  6500. uint64_t rml:1;
  6501. uint64_t trace:1;
  6502. uint64_t gmx_drp:1;
  6503. uint64_t reserved_49_49:1;
  6504. uint64_t ipd_drp:1;
  6505. uint64_t reserved_51_51:1;
  6506. uint64_t timer:4;
  6507. uint64_t usb:1;
  6508. uint64_t reserved_57_58:2;
  6509. uint64_t twsi2:1;
  6510. uint64_t powiq:1;
  6511. uint64_t ipdppthr:1;
  6512. uint64_t mii:1;
  6513. uint64_t bootdma:1;
  6514. #endif
  6515. } cn52xx;
  6516. struct cvmx_ciu_intx_sum4_cn52xx cn52xxp1;
  6517. struct cvmx_ciu_intx_sum4_cn56xx {
  6518. #ifdef __BIG_ENDIAN_BITFIELD
  6519. uint64_t bootdma:1;
  6520. uint64_t mii:1;
  6521. uint64_t ipdppthr:1;
  6522. uint64_t powiq:1;
  6523. uint64_t twsi2:1;
  6524. uint64_t reserved_57_58:2;
  6525. uint64_t usb:1;
  6526. uint64_t timer:4;
  6527. uint64_t key_zero:1;
  6528. uint64_t ipd_drp:1;
  6529. uint64_t gmx_drp:2;
  6530. uint64_t trace:1;
  6531. uint64_t rml:1;
  6532. uint64_t twsi:1;
  6533. uint64_t wdog_sum:1;
  6534. uint64_t pci_msi:4;
  6535. uint64_t pci_int:4;
  6536. uint64_t uart:2;
  6537. uint64_t mbox:2;
  6538. uint64_t gpio:16;
  6539. uint64_t workq:16;
  6540. #else
  6541. uint64_t workq:16;
  6542. uint64_t gpio:16;
  6543. uint64_t mbox:2;
  6544. uint64_t uart:2;
  6545. uint64_t pci_int:4;
  6546. uint64_t pci_msi:4;
  6547. uint64_t wdog_sum:1;
  6548. uint64_t twsi:1;
  6549. uint64_t rml:1;
  6550. uint64_t trace:1;
  6551. uint64_t gmx_drp:2;
  6552. uint64_t ipd_drp:1;
  6553. uint64_t key_zero:1;
  6554. uint64_t timer:4;
  6555. uint64_t usb:1;
  6556. uint64_t reserved_57_58:2;
  6557. uint64_t twsi2:1;
  6558. uint64_t powiq:1;
  6559. uint64_t ipdppthr:1;
  6560. uint64_t mii:1;
  6561. uint64_t bootdma:1;
  6562. #endif
  6563. } cn56xx;
  6564. struct cvmx_ciu_intx_sum4_cn56xx cn56xxp1;
  6565. struct cvmx_ciu_intx_sum4_cn58xx {
  6566. #ifdef __BIG_ENDIAN_BITFIELD
  6567. uint64_t reserved_56_63:8;
  6568. uint64_t timer:4;
  6569. uint64_t key_zero:1;
  6570. uint64_t ipd_drp:1;
  6571. uint64_t gmx_drp:2;
  6572. uint64_t trace:1;
  6573. uint64_t rml:1;
  6574. uint64_t twsi:1;
  6575. uint64_t wdog_sum:1;
  6576. uint64_t pci_msi:4;
  6577. uint64_t pci_int:4;
  6578. uint64_t uart:2;
  6579. uint64_t mbox:2;
  6580. uint64_t gpio:16;
  6581. uint64_t workq:16;
  6582. #else
  6583. uint64_t workq:16;
  6584. uint64_t gpio:16;
  6585. uint64_t mbox:2;
  6586. uint64_t uart:2;
  6587. uint64_t pci_int:4;
  6588. uint64_t pci_msi:4;
  6589. uint64_t wdog_sum:1;
  6590. uint64_t twsi:1;
  6591. uint64_t rml:1;
  6592. uint64_t trace:1;
  6593. uint64_t gmx_drp:2;
  6594. uint64_t ipd_drp:1;
  6595. uint64_t key_zero:1;
  6596. uint64_t timer:4;
  6597. uint64_t reserved_56_63:8;
  6598. #endif
  6599. } cn58xx;
  6600. struct cvmx_ciu_intx_sum4_cn58xx cn58xxp1;
  6601. struct cvmx_ciu_intx_sum4_cn61xx {
  6602. #ifdef __BIG_ENDIAN_BITFIELD
  6603. uint64_t bootdma:1;
  6604. uint64_t mii:1;
  6605. uint64_t ipdppthr:1;
  6606. uint64_t powiq:1;
  6607. uint64_t twsi2:1;
  6608. uint64_t mpi:1;
  6609. uint64_t pcm:1;
  6610. uint64_t usb:1;
  6611. uint64_t timer:4;
  6612. uint64_t sum2:1;
  6613. uint64_t ipd_drp:1;
  6614. uint64_t gmx_drp:2;
  6615. uint64_t trace:1;
  6616. uint64_t rml:1;
  6617. uint64_t twsi:1;
  6618. uint64_t wdog_sum:1;
  6619. uint64_t pci_msi:4;
  6620. uint64_t pci_int:4;
  6621. uint64_t uart:2;
  6622. uint64_t mbox:2;
  6623. uint64_t gpio:16;
  6624. uint64_t workq:16;
  6625. #else
  6626. uint64_t workq:16;
  6627. uint64_t gpio:16;
  6628. uint64_t mbox:2;
  6629. uint64_t uart:2;
  6630. uint64_t pci_int:4;
  6631. uint64_t pci_msi:4;
  6632. uint64_t wdog_sum:1;
  6633. uint64_t twsi:1;
  6634. uint64_t rml:1;
  6635. uint64_t trace:1;
  6636. uint64_t gmx_drp:2;
  6637. uint64_t ipd_drp:1;
  6638. uint64_t sum2:1;
  6639. uint64_t timer:4;
  6640. uint64_t usb:1;
  6641. uint64_t pcm:1;
  6642. uint64_t mpi:1;
  6643. uint64_t twsi2:1;
  6644. uint64_t powiq:1;
  6645. uint64_t ipdppthr:1;
  6646. uint64_t mii:1;
  6647. uint64_t bootdma:1;
  6648. #endif
  6649. } cn61xx;
  6650. struct cvmx_ciu_intx_sum4_cn52xx cn63xx;
  6651. struct cvmx_ciu_intx_sum4_cn52xx cn63xxp1;
  6652. struct cvmx_ciu_intx_sum4_cn66xx {
  6653. #ifdef __BIG_ENDIAN_BITFIELD
  6654. uint64_t bootdma:1;
  6655. uint64_t mii:1;
  6656. uint64_t ipdppthr:1;
  6657. uint64_t powiq:1;
  6658. uint64_t twsi2:1;
  6659. uint64_t mpi:1;
  6660. uint64_t reserved_57_57:1;
  6661. uint64_t usb:1;
  6662. uint64_t timer:4;
  6663. uint64_t sum2:1;
  6664. uint64_t ipd_drp:1;
  6665. uint64_t gmx_drp:2;
  6666. uint64_t trace:1;
  6667. uint64_t rml:1;
  6668. uint64_t twsi:1;
  6669. uint64_t wdog_sum:1;
  6670. uint64_t pci_msi:4;
  6671. uint64_t pci_int:4;
  6672. uint64_t uart:2;
  6673. uint64_t mbox:2;
  6674. uint64_t gpio:16;
  6675. uint64_t workq:16;
  6676. #else
  6677. uint64_t workq:16;
  6678. uint64_t gpio:16;
  6679. uint64_t mbox:2;
  6680. uint64_t uart:2;
  6681. uint64_t pci_int:4;
  6682. uint64_t pci_msi:4;
  6683. uint64_t wdog_sum:1;
  6684. uint64_t twsi:1;
  6685. uint64_t rml:1;
  6686. uint64_t trace:1;
  6687. uint64_t gmx_drp:2;
  6688. uint64_t ipd_drp:1;
  6689. uint64_t sum2:1;
  6690. uint64_t timer:4;
  6691. uint64_t usb:1;
  6692. uint64_t reserved_57_57:1;
  6693. uint64_t mpi:1;
  6694. uint64_t twsi2:1;
  6695. uint64_t powiq:1;
  6696. uint64_t ipdppthr:1;
  6697. uint64_t mii:1;
  6698. uint64_t bootdma:1;
  6699. #endif
  6700. } cn66xx;
  6701. struct cvmx_ciu_intx_sum4_cnf71xx {
  6702. #ifdef __BIG_ENDIAN_BITFIELD
  6703. uint64_t bootdma:1;
  6704. uint64_t reserved_62_62:1;
  6705. uint64_t ipdppthr:1;
  6706. uint64_t powiq:1;
  6707. uint64_t twsi2:1;
  6708. uint64_t mpi:1;
  6709. uint64_t pcm:1;
  6710. uint64_t usb:1;
  6711. uint64_t timer:4;
  6712. uint64_t sum2:1;
  6713. uint64_t ipd_drp:1;
  6714. uint64_t reserved_49_49:1;
  6715. uint64_t gmx_drp:1;
  6716. uint64_t trace:1;
  6717. uint64_t rml:1;
  6718. uint64_t twsi:1;
  6719. uint64_t wdog_sum:1;
  6720. uint64_t pci_msi:4;
  6721. uint64_t pci_int:4;
  6722. uint64_t uart:2;
  6723. uint64_t mbox:2;
  6724. uint64_t gpio:16;
  6725. uint64_t workq:16;
  6726. #else
  6727. uint64_t workq:16;
  6728. uint64_t gpio:16;
  6729. uint64_t mbox:2;
  6730. uint64_t uart:2;
  6731. uint64_t pci_int:4;
  6732. uint64_t pci_msi:4;
  6733. uint64_t wdog_sum:1;
  6734. uint64_t twsi:1;
  6735. uint64_t rml:1;
  6736. uint64_t trace:1;
  6737. uint64_t gmx_drp:1;
  6738. uint64_t reserved_49_49:1;
  6739. uint64_t ipd_drp:1;
  6740. uint64_t sum2:1;
  6741. uint64_t timer:4;
  6742. uint64_t usb:1;
  6743. uint64_t pcm:1;
  6744. uint64_t mpi:1;
  6745. uint64_t twsi2:1;
  6746. uint64_t powiq:1;
  6747. uint64_t ipdppthr:1;
  6748. uint64_t reserved_62_62:1;
  6749. uint64_t bootdma:1;
  6750. #endif
  6751. } cnf71xx;
  6752. };
  6753. union cvmx_ciu_int33_sum0 {
  6754. uint64_t u64;
  6755. struct cvmx_ciu_int33_sum0_s {
  6756. #ifdef __BIG_ENDIAN_BITFIELD
  6757. uint64_t bootdma:1;
  6758. uint64_t mii:1;
  6759. uint64_t ipdppthr:1;
  6760. uint64_t powiq:1;
  6761. uint64_t twsi2:1;
  6762. uint64_t mpi:1;
  6763. uint64_t pcm:1;
  6764. uint64_t usb:1;
  6765. uint64_t timer:4;
  6766. uint64_t sum2:1;
  6767. uint64_t ipd_drp:1;
  6768. uint64_t gmx_drp:2;
  6769. uint64_t trace:1;
  6770. uint64_t rml:1;
  6771. uint64_t twsi:1;
  6772. uint64_t wdog_sum:1;
  6773. uint64_t pci_msi:4;
  6774. uint64_t pci_int:4;
  6775. uint64_t uart:2;
  6776. uint64_t mbox:2;
  6777. uint64_t gpio:16;
  6778. uint64_t workq:16;
  6779. #else
  6780. uint64_t workq:16;
  6781. uint64_t gpio:16;
  6782. uint64_t mbox:2;
  6783. uint64_t uart:2;
  6784. uint64_t pci_int:4;
  6785. uint64_t pci_msi:4;
  6786. uint64_t wdog_sum:1;
  6787. uint64_t twsi:1;
  6788. uint64_t rml:1;
  6789. uint64_t trace:1;
  6790. uint64_t gmx_drp:2;
  6791. uint64_t ipd_drp:1;
  6792. uint64_t sum2:1;
  6793. uint64_t timer:4;
  6794. uint64_t usb:1;
  6795. uint64_t pcm:1;
  6796. uint64_t mpi:1;
  6797. uint64_t twsi2:1;
  6798. uint64_t powiq:1;
  6799. uint64_t ipdppthr:1;
  6800. uint64_t mii:1;
  6801. uint64_t bootdma:1;
  6802. #endif
  6803. } s;
  6804. struct cvmx_ciu_int33_sum0_s cn61xx;
  6805. struct cvmx_ciu_int33_sum0_cn63xx {
  6806. #ifdef __BIG_ENDIAN_BITFIELD
  6807. uint64_t bootdma:1;
  6808. uint64_t mii:1;
  6809. uint64_t ipdppthr:1;
  6810. uint64_t powiq:1;
  6811. uint64_t twsi2:1;
  6812. uint64_t reserved_57_58:2;
  6813. uint64_t usb:1;
  6814. uint64_t timer:4;
  6815. uint64_t reserved_51_51:1;
  6816. uint64_t ipd_drp:1;
  6817. uint64_t reserved_49_49:1;
  6818. uint64_t gmx_drp:1;
  6819. uint64_t trace:1;
  6820. uint64_t rml:1;
  6821. uint64_t twsi:1;
  6822. uint64_t wdog_sum:1;
  6823. uint64_t pci_msi:4;
  6824. uint64_t pci_int:4;
  6825. uint64_t uart:2;
  6826. uint64_t mbox:2;
  6827. uint64_t gpio:16;
  6828. uint64_t workq:16;
  6829. #else
  6830. uint64_t workq:16;
  6831. uint64_t gpio:16;
  6832. uint64_t mbox:2;
  6833. uint64_t uart:2;
  6834. uint64_t pci_int:4;
  6835. uint64_t pci_msi:4;
  6836. uint64_t wdog_sum:1;
  6837. uint64_t twsi:1;
  6838. uint64_t rml:1;
  6839. uint64_t trace:1;
  6840. uint64_t gmx_drp:1;
  6841. uint64_t reserved_49_49:1;
  6842. uint64_t ipd_drp:1;
  6843. uint64_t reserved_51_51:1;
  6844. uint64_t timer:4;
  6845. uint64_t usb:1;
  6846. uint64_t reserved_57_58:2;
  6847. uint64_t twsi2:1;
  6848. uint64_t powiq:1;
  6849. uint64_t ipdppthr:1;
  6850. uint64_t mii:1;
  6851. uint64_t bootdma:1;
  6852. #endif
  6853. } cn63xx;
  6854. struct cvmx_ciu_int33_sum0_cn63xx cn63xxp1;
  6855. struct cvmx_ciu_int33_sum0_cn66xx {
  6856. #ifdef __BIG_ENDIAN_BITFIELD
  6857. uint64_t bootdma:1;
  6858. uint64_t mii:1;
  6859. uint64_t ipdppthr:1;
  6860. uint64_t powiq:1;
  6861. uint64_t twsi2:1;
  6862. uint64_t mpi:1;
  6863. uint64_t reserved_57_57:1;
  6864. uint64_t usb:1;
  6865. uint64_t timer:4;
  6866. uint64_t sum2:1;
  6867. uint64_t ipd_drp:1;
  6868. uint64_t gmx_drp:2;
  6869. uint64_t trace:1;
  6870. uint64_t rml:1;
  6871. uint64_t twsi:1;
  6872. uint64_t wdog_sum:1;
  6873. uint64_t pci_msi:4;
  6874. uint64_t pci_int:4;
  6875. uint64_t uart:2;
  6876. uint64_t mbox:2;
  6877. uint64_t gpio:16;
  6878. uint64_t workq:16;
  6879. #else
  6880. uint64_t workq:16;
  6881. uint64_t gpio:16;
  6882. uint64_t mbox:2;
  6883. uint64_t uart:2;
  6884. uint64_t pci_int:4;
  6885. uint64_t pci_msi:4;
  6886. uint64_t wdog_sum:1;
  6887. uint64_t twsi:1;
  6888. uint64_t rml:1;
  6889. uint64_t trace:1;
  6890. uint64_t gmx_drp:2;
  6891. uint64_t ipd_drp:1;
  6892. uint64_t sum2:1;
  6893. uint64_t timer:4;
  6894. uint64_t usb:1;
  6895. uint64_t reserved_57_57:1;
  6896. uint64_t mpi:1;
  6897. uint64_t twsi2:1;
  6898. uint64_t powiq:1;
  6899. uint64_t ipdppthr:1;
  6900. uint64_t mii:1;
  6901. uint64_t bootdma:1;
  6902. #endif
  6903. } cn66xx;
  6904. struct cvmx_ciu_int33_sum0_cnf71xx {
  6905. #ifdef __BIG_ENDIAN_BITFIELD
  6906. uint64_t bootdma:1;
  6907. uint64_t reserved_62_62:1;
  6908. uint64_t ipdppthr:1;
  6909. uint64_t powiq:1;
  6910. uint64_t twsi2:1;
  6911. uint64_t mpi:1;
  6912. uint64_t pcm:1;
  6913. uint64_t usb:1;
  6914. uint64_t timer:4;
  6915. uint64_t sum2:1;
  6916. uint64_t ipd_drp:1;
  6917. uint64_t reserved_49_49:1;
  6918. uint64_t gmx_drp:1;
  6919. uint64_t trace:1;
  6920. uint64_t rml:1;
  6921. uint64_t twsi:1;
  6922. uint64_t wdog_sum:1;
  6923. uint64_t pci_msi:4;
  6924. uint64_t pci_int:4;
  6925. uint64_t uart:2;
  6926. uint64_t mbox:2;
  6927. uint64_t gpio:16;
  6928. uint64_t workq:16;
  6929. #else
  6930. uint64_t workq:16;
  6931. uint64_t gpio:16;
  6932. uint64_t mbox:2;
  6933. uint64_t uart:2;
  6934. uint64_t pci_int:4;
  6935. uint64_t pci_msi:4;
  6936. uint64_t wdog_sum:1;
  6937. uint64_t twsi:1;
  6938. uint64_t rml:1;
  6939. uint64_t trace:1;
  6940. uint64_t gmx_drp:1;
  6941. uint64_t reserved_49_49:1;
  6942. uint64_t ipd_drp:1;
  6943. uint64_t sum2:1;
  6944. uint64_t timer:4;
  6945. uint64_t usb:1;
  6946. uint64_t pcm:1;
  6947. uint64_t mpi:1;
  6948. uint64_t twsi2:1;
  6949. uint64_t powiq:1;
  6950. uint64_t ipdppthr:1;
  6951. uint64_t reserved_62_62:1;
  6952. uint64_t bootdma:1;
  6953. #endif
  6954. } cnf71xx;
  6955. };
  6956. union cvmx_ciu_int_dbg_sel {
  6957. uint64_t u64;
  6958. struct cvmx_ciu_int_dbg_sel_s {
  6959. #ifdef __BIG_ENDIAN_BITFIELD
  6960. uint64_t reserved_19_63:45;
  6961. uint64_t sel:3;
  6962. uint64_t reserved_10_15:6;
  6963. uint64_t irq:2;
  6964. uint64_t reserved_5_7:3;
  6965. uint64_t pp:5;
  6966. #else
  6967. uint64_t pp:5;
  6968. uint64_t reserved_5_7:3;
  6969. uint64_t irq:2;
  6970. uint64_t reserved_10_15:6;
  6971. uint64_t sel:3;
  6972. uint64_t reserved_19_63:45;
  6973. #endif
  6974. } s;
  6975. struct cvmx_ciu_int_dbg_sel_cn61xx {
  6976. #ifdef __BIG_ENDIAN_BITFIELD
  6977. uint64_t reserved_19_63:45;
  6978. uint64_t sel:3;
  6979. uint64_t reserved_10_15:6;
  6980. uint64_t irq:2;
  6981. uint64_t reserved_4_7:4;
  6982. uint64_t pp:4;
  6983. #else
  6984. uint64_t pp:4;
  6985. uint64_t reserved_4_7:4;
  6986. uint64_t irq:2;
  6987. uint64_t reserved_10_15:6;
  6988. uint64_t sel:3;
  6989. uint64_t reserved_19_63:45;
  6990. #endif
  6991. } cn61xx;
  6992. struct cvmx_ciu_int_dbg_sel_cn63xx {
  6993. #ifdef __BIG_ENDIAN_BITFIELD
  6994. uint64_t reserved_19_63:45;
  6995. uint64_t sel:3;
  6996. uint64_t reserved_10_15:6;
  6997. uint64_t irq:2;
  6998. uint64_t reserved_3_7:5;
  6999. uint64_t pp:3;
  7000. #else
  7001. uint64_t pp:3;
  7002. uint64_t reserved_3_7:5;
  7003. uint64_t irq:2;
  7004. uint64_t reserved_10_15:6;
  7005. uint64_t sel:3;
  7006. uint64_t reserved_19_63:45;
  7007. #endif
  7008. } cn63xx;
  7009. struct cvmx_ciu_int_dbg_sel_cn61xx cn66xx;
  7010. struct cvmx_ciu_int_dbg_sel_s cn68xx;
  7011. struct cvmx_ciu_int_dbg_sel_s cn68xxp1;
  7012. struct cvmx_ciu_int_dbg_sel_cn61xx cnf71xx;
  7013. };
  7014. union cvmx_ciu_int_sum1 {
  7015. uint64_t u64;
  7016. struct cvmx_ciu_int_sum1_s {
  7017. #ifdef __BIG_ENDIAN_BITFIELD
  7018. uint64_t rst:1;
  7019. uint64_t reserved_62_62:1;
  7020. uint64_t srio3:1;
  7021. uint64_t srio2:1;
  7022. uint64_t reserved_57_59:3;
  7023. uint64_t dfm:1;
  7024. uint64_t reserved_53_55:3;
  7025. uint64_t lmc0:1;
  7026. uint64_t srio1:1;
  7027. uint64_t srio0:1;
  7028. uint64_t pem1:1;
  7029. uint64_t pem0:1;
  7030. uint64_t ptp:1;
  7031. uint64_t agl:1;
  7032. uint64_t reserved_38_45:8;
  7033. uint64_t agx1:1;
  7034. uint64_t agx0:1;
  7035. uint64_t dpi:1;
  7036. uint64_t sli:1;
  7037. uint64_t usb:1;
  7038. uint64_t dfa:1;
  7039. uint64_t key:1;
  7040. uint64_t rad:1;
  7041. uint64_t tim:1;
  7042. uint64_t zip:1;
  7043. uint64_t pko:1;
  7044. uint64_t pip:1;
  7045. uint64_t ipd:1;
  7046. uint64_t l2c:1;
  7047. uint64_t pow:1;
  7048. uint64_t fpa:1;
  7049. uint64_t iob:1;
  7050. uint64_t mio:1;
  7051. uint64_t nand:1;
  7052. uint64_t mii1:1;
  7053. uint64_t usb1:1;
  7054. uint64_t uart2:1;
  7055. uint64_t wdog:16;
  7056. #else
  7057. uint64_t wdog:16;
  7058. uint64_t uart2:1;
  7059. uint64_t usb1:1;
  7060. uint64_t mii1:1;
  7061. uint64_t nand:1;
  7062. uint64_t mio:1;
  7063. uint64_t iob:1;
  7064. uint64_t fpa:1;
  7065. uint64_t pow:1;
  7066. uint64_t l2c:1;
  7067. uint64_t ipd:1;
  7068. uint64_t pip:1;
  7069. uint64_t pko:1;
  7070. uint64_t zip:1;
  7071. uint64_t tim:1;
  7072. uint64_t rad:1;
  7073. uint64_t key:1;
  7074. uint64_t dfa:1;
  7075. uint64_t usb:1;
  7076. uint64_t sli:1;
  7077. uint64_t dpi:1;
  7078. uint64_t agx0:1;
  7079. uint64_t agx1:1;
  7080. uint64_t reserved_38_45:8;
  7081. uint64_t agl:1;
  7082. uint64_t ptp:1;
  7083. uint64_t pem0:1;
  7084. uint64_t pem1:1;
  7085. uint64_t srio0:1;
  7086. uint64_t srio1:1;
  7087. uint64_t lmc0:1;
  7088. uint64_t reserved_53_55:3;
  7089. uint64_t dfm:1;
  7090. uint64_t reserved_57_59:3;
  7091. uint64_t srio2:1;
  7092. uint64_t srio3:1;
  7093. uint64_t reserved_62_62:1;
  7094. uint64_t rst:1;
  7095. #endif
  7096. } s;
  7097. struct cvmx_ciu_int_sum1_cn30xx {
  7098. #ifdef __BIG_ENDIAN_BITFIELD
  7099. uint64_t reserved_1_63:63;
  7100. uint64_t wdog:1;
  7101. #else
  7102. uint64_t wdog:1;
  7103. uint64_t reserved_1_63:63;
  7104. #endif
  7105. } cn30xx;
  7106. struct cvmx_ciu_int_sum1_cn31xx {
  7107. #ifdef __BIG_ENDIAN_BITFIELD
  7108. uint64_t reserved_2_63:62;
  7109. uint64_t wdog:2;
  7110. #else
  7111. uint64_t wdog:2;
  7112. uint64_t reserved_2_63:62;
  7113. #endif
  7114. } cn31xx;
  7115. struct cvmx_ciu_int_sum1_cn38xx {
  7116. #ifdef __BIG_ENDIAN_BITFIELD
  7117. uint64_t reserved_16_63:48;
  7118. uint64_t wdog:16;
  7119. #else
  7120. uint64_t wdog:16;
  7121. uint64_t reserved_16_63:48;
  7122. #endif
  7123. } cn38xx;
  7124. struct cvmx_ciu_int_sum1_cn38xx cn38xxp2;
  7125. struct cvmx_ciu_int_sum1_cn31xx cn50xx;
  7126. struct cvmx_ciu_int_sum1_cn52xx {
  7127. #ifdef __BIG_ENDIAN_BITFIELD
  7128. uint64_t reserved_20_63:44;
  7129. uint64_t nand:1;
  7130. uint64_t mii1:1;
  7131. uint64_t usb1:1;
  7132. uint64_t uart2:1;
  7133. uint64_t reserved_4_15:12;
  7134. uint64_t wdog:4;
  7135. #else
  7136. uint64_t wdog:4;
  7137. uint64_t reserved_4_15:12;
  7138. uint64_t uart2:1;
  7139. uint64_t usb1:1;
  7140. uint64_t mii1:1;
  7141. uint64_t nand:1;
  7142. uint64_t reserved_20_63:44;
  7143. #endif
  7144. } cn52xx;
  7145. struct cvmx_ciu_int_sum1_cn52xxp1 {
  7146. #ifdef __BIG_ENDIAN_BITFIELD
  7147. uint64_t reserved_19_63:45;
  7148. uint64_t mii1:1;
  7149. uint64_t usb1:1;
  7150. uint64_t uart2:1;
  7151. uint64_t reserved_4_15:12;
  7152. uint64_t wdog:4;
  7153. #else
  7154. uint64_t wdog:4;
  7155. uint64_t reserved_4_15:12;
  7156. uint64_t uart2:1;
  7157. uint64_t usb1:1;
  7158. uint64_t mii1:1;
  7159. uint64_t reserved_19_63:45;
  7160. #endif
  7161. } cn52xxp1;
  7162. struct cvmx_ciu_int_sum1_cn56xx {
  7163. #ifdef __BIG_ENDIAN_BITFIELD
  7164. uint64_t reserved_12_63:52;
  7165. uint64_t wdog:12;
  7166. #else
  7167. uint64_t wdog:12;
  7168. uint64_t reserved_12_63:52;
  7169. #endif
  7170. } cn56xx;
  7171. struct cvmx_ciu_int_sum1_cn56xx cn56xxp1;
  7172. struct cvmx_ciu_int_sum1_cn38xx cn58xx;
  7173. struct cvmx_ciu_int_sum1_cn38xx cn58xxp1;
  7174. struct cvmx_ciu_int_sum1_cn61xx {
  7175. #ifdef __BIG_ENDIAN_BITFIELD
  7176. uint64_t rst:1;
  7177. uint64_t reserved_53_62:10;
  7178. uint64_t lmc0:1;
  7179. uint64_t reserved_50_51:2;
  7180. uint64_t pem1:1;
  7181. uint64_t pem0:1;
  7182. uint64_t ptp:1;
  7183. uint64_t agl:1;
  7184. uint64_t reserved_38_45:8;
  7185. uint64_t agx1:1;
  7186. uint64_t agx0:1;
  7187. uint64_t dpi:1;
  7188. uint64_t sli:1;
  7189. uint64_t usb:1;
  7190. uint64_t dfa:1;
  7191. uint64_t key:1;
  7192. uint64_t rad:1;
  7193. uint64_t tim:1;
  7194. uint64_t zip:1;
  7195. uint64_t pko:1;
  7196. uint64_t pip:1;
  7197. uint64_t ipd:1;
  7198. uint64_t l2c:1;
  7199. uint64_t pow:1;
  7200. uint64_t fpa:1;
  7201. uint64_t iob:1;
  7202. uint64_t mio:1;
  7203. uint64_t nand:1;
  7204. uint64_t mii1:1;
  7205. uint64_t reserved_4_17:14;
  7206. uint64_t wdog:4;
  7207. #else
  7208. uint64_t wdog:4;
  7209. uint64_t reserved_4_17:14;
  7210. uint64_t mii1:1;
  7211. uint64_t nand:1;
  7212. uint64_t mio:1;
  7213. uint64_t iob:1;
  7214. uint64_t fpa:1;
  7215. uint64_t pow:1;
  7216. uint64_t l2c:1;
  7217. uint64_t ipd:1;
  7218. uint64_t pip:1;
  7219. uint64_t pko:1;
  7220. uint64_t zip:1;
  7221. uint64_t tim:1;
  7222. uint64_t rad:1;
  7223. uint64_t key:1;
  7224. uint64_t dfa:1;
  7225. uint64_t usb:1;
  7226. uint64_t sli:1;
  7227. uint64_t dpi:1;
  7228. uint64_t agx0:1;
  7229. uint64_t agx1:1;
  7230. uint64_t reserved_38_45:8;
  7231. uint64_t agl:1;
  7232. uint64_t ptp:1;
  7233. uint64_t pem0:1;
  7234. uint64_t pem1:1;
  7235. uint64_t reserved_50_51:2;
  7236. uint64_t lmc0:1;
  7237. uint64_t reserved_53_62:10;
  7238. uint64_t rst:1;
  7239. #endif
  7240. } cn61xx;
  7241. struct cvmx_ciu_int_sum1_cn63xx {
  7242. #ifdef __BIG_ENDIAN_BITFIELD
  7243. uint64_t rst:1;
  7244. uint64_t reserved_57_62:6;
  7245. uint64_t dfm:1;
  7246. uint64_t reserved_53_55:3;
  7247. uint64_t lmc0:1;
  7248. uint64_t srio1:1;
  7249. uint64_t srio0:1;
  7250. uint64_t pem1:1;
  7251. uint64_t pem0:1;
  7252. uint64_t ptp:1;
  7253. uint64_t agl:1;
  7254. uint64_t reserved_37_45:9;
  7255. uint64_t agx0:1;
  7256. uint64_t dpi:1;
  7257. uint64_t sli:1;
  7258. uint64_t usb:1;
  7259. uint64_t dfa:1;
  7260. uint64_t key:1;
  7261. uint64_t rad:1;
  7262. uint64_t tim:1;
  7263. uint64_t zip:1;
  7264. uint64_t pko:1;
  7265. uint64_t pip:1;
  7266. uint64_t ipd:1;
  7267. uint64_t l2c:1;
  7268. uint64_t pow:1;
  7269. uint64_t fpa:1;
  7270. uint64_t iob:1;
  7271. uint64_t mio:1;
  7272. uint64_t nand:1;
  7273. uint64_t mii1:1;
  7274. uint64_t reserved_6_17:12;
  7275. uint64_t wdog:6;
  7276. #else
  7277. uint64_t wdog:6;
  7278. uint64_t reserved_6_17:12;
  7279. uint64_t mii1:1;
  7280. uint64_t nand:1;
  7281. uint64_t mio:1;
  7282. uint64_t iob:1;
  7283. uint64_t fpa:1;
  7284. uint64_t pow:1;
  7285. uint64_t l2c:1;
  7286. uint64_t ipd:1;
  7287. uint64_t pip:1;
  7288. uint64_t pko:1;
  7289. uint64_t zip:1;
  7290. uint64_t tim:1;
  7291. uint64_t rad:1;
  7292. uint64_t key:1;
  7293. uint64_t dfa:1;
  7294. uint64_t usb:1;
  7295. uint64_t sli:1;
  7296. uint64_t dpi:1;
  7297. uint64_t agx0:1;
  7298. uint64_t reserved_37_45:9;
  7299. uint64_t agl:1;
  7300. uint64_t ptp:1;
  7301. uint64_t pem0:1;
  7302. uint64_t pem1:1;
  7303. uint64_t srio0:1;
  7304. uint64_t srio1:1;
  7305. uint64_t lmc0:1;
  7306. uint64_t reserved_53_55:3;
  7307. uint64_t dfm:1;
  7308. uint64_t reserved_57_62:6;
  7309. uint64_t rst:1;
  7310. #endif
  7311. } cn63xx;
  7312. struct cvmx_ciu_int_sum1_cn63xx cn63xxp1;
  7313. struct cvmx_ciu_int_sum1_cn66xx {
  7314. #ifdef __BIG_ENDIAN_BITFIELD
  7315. uint64_t rst:1;
  7316. uint64_t reserved_62_62:1;
  7317. uint64_t srio3:1;
  7318. uint64_t srio2:1;
  7319. uint64_t reserved_57_59:3;
  7320. uint64_t dfm:1;
  7321. uint64_t reserved_53_55:3;
  7322. uint64_t lmc0:1;
  7323. uint64_t reserved_51_51:1;
  7324. uint64_t srio0:1;
  7325. uint64_t pem1:1;
  7326. uint64_t pem0:1;
  7327. uint64_t ptp:1;
  7328. uint64_t agl:1;
  7329. uint64_t reserved_38_45:8;
  7330. uint64_t agx1:1;
  7331. uint64_t agx0:1;
  7332. uint64_t dpi:1;
  7333. uint64_t sli:1;
  7334. uint64_t usb:1;
  7335. uint64_t dfa:1;
  7336. uint64_t key:1;
  7337. uint64_t rad:1;
  7338. uint64_t tim:1;
  7339. uint64_t zip:1;
  7340. uint64_t pko:1;
  7341. uint64_t pip:1;
  7342. uint64_t ipd:1;
  7343. uint64_t l2c:1;
  7344. uint64_t pow:1;
  7345. uint64_t fpa:1;
  7346. uint64_t iob:1;
  7347. uint64_t mio:1;
  7348. uint64_t nand:1;
  7349. uint64_t mii1:1;
  7350. uint64_t reserved_10_17:8;
  7351. uint64_t wdog:10;
  7352. #else
  7353. uint64_t wdog:10;
  7354. uint64_t reserved_10_17:8;
  7355. uint64_t mii1:1;
  7356. uint64_t nand:1;
  7357. uint64_t mio:1;
  7358. uint64_t iob:1;
  7359. uint64_t fpa:1;
  7360. uint64_t pow:1;
  7361. uint64_t l2c:1;
  7362. uint64_t ipd:1;
  7363. uint64_t pip:1;
  7364. uint64_t pko:1;
  7365. uint64_t zip:1;
  7366. uint64_t tim:1;
  7367. uint64_t rad:1;
  7368. uint64_t key:1;
  7369. uint64_t dfa:1;
  7370. uint64_t usb:1;
  7371. uint64_t sli:1;
  7372. uint64_t dpi:1;
  7373. uint64_t agx0:1;
  7374. uint64_t agx1:1;
  7375. uint64_t reserved_38_45:8;
  7376. uint64_t agl:1;
  7377. uint64_t ptp:1;
  7378. uint64_t pem0:1;
  7379. uint64_t pem1:1;
  7380. uint64_t srio0:1;
  7381. uint64_t reserved_51_51:1;
  7382. uint64_t lmc0:1;
  7383. uint64_t reserved_53_55:3;
  7384. uint64_t dfm:1;
  7385. uint64_t reserved_57_59:3;
  7386. uint64_t srio2:1;
  7387. uint64_t srio3:1;
  7388. uint64_t reserved_62_62:1;
  7389. uint64_t rst:1;
  7390. #endif
  7391. } cn66xx;
  7392. struct cvmx_ciu_int_sum1_cnf71xx {
  7393. #ifdef __BIG_ENDIAN_BITFIELD
  7394. uint64_t rst:1;
  7395. uint64_t reserved_53_62:10;
  7396. uint64_t lmc0:1;
  7397. uint64_t reserved_50_51:2;
  7398. uint64_t pem1:1;
  7399. uint64_t pem0:1;
  7400. uint64_t ptp:1;
  7401. uint64_t reserved_37_46:10;
  7402. uint64_t agx0:1;
  7403. uint64_t dpi:1;
  7404. uint64_t sli:1;
  7405. uint64_t usb:1;
  7406. uint64_t reserved_32_32:1;
  7407. uint64_t key:1;
  7408. uint64_t rad:1;
  7409. uint64_t tim:1;
  7410. uint64_t reserved_28_28:1;
  7411. uint64_t pko:1;
  7412. uint64_t pip:1;
  7413. uint64_t ipd:1;
  7414. uint64_t l2c:1;
  7415. uint64_t pow:1;
  7416. uint64_t fpa:1;
  7417. uint64_t iob:1;
  7418. uint64_t mio:1;
  7419. uint64_t nand:1;
  7420. uint64_t reserved_4_18:15;
  7421. uint64_t wdog:4;
  7422. #else
  7423. uint64_t wdog:4;
  7424. uint64_t reserved_4_18:15;
  7425. uint64_t nand:1;
  7426. uint64_t mio:1;
  7427. uint64_t iob:1;
  7428. uint64_t fpa:1;
  7429. uint64_t pow:1;
  7430. uint64_t l2c:1;
  7431. uint64_t ipd:1;
  7432. uint64_t pip:1;
  7433. uint64_t pko:1;
  7434. uint64_t reserved_28_28:1;
  7435. uint64_t tim:1;
  7436. uint64_t rad:1;
  7437. uint64_t key:1;
  7438. uint64_t reserved_32_32:1;
  7439. uint64_t usb:1;
  7440. uint64_t sli:1;
  7441. uint64_t dpi:1;
  7442. uint64_t agx0:1;
  7443. uint64_t reserved_37_46:10;
  7444. uint64_t ptp:1;
  7445. uint64_t pem0:1;
  7446. uint64_t pem1:1;
  7447. uint64_t reserved_50_51:2;
  7448. uint64_t lmc0:1;
  7449. uint64_t reserved_53_62:10;
  7450. uint64_t rst:1;
  7451. #endif
  7452. } cnf71xx;
  7453. };
  7454. union cvmx_ciu_mbox_clrx {
  7455. uint64_t u64;
  7456. struct cvmx_ciu_mbox_clrx_s {
  7457. #ifdef __BIG_ENDIAN_BITFIELD
  7458. uint64_t reserved_32_63:32;
  7459. uint64_t bits:32;
  7460. #else
  7461. uint64_t bits:32;
  7462. uint64_t reserved_32_63:32;
  7463. #endif
  7464. } s;
  7465. struct cvmx_ciu_mbox_clrx_s cn30xx;
  7466. struct cvmx_ciu_mbox_clrx_s cn31xx;
  7467. struct cvmx_ciu_mbox_clrx_s cn38xx;
  7468. struct cvmx_ciu_mbox_clrx_s cn38xxp2;
  7469. struct cvmx_ciu_mbox_clrx_s cn50xx;
  7470. struct cvmx_ciu_mbox_clrx_s cn52xx;
  7471. struct cvmx_ciu_mbox_clrx_s cn52xxp1;
  7472. struct cvmx_ciu_mbox_clrx_s cn56xx;
  7473. struct cvmx_ciu_mbox_clrx_s cn56xxp1;
  7474. struct cvmx_ciu_mbox_clrx_s cn58xx;
  7475. struct cvmx_ciu_mbox_clrx_s cn58xxp1;
  7476. struct cvmx_ciu_mbox_clrx_s cn61xx;
  7477. struct cvmx_ciu_mbox_clrx_s cn63xx;
  7478. struct cvmx_ciu_mbox_clrx_s cn63xxp1;
  7479. struct cvmx_ciu_mbox_clrx_s cn66xx;
  7480. struct cvmx_ciu_mbox_clrx_s cn68xx;
  7481. struct cvmx_ciu_mbox_clrx_s cn68xxp1;
  7482. struct cvmx_ciu_mbox_clrx_s cnf71xx;
  7483. };
  7484. union cvmx_ciu_mbox_setx {
  7485. uint64_t u64;
  7486. struct cvmx_ciu_mbox_setx_s {
  7487. #ifdef __BIG_ENDIAN_BITFIELD
  7488. uint64_t reserved_32_63:32;
  7489. uint64_t bits:32;
  7490. #else
  7491. uint64_t bits:32;
  7492. uint64_t reserved_32_63:32;
  7493. #endif
  7494. } s;
  7495. struct cvmx_ciu_mbox_setx_s cn30xx;
  7496. struct cvmx_ciu_mbox_setx_s cn31xx;
  7497. struct cvmx_ciu_mbox_setx_s cn38xx;
  7498. struct cvmx_ciu_mbox_setx_s cn38xxp2;
  7499. struct cvmx_ciu_mbox_setx_s cn50xx;
  7500. struct cvmx_ciu_mbox_setx_s cn52xx;
  7501. struct cvmx_ciu_mbox_setx_s cn52xxp1;
  7502. struct cvmx_ciu_mbox_setx_s cn56xx;
  7503. struct cvmx_ciu_mbox_setx_s cn56xxp1;
  7504. struct cvmx_ciu_mbox_setx_s cn58xx;
  7505. struct cvmx_ciu_mbox_setx_s cn58xxp1;
  7506. struct cvmx_ciu_mbox_setx_s cn61xx;
  7507. struct cvmx_ciu_mbox_setx_s cn63xx;
  7508. struct cvmx_ciu_mbox_setx_s cn63xxp1;
  7509. struct cvmx_ciu_mbox_setx_s cn66xx;
  7510. struct cvmx_ciu_mbox_setx_s cn68xx;
  7511. struct cvmx_ciu_mbox_setx_s cn68xxp1;
  7512. struct cvmx_ciu_mbox_setx_s cnf71xx;
  7513. };
  7514. union cvmx_ciu_nmi {
  7515. uint64_t u64;
  7516. struct cvmx_ciu_nmi_s {
  7517. #ifdef __BIG_ENDIAN_BITFIELD
  7518. uint64_t reserved_32_63:32;
  7519. uint64_t nmi:32;
  7520. #else
  7521. uint64_t nmi:32;
  7522. uint64_t reserved_32_63:32;
  7523. #endif
  7524. } s;
  7525. struct cvmx_ciu_nmi_cn30xx {
  7526. #ifdef __BIG_ENDIAN_BITFIELD
  7527. uint64_t reserved_1_63:63;
  7528. uint64_t nmi:1;
  7529. #else
  7530. uint64_t nmi:1;
  7531. uint64_t reserved_1_63:63;
  7532. #endif
  7533. } cn30xx;
  7534. struct cvmx_ciu_nmi_cn31xx {
  7535. #ifdef __BIG_ENDIAN_BITFIELD
  7536. uint64_t reserved_2_63:62;
  7537. uint64_t nmi:2;
  7538. #else
  7539. uint64_t nmi:2;
  7540. uint64_t reserved_2_63:62;
  7541. #endif
  7542. } cn31xx;
  7543. struct cvmx_ciu_nmi_cn38xx {
  7544. #ifdef __BIG_ENDIAN_BITFIELD
  7545. uint64_t reserved_16_63:48;
  7546. uint64_t nmi:16;
  7547. #else
  7548. uint64_t nmi:16;
  7549. uint64_t reserved_16_63:48;
  7550. #endif
  7551. } cn38xx;
  7552. struct cvmx_ciu_nmi_cn38xx cn38xxp2;
  7553. struct cvmx_ciu_nmi_cn31xx cn50xx;
  7554. struct cvmx_ciu_nmi_cn52xx {
  7555. #ifdef __BIG_ENDIAN_BITFIELD
  7556. uint64_t reserved_4_63:60;
  7557. uint64_t nmi:4;
  7558. #else
  7559. uint64_t nmi:4;
  7560. uint64_t reserved_4_63:60;
  7561. #endif
  7562. } cn52xx;
  7563. struct cvmx_ciu_nmi_cn52xx cn52xxp1;
  7564. struct cvmx_ciu_nmi_cn56xx {
  7565. #ifdef __BIG_ENDIAN_BITFIELD
  7566. uint64_t reserved_12_63:52;
  7567. uint64_t nmi:12;
  7568. #else
  7569. uint64_t nmi:12;
  7570. uint64_t reserved_12_63:52;
  7571. #endif
  7572. } cn56xx;
  7573. struct cvmx_ciu_nmi_cn56xx cn56xxp1;
  7574. struct cvmx_ciu_nmi_cn38xx cn58xx;
  7575. struct cvmx_ciu_nmi_cn38xx cn58xxp1;
  7576. struct cvmx_ciu_nmi_cn52xx cn61xx;
  7577. struct cvmx_ciu_nmi_cn63xx {
  7578. #ifdef __BIG_ENDIAN_BITFIELD
  7579. uint64_t reserved_6_63:58;
  7580. uint64_t nmi:6;
  7581. #else
  7582. uint64_t nmi:6;
  7583. uint64_t reserved_6_63:58;
  7584. #endif
  7585. } cn63xx;
  7586. struct cvmx_ciu_nmi_cn63xx cn63xxp1;
  7587. struct cvmx_ciu_nmi_cn66xx {
  7588. #ifdef __BIG_ENDIAN_BITFIELD
  7589. uint64_t reserved_10_63:54;
  7590. uint64_t nmi:10;
  7591. #else
  7592. uint64_t nmi:10;
  7593. uint64_t reserved_10_63:54;
  7594. #endif
  7595. } cn66xx;
  7596. struct cvmx_ciu_nmi_s cn68xx;
  7597. struct cvmx_ciu_nmi_s cn68xxp1;
  7598. struct cvmx_ciu_nmi_cn52xx cnf71xx;
  7599. };
  7600. union cvmx_ciu_pci_inta {
  7601. uint64_t u64;
  7602. struct cvmx_ciu_pci_inta_s {
  7603. #ifdef __BIG_ENDIAN_BITFIELD
  7604. uint64_t reserved_2_63:62;
  7605. uint64_t intr:2;
  7606. #else
  7607. uint64_t intr:2;
  7608. uint64_t reserved_2_63:62;
  7609. #endif
  7610. } s;
  7611. struct cvmx_ciu_pci_inta_s cn30xx;
  7612. struct cvmx_ciu_pci_inta_s cn31xx;
  7613. struct cvmx_ciu_pci_inta_s cn38xx;
  7614. struct cvmx_ciu_pci_inta_s cn38xxp2;
  7615. struct cvmx_ciu_pci_inta_s cn50xx;
  7616. struct cvmx_ciu_pci_inta_s cn52xx;
  7617. struct cvmx_ciu_pci_inta_s cn52xxp1;
  7618. struct cvmx_ciu_pci_inta_s cn56xx;
  7619. struct cvmx_ciu_pci_inta_s cn56xxp1;
  7620. struct cvmx_ciu_pci_inta_s cn58xx;
  7621. struct cvmx_ciu_pci_inta_s cn58xxp1;
  7622. struct cvmx_ciu_pci_inta_s cn61xx;
  7623. struct cvmx_ciu_pci_inta_s cn63xx;
  7624. struct cvmx_ciu_pci_inta_s cn63xxp1;
  7625. struct cvmx_ciu_pci_inta_s cn66xx;
  7626. struct cvmx_ciu_pci_inta_s cn68xx;
  7627. struct cvmx_ciu_pci_inta_s cn68xxp1;
  7628. struct cvmx_ciu_pci_inta_s cnf71xx;
  7629. };
  7630. union cvmx_ciu_pp_bist_stat {
  7631. uint64_t u64;
  7632. struct cvmx_ciu_pp_bist_stat_s {
  7633. #ifdef __BIG_ENDIAN_BITFIELD
  7634. uint64_t reserved_32_63:32;
  7635. uint64_t pp_bist:32;
  7636. #else
  7637. uint64_t pp_bist:32;
  7638. uint64_t reserved_32_63:32;
  7639. #endif
  7640. } s;
  7641. struct cvmx_ciu_pp_bist_stat_s cn68xx;
  7642. struct cvmx_ciu_pp_bist_stat_s cn68xxp1;
  7643. };
  7644. union cvmx_ciu_pp_dbg {
  7645. uint64_t u64;
  7646. struct cvmx_ciu_pp_dbg_s {
  7647. #ifdef __BIG_ENDIAN_BITFIELD
  7648. uint64_t reserved_32_63:32;
  7649. uint64_t ppdbg:32;
  7650. #else
  7651. uint64_t ppdbg:32;
  7652. uint64_t reserved_32_63:32;
  7653. #endif
  7654. } s;
  7655. struct cvmx_ciu_pp_dbg_cn30xx {
  7656. #ifdef __BIG_ENDIAN_BITFIELD
  7657. uint64_t reserved_1_63:63;
  7658. uint64_t ppdbg:1;
  7659. #else
  7660. uint64_t ppdbg:1;
  7661. uint64_t reserved_1_63:63;
  7662. #endif
  7663. } cn30xx;
  7664. struct cvmx_ciu_pp_dbg_cn31xx {
  7665. #ifdef __BIG_ENDIAN_BITFIELD
  7666. uint64_t reserved_2_63:62;
  7667. uint64_t ppdbg:2;
  7668. #else
  7669. uint64_t ppdbg:2;
  7670. uint64_t reserved_2_63:62;
  7671. #endif
  7672. } cn31xx;
  7673. struct cvmx_ciu_pp_dbg_cn38xx {
  7674. #ifdef __BIG_ENDIAN_BITFIELD
  7675. uint64_t reserved_16_63:48;
  7676. uint64_t ppdbg:16;
  7677. #else
  7678. uint64_t ppdbg:16;
  7679. uint64_t reserved_16_63:48;
  7680. #endif
  7681. } cn38xx;
  7682. struct cvmx_ciu_pp_dbg_cn38xx cn38xxp2;
  7683. struct cvmx_ciu_pp_dbg_cn31xx cn50xx;
  7684. struct cvmx_ciu_pp_dbg_cn52xx {
  7685. #ifdef __BIG_ENDIAN_BITFIELD
  7686. uint64_t reserved_4_63:60;
  7687. uint64_t ppdbg:4;
  7688. #else
  7689. uint64_t ppdbg:4;
  7690. uint64_t reserved_4_63:60;
  7691. #endif
  7692. } cn52xx;
  7693. struct cvmx_ciu_pp_dbg_cn52xx cn52xxp1;
  7694. struct cvmx_ciu_pp_dbg_cn56xx {
  7695. #ifdef __BIG_ENDIAN_BITFIELD
  7696. uint64_t reserved_12_63:52;
  7697. uint64_t ppdbg:12;
  7698. #else
  7699. uint64_t ppdbg:12;
  7700. uint64_t reserved_12_63:52;
  7701. #endif
  7702. } cn56xx;
  7703. struct cvmx_ciu_pp_dbg_cn56xx cn56xxp1;
  7704. struct cvmx_ciu_pp_dbg_cn38xx cn58xx;
  7705. struct cvmx_ciu_pp_dbg_cn38xx cn58xxp1;
  7706. struct cvmx_ciu_pp_dbg_cn52xx cn61xx;
  7707. struct cvmx_ciu_pp_dbg_cn63xx {
  7708. #ifdef __BIG_ENDIAN_BITFIELD
  7709. uint64_t reserved_6_63:58;
  7710. uint64_t ppdbg:6;
  7711. #else
  7712. uint64_t ppdbg:6;
  7713. uint64_t reserved_6_63:58;
  7714. #endif
  7715. } cn63xx;
  7716. struct cvmx_ciu_pp_dbg_cn63xx cn63xxp1;
  7717. struct cvmx_ciu_pp_dbg_cn66xx {
  7718. #ifdef __BIG_ENDIAN_BITFIELD
  7719. uint64_t reserved_10_63:54;
  7720. uint64_t ppdbg:10;
  7721. #else
  7722. uint64_t ppdbg:10;
  7723. uint64_t reserved_10_63:54;
  7724. #endif
  7725. } cn66xx;
  7726. struct cvmx_ciu_pp_dbg_s cn68xx;
  7727. struct cvmx_ciu_pp_dbg_s cn68xxp1;
  7728. struct cvmx_ciu_pp_dbg_cn52xx cnf71xx;
  7729. };
  7730. union cvmx_ciu_pp_pokex {
  7731. uint64_t u64;
  7732. struct cvmx_ciu_pp_pokex_s {
  7733. #ifdef __BIG_ENDIAN_BITFIELD
  7734. uint64_t poke:64;
  7735. #else
  7736. uint64_t poke:64;
  7737. #endif
  7738. } s;
  7739. struct cvmx_ciu_pp_pokex_s cn30xx;
  7740. struct cvmx_ciu_pp_pokex_s cn31xx;
  7741. struct cvmx_ciu_pp_pokex_s cn38xx;
  7742. struct cvmx_ciu_pp_pokex_s cn38xxp2;
  7743. struct cvmx_ciu_pp_pokex_s cn50xx;
  7744. struct cvmx_ciu_pp_pokex_s cn52xx;
  7745. struct cvmx_ciu_pp_pokex_s cn52xxp1;
  7746. struct cvmx_ciu_pp_pokex_s cn56xx;
  7747. struct cvmx_ciu_pp_pokex_s cn56xxp1;
  7748. struct cvmx_ciu_pp_pokex_s cn58xx;
  7749. struct cvmx_ciu_pp_pokex_s cn58xxp1;
  7750. struct cvmx_ciu_pp_pokex_s cn61xx;
  7751. struct cvmx_ciu_pp_pokex_s cn63xx;
  7752. struct cvmx_ciu_pp_pokex_s cn63xxp1;
  7753. struct cvmx_ciu_pp_pokex_s cn66xx;
  7754. struct cvmx_ciu_pp_pokex_s cn68xx;
  7755. struct cvmx_ciu_pp_pokex_s cn68xxp1;
  7756. struct cvmx_ciu_pp_pokex_s cnf71xx;
  7757. };
  7758. union cvmx_ciu_pp_rst {
  7759. uint64_t u64;
  7760. struct cvmx_ciu_pp_rst_s {
  7761. #ifdef __BIG_ENDIAN_BITFIELD
  7762. uint64_t reserved_32_63:32;
  7763. uint64_t rst:31;
  7764. uint64_t rst0:1;
  7765. #else
  7766. uint64_t rst0:1;
  7767. uint64_t rst:31;
  7768. uint64_t reserved_32_63:32;
  7769. #endif
  7770. } s;
  7771. struct cvmx_ciu_pp_rst_cn30xx {
  7772. #ifdef __BIG_ENDIAN_BITFIELD
  7773. uint64_t reserved_1_63:63;
  7774. uint64_t rst0:1;
  7775. #else
  7776. uint64_t rst0:1;
  7777. uint64_t reserved_1_63:63;
  7778. #endif
  7779. } cn30xx;
  7780. struct cvmx_ciu_pp_rst_cn31xx {
  7781. #ifdef __BIG_ENDIAN_BITFIELD
  7782. uint64_t reserved_2_63:62;
  7783. uint64_t rst:1;
  7784. uint64_t rst0:1;
  7785. #else
  7786. uint64_t rst0:1;
  7787. uint64_t rst:1;
  7788. uint64_t reserved_2_63:62;
  7789. #endif
  7790. } cn31xx;
  7791. struct cvmx_ciu_pp_rst_cn38xx {
  7792. #ifdef __BIG_ENDIAN_BITFIELD
  7793. uint64_t reserved_16_63:48;
  7794. uint64_t rst:15;
  7795. uint64_t rst0:1;
  7796. #else
  7797. uint64_t rst0:1;
  7798. uint64_t rst:15;
  7799. uint64_t reserved_16_63:48;
  7800. #endif
  7801. } cn38xx;
  7802. struct cvmx_ciu_pp_rst_cn38xx cn38xxp2;
  7803. struct cvmx_ciu_pp_rst_cn31xx cn50xx;
  7804. struct cvmx_ciu_pp_rst_cn52xx {
  7805. #ifdef __BIG_ENDIAN_BITFIELD
  7806. uint64_t reserved_4_63:60;
  7807. uint64_t rst:3;
  7808. uint64_t rst0:1;
  7809. #else
  7810. uint64_t rst0:1;
  7811. uint64_t rst:3;
  7812. uint64_t reserved_4_63:60;
  7813. #endif
  7814. } cn52xx;
  7815. struct cvmx_ciu_pp_rst_cn52xx cn52xxp1;
  7816. struct cvmx_ciu_pp_rst_cn56xx {
  7817. #ifdef __BIG_ENDIAN_BITFIELD
  7818. uint64_t reserved_12_63:52;
  7819. uint64_t rst:11;
  7820. uint64_t rst0:1;
  7821. #else
  7822. uint64_t rst0:1;
  7823. uint64_t rst:11;
  7824. uint64_t reserved_12_63:52;
  7825. #endif
  7826. } cn56xx;
  7827. struct cvmx_ciu_pp_rst_cn56xx cn56xxp1;
  7828. struct cvmx_ciu_pp_rst_cn38xx cn58xx;
  7829. struct cvmx_ciu_pp_rst_cn38xx cn58xxp1;
  7830. struct cvmx_ciu_pp_rst_cn52xx cn61xx;
  7831. struct cvmx_ciu_pp_rst_cn63xx {
  7832. #ifdef __BIG_ENDIAN_BITFIELD
  7833. uint64_t reserved_6_63:58;
  7834. uint64_t rst:5;
  7835. uint64_t rst0:1;
  7836. #else
  7837. uint64_t rst0:1;
  7838. uint64_t rst:5;
  7839. uint64_t reserved_6_63:58;
  7840. #endif
  7841. } cn63xx;
  7842. struct cvmx_ciu_pp_rst_cn63xx cn63xxp1;
  7843. struct cvmx_ciu_pp_rst_cn66xx {
  7844. #ifdef __BIG_ENDIAN_BITFIELD
  7845. uint64_t reserved_10_63:54;
  7846. uint64_t rst:9;
  7847. uint64_t rst0:1;
  7848. #else
  7849. uint64_t rst0:1;
  7850. uint64_t rst:9;
  7851. uint64_t reserved_10_63:54;
  7852. #endif
  7853. } cn66xx;
  7854. struct cvmx_ciu_pp_rst_s cn68xx;
  7855. struct cvmx_ciu_pp_rst_s cn68xxp1;
  7856. struct cvmx_ciu_pp_rst_cn52xx cnf71xx;
  7857. };
  7858. union cvmx_ciu_qlm0 {
  7859. uint64_t u64;
  7860. struct cvmx_ciu_qlm0_s {
  7861. #ifdef __BIG_ENDIAN_BITFIELD
  7862. uint64_t g2bypass:1;
  7863. uint64_t reserved_53_62:10;
  7864. uint64_t g2deemph:5;
  7865. uint64_t reserved_45_47:3;
  7866. uint64_t g2margin:5;
  7867. uint64_t reserved_32_39:8;
  7868. uint64_t txbypass:1;
  7869. uint64_t reserved_21_30:10;
  7870. uint64_t txdeemph:5;
  7871. uint64_t reserved_13_15:3;
  7872. uint64_t txmargin:5;
  7873. uint64_t reserved_4_7:4;
  7874. uint64_t lane_en:4;
  7875. #else
  7876. uint64_t lane_en:4;
  7877. uint64_t reserved_4_7:4;
  7878. uint64_t txmargin:5;
  7879. uint64_t reserved_13_15:3;
  7880. uint64_t txdeemph:5;
  7881. uint64_t reserved_21_30:10;
  7882. uint64_t txbypass:1;
  7883. uint64_t reserved_32_39:8;
  7884. uint64_t g2margin:5;
  7885. uint64_t reserved_45_47:3;
  7886. uint64_t g2deemph:5;
  7887. uint64_t reserved_53_62:10;
  7888. uint64_t g2bypass:1;
  7889. #endif
  7890. } s;
  7891. struct cvmx_ciu_qlm0_s cn61xx;
  7892. struct cvmx_ciu_qlm0_s cn63xx;
  7893. struct cvmx_ciu_qlm0_cn63xxp1 {
  7894. #ifdef __BIG_ENDIAN_BITFIELD
  7895. uint64_t reserved_32_63:32;
  7896. uint64_t txbypass:1;
  7897. uint64_t reserved_20_30:11;
  7898. uint64_t txdeemph:4;
  7899. uint64_t reserved_13_15:3;
  7900. uint64_t txmargin:5;
  7901. uint64_t reserved_4_7:4;
  7902. uint64_t lane_en:4;
  7903. #else
  7904. uint64_t lane_en:4;
  7905. uint64_t reserved_4_7:4;
  7906. uint64_t txmargin:5;
  7907. uint64_t reserved_13_15:3;
  7908. uint64_t txdeemph:4;
  7909. uint64_t reserved_20_30:11;
  7910. uint64_t txbypass:1;
  7911. uint64_t reserved_32_63:32;
  7912. #endif
  7913. } cn63xxp1;
  7914. struct cvmx_ciu_qlm0_s cn66xx;
  7915. struct cvmx_ciu_qlm0_cn68xx {
  7916. #ifdef __BIG_ENDIAN_BITFIELD
  7917. uint64_t reserved_32_63:32;
  7918. uint64_t txbypass:1;
  7919. uint64_t reserved_21_30:10;
  7920. uint64_t txdeemph:5;
  7921. uint64_t reserved_13_15:3;
  7922. uint64_t txmargin:5;
  7923. uint64_t reserved_4_7:4;
  7924. uint64_t lane_en:4;
  7925. #else
  7926. uint64_t lane_en:4;
  7927. uint64_t reserved_4_7:4;
  7928. uint64_t txmargin:5;
  7929. uint64_t reserved_13_15:3;
  7930. uint64_t txdeemph:5;
  7931. uint64_t reserved_21_30:10;
  7932. uint64_t txbypass:1;
  7933. uint64_t reserved_32_63:32;
  7934. #endif
  7935. } cn68xx;
  7936. struct cvmx_ciu_qlm0_cn68xx cn68xxp1;
  7937. struct cvmx_ciu_qlm0_s cnf71xx;
  7938. };
  7939. union cvmx_ciu_qlm1 {
  7940. uint64_t u64;
  7941. struct cvmx_ciu_qlm1_s {
  7942. #ifdef __BIG_ENDIAN_BITFIELD
  7943. uint64_t g2bypass:1;
  7944. uint64_t reserved_53_62:10;
  7945. uint64_t g2deemph:5;
  7946. uint64_t reserved_45_47:3;
  7947. uint64_t g2margin:5;
  7948. uint64_t reserved_32_39:8;
  7949. uint64_t txbypass:1;
  7950. uint64_t reserved_21_30:10;
  7951. uint64_t txdeemph:5;
  7952. uint64_t reserved_13_15:3;
  7953. uint64_t txmargin:5;
  7954. uint64_t reserved_4_7:4;
  7955. uint64_t lane_en:4;
  7956. #else
  7957. uint64_t lane_en:4;
  7958. uint64_t reserved_4_7:4;
  7959. uint64_t txmargin:5;
  7960. uint64_t reserved_13_15:3;
  7961. uint64_t txdeemph:5;
  7962. uint64_t reserved_21_30:10;
  7963. uint64_t txbypass:1;
  7964. uint64_t reserved_32_39:8;
  7965. uint64_t g2margin:5;
  7966. uint64_t reserved_45_47:3;
  7967. uint64_t g2deemph:5;
  7968. uint64_t reserved_53_62:10;
  7969. uint64_t g2bypass:1;
  7970. #endif
  7971. } s;
  7972. struct cvmx_ciu_qlm1_s cn61xx;
  7973. struct cvmx_ciu_qlm1_s cn63xx;
  7974. struct cvmx_ciu_qlm1_cn63xxp1 {
  7975. #ifdef __BIG_ENDIAN_BITFIELD
  7976. uint64_t reserved_32_63:32;
  7977. uint64_t txbypass:1;
  7978. uint64_t reserved_20_30:11;
  7979. uint64_t txdeemph:4;
  7980. uint64_t reserved_13_15:3;
  7981. uint64_t txmargin:5;
  7982. uint64_t reserved_4_7:4;
  7983. uint64_t lane_en:4;
  7984. #else
  7985. uint64_t lane_en:4;
  7986. uint64_t reserved_4_7:4;
  7987. uint64_t txmargin:5;
  7988. uint64_t reserved_13_15:3;
  7989. uint64_t txdeemph:4;
  7990. uint64_t reserved_20_30:11;
  7991. uint64_t txbypass:1;
  7992. uint64_t reserved_32_63:32;
  7993. #endif
  7994. } cn63xxp1;
  7995. struct cvmx_ciu_qlm1_s cn66xx;
  7996. struct cvmx_ciu_qlm1_s cn68xx;
  7997. struct cvmx_ciu_qlm1_s cn68xxp1;
  7998. struct cvmx_ciu_qlm1_s cnf71xx;
  7999. };
  8000. union cvmx_ciu_qlm2 {
  8001. uint64_t u64;
  8002. struct cvmx_ciu_qlm2_s {
  8003. #ifdef __BIG_ENDIAN_BITFIELD
  8004. uint64_t g2bypass:1;
  8005. uint64_t reserved_53_62:10;
  8006. uint64_t g2deemph:5;
  8007. uint64_t reserved_45_47:3;
  8008. uint64_t g2margin:5;
  8009. uint64_t reserved_32_39:8;
  8010. uint64_t txbypass:1;
  8011. uint64_t reserved_21_30:10;
  8012. uint64_t txdeemph:5;
  8013. uint64_t reserved_13_15:3;
  8014. uint64_t txmargin:5;
  8015. uint64_t reserved_4_7:4;
  8016. uint64_t lane_en:4;
  8017. #else
  8018. uint64_t lane_en:4;
  8019. uint64_t reserved_4_7:4;
  8020. uint64_t txmargin:5;
  8021. uint64_t reserved_13_15:3;
  8022. uint64_t txdeemph:5;
  8023. uint64_t reserved_21_30:10;
  8024. uint64_t txbypass:1;
  8025. uint64_t reserved_32_39:8;
  8026. uint64_t g2margin:5;
  8027. uint64_t reserved_45_47:3;
  8028. uint64_t g2deemph:5;
  8029. uint64_t reserved_53_62:10;
  8030. uint64_t g2bypass:1;
  8031. #endif
  8032. } s;
  8033. struct cvmx_ciu_qlm2_cn61xx {
  8034. #ifdef __BIG_ENDIAN_BITFIELD
  8035. uint64_t reserved_32_63:32;
  8036. uint64_t txbypass:1;
  8037. uint64_t reserved_21_30:10;
  8038. uint64_t txdeemph:5;
  8039. uint64_t reserved_13_15:3;
  8040. uint64_t txmargin:5;
  8041. uint64_t reserved_4_7:4;
  8042. uint64_t lane_en:4;
  8043. #else
  8044. uint64_t lane_en:4;
  8045. uint64_t reserved_4_7:4;
  8046. uint64_t txmargin:5;
  8047. uint64_t reserved_13_15:3;
  8048. uint64_t txdeemph:5;
  8049. uint64_t reserved_21_30:10;
  8050. uint64_t txbypass:1;
  8051. uint64_t reserved_32_63:32;
  8052. #endif
  8053. } cn61xx;
  8054. struct cvmx_ciu_qlm2_cn61xx cn63xx;
  8055. struct cvmx_ciu_qlm2_cn63xxp1 {
  8056. #ifdef __BIG_ENDIAN_BITFIELD
  8057. uint64_t reserved_32_63:32;
  8058. uint64_t txbypass:1;
  8059. uint64_t reserved_20_30:11;
  8060. uint64_t txdeemph:4;
  8061. uint64_t reserved_13_15:3;
  8062. uint64_t txmargin:5;
  8063. uint64_t reserved_4_7:4;
  8064. uint64_t lane_en:4;
  8065. #else
  8066. uint64_t lane_en:4;
  8067. uint64_t reserved_4_7:4;
  8068. uint64_t txmargin:5;
  8069. uint64_t reserved_13_15:3;
  8070. uint64_t txdeemph:4;
  8071. uint64_t reserved_20_30:11;
  8072. uint64_t txbypass:1;
  8073. uint64_t reserved_32_63:32;
  8074. #endif
  8075. } cn63xxp1;
  8076. struct cvmx_ciu_qlm2_cn61xx cn66xx;
  8077. struct cvmx_ciu_qlm2_s cn68xx;
  8078. struct cvmx_ciu_qlm2_s cn68xxp1;
  8079. struct cvmx_ciu_qlm2_cn61xx cnf71xx;
  8080. };
  8081. union cvmx_ciu_qlm3 {
  8082. uint64_t u64;
  8083. struct cvmx_ciu_qlm3_s {
  8084. #ifdef __BIG_ENDIAN_BITFIELD
  8085. uint64_t g2bypass:1;
  8086. uint64_t reserved_53_62:10;
  8087. uint64_t g2deemph:5;
  8088. uint64_t reserved_45_47:3;
  8089. uint64_t g2margin:5;
  8090. uint64_t reserved_32_39:8;
  8091. uint64_t txbypass:1;
  8092. uint64_t reserved_21_30:10;
  8093. uint64_t txdeemph:5;
  8094. uint64_t reserved_13_15:3;
  8095. uint64_t txmargin:5;
  8096. uint64_t reserved_4_7:4;
  8097. uint64_t lane_en:4;
  8098. #else
  8099. uint64_t lane_en:4;
  8100. uint64_t reserved_4_7:4;
  8101. uint64_t txmargin:5;
  8102. uint64_t reserved_13_15:3;
  8103. uint64_t txdeemph:5;
  8104. uint64_t reserved_21_30:10;
  8105. uint64_t txbypass:1;
  8106. uint64_t reserved_32_39:8;
  8107. uint64_t g2margin:5;
  8108. uint64_t reserved_45_47:3;
  8109. uint64_t g2deemph:5;
  8110. uint64_t reserved_53_62:10;
  8111. uint64_t g2bypass:1;
  8112. #endif
  8113. } s;
  8114. struct cvmx_ciu_qlm3_s cn68xx;
  8115. struct cvmx_ciu_qlm3_s cn68xxp1;
  8116. };
  8117. union cvmx_ciu_qlm4 {
  8118. uint64_t u64;
  8119. struct cvmx_ciu_qlm4_s {
  8120. #ifdef __BIG_ENDIAN_BITFIELD
  8121. uint64_t g2bypass:1;
  8122. uint64_t reserved_53_62:10;
  8123. uint64_t g2deemph:5;
  8124. uint64_t reserved_45_47:3;
  8125. uint64_t g2margin:5;
  8126. uint64_t reserved_32_39:8;
  8127. uint64_t txbypass:1;
  8128. uint64_t reserved_21_30:10;
  8129. uint64_t txdeemph:5;
  8130. uint64_t reserved_13_15:3;
  8131. uint64_t txmargin:5;
  8132. uint64_t reserved_4_7:4;
  8133. uint64_t lane_en:4;
  8134. #else
  8135. uint64_t lane_en:4;
  8136. uint64_t reserved_4_7:4;
  8137. uint64_t txmargin:5;
  8138. uint64_t reserved_13_15:3;
  8139. uint64_t txdeemph:5;
  8140. uint64_t reserved_21_30:10;
  8141. uint64_t txbypass:1;
  8142. uint64_t reserved_32_39:8;
  8143. uint64_t g2margin:5;
  8144. uint64_t reserved_45_47:3;
  8145. uint64_t g2deemph:5;
  8146. uint64_t reserved_53_62:10;
  8147. uint64_t g2bypass:1;
  8148. #endif
  8149. } s;
  8150. struct cvmx_ciu_qlm4_s cn68xx;
  8151. struct cvmx_ciu_qlm4_s cn68xxp1;
  8152. };
  8153. union cvmx_ciu_qlm_dcok {
  8154. uint64_t u64;
  8155. struct cvmx_ciu_qlm_dcok_s {
  8156. #ifdef __BIG_ENDIAN_BITFIELD
  8157. uint64_t reserved_4_63:60;
  8158. uint64_t qlm_dcok:4;
  8159. #else
  8160. uint64_t qlm_dcok:4;
  8161. uint64_t reserved_4_63:60;
  8162. #endif
  8163. } s;
  8164. struct cvmx_ciu_qlm_dcok_cn52xx {
  8165. #ifdef __BIG_ENDIAN_BITFIELD
  8166. uint64_t reserved_2_63:62;
  8167. uint64_t qlm_dcok:2;
  8168. #else
  8169. uint64_t qlm_dcok:2;
  8170. uint64_t reserved_2_63:62;
  8171. #endif
  8172. } cn52xx;
  8173. struct cvmx_ciu_qlm_dcok_cn52xx cn52xxp1;
  8174. struct cvmx_ciu_qlm_dcok_s cn56xx;
  8175. struct cvmx_ciu_qlm_dcok_s cn56xxp1;
  8176. };
  8177. union cvmx_ciu_qlm_jtgc {
  8178. uint64_t u64;
  8179. struct cvmx_ciu_qlm_jtgc_s {
  8180. #ifdef __BIG_ENDIAN_BITFIELD
  8181. uint64_t reserved_17_63:47;
  8182. uint64_t bypass_ext:1;
  8183. uint64_t reserved_11_15:5;
  8184. uint64_t clk_div:3;
  8185. uint64_t reserved_7_7:1;
  8186. uint64_t mux_sel:3;
  8187. uint64_t bypass:4;
  8188. #else
  8189. uint64_t bypass:4;
  8190. uint64_t mux_sel:3;
  8191. uint64_t reserved_7_7:1;
  8192. uint64_t clk_div:3;
  8193. uint64_t reserved_11_15:5;
  8194. uint64_t bypass_ext:1;
  8195. uint64_t reserved_17_63:47;
  8196. #endif
  8197. } s;
  8198. struct cvmx_ciu_qlm_jtgc_cn52xx {
  8199. #ifdef __BIG_ENDIAN_BITFIELD
  8200. uint64_t reserved_11_63:53;
  8201. uint64_t clk_div:3;
  8202. uint64_t reserved_5_7:3;
  8203. uint64_t mux_sel:1;
  8204. uint64_t reserved_2_3:2;
  8205. uint64_t bypass:2;
  8206. #else
  8207. uint64_t bypass:2;
  8208. uint64_t reserved_2_3:2;
  8209. uint64_t mux_sel:1;
  8210. uint64_t reserved_5_7:3;
  8211. uint64_t clk_div:3;
  8212. uint64_t reserved_11_63:53;
  8213. #endif
  8214. } cn52xx;
  8215. struct cvmx_ciu_qlm_jtgc_cn52xx cn52xxp1;
  8216. struct cvmx_ciu_qlm_jtgc_cn56xx {
  8217. #ifdef __BIG_ENDIAN_BITFIELD
  8218. uint64_t reserved_11_63:53;
  8219. uint64_t clk_div:3;
  8220. uint64_t reserved_6_7:2;
  8221. uint64_t mux_sel:2;
  8222. uint64_t bypass:4;
  8223. #else
  8224. uint64_t bypass:4;
  8225. uint64_t mux_sel:2;
  8226. uint64_t reserved_6_7:2;
  8227. uint64_t clk_div:3;
  8228. uint64_t reserved_11_63:53;
  8229. #endif
  8230. } cn56xx;
  8231. struct cvmx_ciu_qlm_jtgc_cn56xx cn56xxp1;
  8232. struct cvmx_ciu_qlm_jtgc_cn61xx {
  8233. #ifdef __BIG_ENDIAN_BITFIELD
  8234. uint64_t reserved_11_63:53;
  8235. uint64_t clk_div:3;
  8236. uint64_t reserved_6_7:2;
  8237. uint64_t mux_sel:2;
  8238. uint64_t reserved_3_3:1;
  8239. uint64_t bypass:3;
  8240. #else
  8241. uint64_t bypass:3;
  8242. uint64_t reserved_3_3:1;
  8243. uint64_t mux_sel:2;
  8244. uint64_t reserved_6_7:2;
  8245. uint64_t clk_div:3;
  8246. uint64_t reserved_11_63:53;
  8247. #endif
  8248. } cn61xx;
  8249. struct cvmx_ciu_qlm_jtgc_cn61xx cn63xx;
  8250. struct cvmx_ciu_qlm_jtgc_cn61xx cn63xxp1;
  8251. struct cvmx_ciu_qlm_jtgc_cn61xx cn66xx;
  8252. struct cvmx_ciu_qlm_jtgc_s cn68xx;
  8253. struct cvmx_ciu_qlm_jtgc_s cn68xxp1;
  8254. struct cvmx_ciu_qlm_jtgc_cn61xx cnf71xx;
  8255. };
  8256. union cvmx_ciu_qlm_jtgd {
  8257. uint64_t u64;
  8258. struct cvmx_ciu_qlm_jtgd_s {
  8259. #ifdef __BIG_ENDIAN_BITFIELD
  8260. uint64_t capture:1;
  8261. uint64_t shift:1;
  8262. uint64_t update:1;
  8263. uint64_t reserved_45_60:16;
  8264. uint64_t select:5;
  8265. uint64_t reserved_37_39:3;
  8266. uint64_t shft_cnt:5;
  8267. uint64_t shft_reg:32;
  8268. #else
  8269. uint64_t shft_reg:32;
  8270. uint64_t shft_cnt:5;
  8271. uint64_t reserved_37_39:3;
  8272. uint64_t select:5;
  8273. uint64_t reserved_45_60:16;
  8274. uint64_t update:1;
  8275. uint64_t shift:1;
  8276. uint64_t capture:1;
  8277. #endif
  8278. } s;
  8279. struct cvmx_ciu_qlm_jtgd_cn52xx {
  8280. #ifdef __BIG_ENDIAN_BITFIELD
  8281. uint64_t capture:1;
  8282. uint64_t shift:1;
  8283. uint64_t update:1;
  8284. uint64_t reserved_42_60:19;
  8285. uint64_t select:2;
  8286. uint64_t reserved_37_39:3;
  8287. uint64_t shft_cnt:5;
  8288. uint64_t shft_reg:32;
  8289. #else
  8290. uint64_t shft_reg:32;
  8291. uint64_t shft_cnt:5;
  8292. uint64_t reserved_37_39:3;
  8293. uint64_t select:2;
  8294. uint64_t reserved_42_60:19;
  8295. uint64_t update:1;
  8296. uint64_t shift:1;
  8297. uint64_t capture:1;
  8298. #endif
  8299. } cn52xx;
  8300. struct cvmx_ciu_qlm_jtgd_cn52xx cn52xxp1;
  8301. struct cvmx_ciu_qlm_jtgd_cn56xx {
  8302. #ifdef __BIG_ENDIAN_BITFIELD
  8303. uint64_t capture:1;
  8304. uint64_t shift:1;
  8305. uint64_t update:1;
  8306. uint64_t reserved_44_60:17;
  8307. uint64_t select:4;
  8308. uint64_t reserved_37_39:3;
  8309. uint64_t shft_cnt:5;
  8310. uint64_t shft_reg:32;
  8311. #else
  8312. uint64_t shft_reg:32;
  8313. uint64_t shft_cnt:5;
  8314. uint64_t reserved_37_39:3;
  8315. uint64_t select:4;
  8316. uint64_t reserved_44_60:17;
  8317. uint64_t update:1;
  8318. uint64_t shift:1;
  8319. uint64_t capture:1;
  8320. #endif
  8321. } cn56xx;
  8322. struct cvmx_ciu_qlm_jtgd_cn56xxp1 {
  8323. #ifdef __BIG_ENDIAN_BITFIELD
  8324. uint64_t capture:1;
  8325. uint64_t shift:1;
  8326. uint64_t update:1;
  8327. uint64_t reserved_37_60:24;
  8328. uint64_t shft_cnt:5;
  8329. uint64_t shft_reg:32;
  8330. #else
  8331. uint64_t shft_reg:32;
  8332. uint64_t shft_cnt:5;
  8333. uint64_t reserved_37_60:24;
  8334. uint64_t update:1;
  8335. uint64_t shift:1;
  8336. uint64_t capture:1;
  8337. #endif
  8338. } cn56xxp1;
  8339. struct cvmx_ciu_qlm_jtgd_cn61xx {
  8340. #ifdef __BIG_ENDIAN_BITFIELD
  8341. uint64_t capture:1;
  8342. uint64_t shift:1;
  8343. uint64_t update:1;
  8344. uint64_t reserved_43_60:18;
  8345. uint64_t select:3;
  8346. uint64_t reserved_37_39:3;
  8347. uint64_t shft_cnt:5;
  8348. uint64_t shft_reg:32;
  8349. #else
  8350. uint64_t shft_reg:32;
  8351. uint64_t shft_cnt:5;
  8352. uint64_t reserved_37_39:3;
  8353. uint64_t select:3;
  8354. uint64_t reserved_43_60:18;
  8355. uint64_t update:1;
  8356. uint64_t shift:1;
  8357. uint64_t capture:1;
  8358. #endif
  8359. } cn61xx;
  8360. struct cvmx_ciu_qlm_jtgd_cn61xx cn63xx;
  8361. struct cvmx_ciu_qlm_jtgd_cn61xx cn63xxp1;
  8362. struct cvmx_ciu_qlm_jtgd_cn61xx cn66xx;
  8363. struct cvmx_ciu_qlm_jtgd_s cn68xx;
  8364. struct cvmx_ciu_qlm_jtgd_s cn68xxp1;
  8365. struct cvmx_ciu_qlm_jtgd_cn61xx cnf71xx;
  8366. };
  8367. union cvmx_ciu_soft_bist {
  8368. uint64_t u64;
  8369. struct cvmx_ciu_soft_bist_s {
  8370. #ifdef __BIG_ENDIAN_BITFIELD
  8371. uint64_t reserved_1_63:63;
  8372. uint64_t soft_bist:1;
  8373. #else
  8374. uint64_t soft_bist:1;
  8375. uint64_t reserved_1_63:63;
  8376. #endif
  8377. } s;
  8378. struct cvmx_ciu_soft_bist_s cn30xx;
  8379. struct cvmx_ciu_soft_bist_s cn31xx;
  8380. struct cvmx_ciu_soft_bist_s cn38xx;
  8381. struct cvmx_ciu_soft_bist_s cn38xxp2;
  8382. struct cvmx_ciu_soft_bist_s cn50xx;
  8383. struct cvmx_ciu_soft_bist_s cn52xx;
  8384. struct cvmx_ciu_soft_bist_s cn52xxp1;
  8385. struct cvmx_ciu_soft_bist_s cn56xx;
  8386. struct cvmx_ciu_soft_bist_s cn56xxp1;
  8387. struct cvmx_ciu_soft_bist_s cn58xx;
  8388. struct cvmx_ciu_soft_bist_s cn58xxp1;
  8389. struct cvmx_ciu_soft_bist_s cn61xx;
  8390. struct cvmx_ciu_soft_bist_s cn63xx;
  8391. struct cvmx_ciu_soft_bist_s cn63xxp1;
  8392. struct cvmx_ciu_soft_bist_s cn66xx;
  8393. struct cvmx_ciu_soft_bist_s cn68xx;
  8394. struct cvmx_ciu_soft_bist_s cn68xxp1;
  8395. struct cvmx_ciu_soft_bist_s cnf71xx;
  8396. };
  8397. union cvmx_ciu_soft_prst {
  8398. uint64_t u64;
  8399. struct cvmx_ciu_soft_prst_s {
  8400. #ifdef __BIG_ENDIAN_BITFIELD
  8401. uint64_t reserved_3_63:61;
  8402. uint64_t host64:1;
  8403. uint64_t npi:1;
  8404. uint64_t soft_prst:1;
  8405. #else
  8406. uint64_t soft_prst:1;
  8407. uint64_t npi:1;
  8408. uint64_t host64:1;
  8409. uint64_t reserved_3_63:61;
  8410. #endif
  8411. } s;
  8412. struct cvmx_ciu_soft_prst_s cn30xx;
  8413. struct cvmx_ciu_soft_prst_s cn31xx;
  8414. struct cvmx_ciu_soft_prst_s cn38xx;
  8415. struct cvmx_ciu_soft_prst_s cn38xxp2;
  8416. struct cvmx_ciu_soft_prst_s cn50xx;
  8417. struct cvmx_ciu_soft_prst_cn52xx {
  8418. #ifdef __BIG_ENDIAN_BITFIELD
  8419. uint64_t reserved_1_63:63;
  8420. uint64_t soft_prst:1;
  8421. #else
  8422. uint64_t soft_prst:1;
  8423. uint64_t reserved_1_63:63;
  8424. #endif
  8425. } cn52xx;
  8426. struct cvmx_ciu_soft_prst_cn52xx cn52xxp1;
  8427. struct cvmx_ciu_soft_prst_cn52xx cn56xx;
  8428. struct cvmx_ciu_soft_prst_cn52xx cn56xxp1;
  8429. struct cvmx_ciu_soft_prst_s cn58xx;
  8430. struct cvmx_ciu_soft_prst_s cn58xxp1;
  8431. struct cvmx_ciu_soft_prst_cn52xx cn61xx;
  8432. struct cvmx_ciu_soft_prst_cn52xx cn63xx;
  8433. struct cvmx_ciu_soft_prst_cn52xx cn63xxp1;
  8434. struct cvmx_ciu_soft_prst_cn52xx cn66xx;
  8435. struct cvmx_ciu_soft_prst_cn52xx cn68xx;
  8436. struct cvmx_ciu_soft_prst_cn52xx cn68xxp1;
  8437. struct cvmx_ciu_soft_prst_cn52xx cnf71xx;
  8438. };
  8439. union cvmx_ciu_soft_prst1 {
  8440. uint64_t u64;
  8441. struct cvmx_ciu_soft_prst1_s {
  8442. #ifdef __BIG_ENDIAN_BITFIELD
  8443. uint64_t reserved_1_63:63;
  8444. uint64_t soft_prst:1;
  8445. #else
  8446. uint64_t soft_prst:1;
  8447. uint64_t reserved_1_63:63;
  8448. #endif
  8449. } s;
  8450. struct cvmx_ciu_soft_prst1_s cn52xx;
  8451. struct cvmx_ciu_soft_prst1_s cn52xxp1;
  8452. struct cvmx_ciu_soft_prst1_s cn56xx;
  8453. struct cvmx_ciu_soft_prst1_s cn56xxp1;
  8454. struct cvmx_ciu_soft_prst1_s cn61xx;
  8455. struct cvmx_ciu_soft_prst1_s cn63xx;
  8456. struct cvmx_ciu_soft_prst1_s cn63xxp1;
  8457. struct cvmx_ciu_soft_prst1_s cn66xx;
  8458. struct cvmx_ciu_soft_prst1_s cn68xx;
  8459. struct cvmx_ciu_soft_prst1_s cn68xxp1;
  8460. struct cvmx_ciu_soft_prst1_s cnf71xx;
  8461. };
  8462. union cvmx_ciu_soft_prst2 {
  8463. uint64_t u64;
  8464. struct cvmx_ciu_soft_prst2_s {
  8465. #ifdef __BIG_ENDIAN_BITFIELD
  8466. uint64_t reserved_1_63:63;
  8467. uint64_t soft_prst:1;
  8468. #else
  8469. uint64_t soft_prst:1;
  8470. uint64_t reserved_1_63:63;
  8471. #endif
  8472. } s;
  8473. struct cvmx_ciu_soft_prst2_s cn66xx;
  8474. };
  8475. union cvmx_ciu_soft_prst3 {
  8476. uint64_t u64;
  8477. struct cvmx_ciu_soft_prst3_s {
  8478. #ifdef __BIG_ENDIAN_BITFIELD
  8479. uint64_t reserved_1_63:63;
  8480. uint64_t soft_prst:1;
  8481. #else
  8482. uint64_t soft_prst:1;
  8483. uint64_t reserved_1_63:63;
  8484. #endif
  8485. } s;
  8486. struct cvmx_ciu_soft_prst3_s cn66xx;
  8487. };
  8488. union cvmx_ciu_soft_rst {
  8489. uint64_t u64;
  8490. struct cvmx_ciu_soft_rst_s {
  8491. #ifdef __BIG_ENDIAN_BITFIELD
  8492. uint64_t reserved_1_63:63;
  8493. uint64_t soft_rst:1;
  8494. #else
  8495. uint64_t soft_rst:1;
  8496. uint64_t reserved_1_63:63;
  8497. #endif
  8498. } s;
  8499. struct cvmx_ciu_soft_rst_s cn30xx;
  8500. struct cvmx_ciu_soft_rst_s cn31xx;
  8501. struct cvmx_ciu_soft_rst_s cn38xx;
  8502. struct cvmx_ciu_soft_rst_s cn38xxp2;
  8503. struct cvmx_ciu_soft_rst_s cn50xx;
  8504. struct cvmx_ciu_soft_rst_s cn52xx;
  8505. struct cvmx_ciu_soft_rst_s cn52xxp1;
  8506. struct cvmx_ciu_soft_rst_s cn56xx;
  8507. struct cvmx_ciu_soft_rst_s cn56xxp1;
  8508. struct cvmx_ciu_soft_rst_s cn58xx;
  8509. struct cvmx_ciu_soft_rst_s cn58xxp1;
  8510. struct cvmx_ciu_soft_rst_s cn61xx;
  8511. struct cvmx_ciu_soft_rst_s cn63xx;
  8512. struct cvmx_ciu_soft_rst_s cn63xxp1;
  8513. struct cvmx_ciu_soft_rst_s cn66xx;
  8514. struct cvmx_ciu_soft_rst_s cn68xx;
  8515. struct cvmx_ciu_soft_rst_s cn68xxp1;
  8516. struct cvmx_ciu_soft_rst_s cnf71xx;
  8517. };
  8518. union cvmx_ciu_sum1_iox_int {
  8519. uint64_t u64;
  8520. struct cvmx_ciu_sum1_iox_int_s {
  8521. #ifdef __BIG_ENDIAN_BITFIELD
  8522. uint64_t rst:1;
  8523. uint64_t reserved_62_62:1;
  8524. uint64_t srio3:1;
  8525. uint64_t srio2:1;
  8526. uint64_t reserved_57_59:3;
  8527. uint64_t dfm:1;
  8528. uint64_t reserved_53_55:3;
  8529. uint64_t lmc0:1;
  8530. uint64_t reserved_51_51:1;
  8531. uint64_t srio0:1;
  8532. uint64_t pem1:1;
  8533. uint64_t pem0:1;
  8534. uint64_t ptp:1;
  8535. uint64_t agl:1;
  8536. uint64_t reserved_41_45:5;
  8537. uint64_t dpi_dma:1;
  8538. uint64_t reserved_38_39:2;
  8539. uint64_t agx1:1;
  8540. uint64_t agx0:1;
  8541. uint64_t dpi:1;
  8542. uint64_t sli:1;
  8543. uint64_t usb:1;
  8544. uint64_t dfa:1;
  8545. uint64_t key:1;
  8546. uint64_t rad:1;
  8547. uint64_t tim:1;
  8548. uint64_t zip:1;
  8549. uint64_t pko:1;
  8550. uint64_t pip:1;
  8551. uint64_t ipd:1;
  8552. uint64_t l2c:1;
  8553. uint64_t pow:1;
  8554. uint64_t fpa:1;
  8555. uint64_t iob:1;
  8556. uint64_t mio:1;
  8557. uint64_t nand:1;
  8558. uint64_t mii1:1;
  8559. uint64_t reserved_10_17:8;
  8560. uint64_t wdog:10;
  8561. #else
  8562. uint64_t wdog:10;
  8563. uint64_t reserved_10_17:8;
  8564. uint64_t mii1:1;
  8565. uint64_t nand:1;
  8566. uint64_t mio:1;
  8567. uint64_t iob:1;
  8568. uint64_t fpa:1;
  8569. uint64_t pow:1;
  8570. uint64_t l2c:1;
  8571. uint64_t ipd:1;
  8572. uint64_t pip:1;
  8573. uint64_t pko:1;
  8574. uint64_t zip:1;
  8575. uint64_t tim:1;
  8576. uint64_t rad:1;
  8577. uint64_t key:1;
  8578. uint64_t dfa:1;
  8579. uint64_t usb:1;
  8580. uint64_t sli:1;
  8581. uint64_t dpi:1;
  8582. uint64_t agx0:1;
  8583. uint64_t agx1:1;
  8584. uint64_t reserved_38_39:2;
  8585. uint64_t dpi_dma:1;
  8586. uint64_t reserved_41_45:5;
  8587. uint64_t agl:1;
  8588. uint64_t ptp:1;
  8589. uint64_t pem0:1;
  8590. uint64_t pem1:1;
  8591. uint64_t srio0:1;
  8592. uint64_t reserved_51_51:1;
  8593. uint64_t lmc0:1;
  8594. uint64_t reserved_53_55:3;
  8595. uint64_t dfm:1;
  8596. uint64_t reserved_57_59:3;
  8597. uint64_t srio2:1;
  8598. uint64_t srio3:1;
  8599. uint64_t reserved_62_62:1;
  8600. uint64_t rst:1;
  8601. #endif
  8602. } s;
  8603. struct cvmx_ciu_sum1_iox_int_cn61xx {
  8604. #ifdef __BIG_ENDIAN_BITFIELD
  8605. uint64_t rst:1;
  8606. uint64_t reserved_53_62:10;
  8607. uint64_t lmc0:1;
  8608. uint64_t reserved_50_51:2;
  8609. uint64_t pem1:1;
  8610. uint64_t pem0:1;
  8611. uint64_t ptp:1;
  8612. uint64_t agl:1;
  8613. uint64_t reserved_41_45:5;
  8614. uint64_t dpi_dma:1;
  8615. uint64_t reserved_38_39:2;
  8616. uint64_t agx1:1;
  8617. uint64_t agx0:1;
  8618. uint64_t dpi:1;
  8619. uint64_t sli:1;
  8620. uint64_t usb:1;
  8621. uint64_t dfa:1;
  8622. uint64_t key:1;
  8623. uint64_t rad:1;
  8624. uint64_t tim:1;
  8625. uint64_t zip:1;
  8626. uint64_t pko:1;
  8627. uint64_t pip:1;
  8628. uint64_t ipd:1;
  8629. uint64_t l2c:1;
  8630. uint64_t pow:1;
  8631. uint64_t fpa:1;
  8632. uint64_t iob:1;
  8633. uint64_t mio:1;
  8634. uint64_t nand:1;
  8635. uint64_t mii1:1;
  8636. uint64_t reserved_4_17:14;
  8637. uint64_t wdog:4;
  8638. #else
  8639. uint64_t wdog:4;
  8640. uint64_t reserved_4_17:14;
  8641. uint64_t mii1:1;
  8642. uint64_t nand:1;
  8643. uint64_t mio:1;
  8644. uint64_t iob:1;
  8645. uint64_t fpa:1;
  8646. uint64_t pow:1;
  8647. uint64_t l2c:1;
  8648. uint64_t ipd:1;
  8649. uint64_t pip:1;
  8650. uint64_t pko:1;
  8651. uint64_t zip:1;
  8652. uint64_t tim:1;
  8653. uint64_t rad:1;
  8654. uint64_t key:1;
  8655. uint64_t dfa:1;
  8656. uint64_t usb:1;
  8657. uint64_t sli:1;
  8658. uint64_t dpi:1;
  8659. uint64_t agx0:1;
  8660. uint64_t agx1:1;
  8661. uint64_t reserved_38_39:2;
  8662. uint64_t dpi_dma:1;
  8663. uint64_t reserved_41_45:5;
  8664. uint64_t agl:1;
  8665. uint64_t ptp:1;
  8666. uint64_t pem0:1;
  8667. uint64_t pem1:1;
  8668. uint64_t reserved_50_51:2;
  8669. uint64_t lmc0:1;
  8670. uint64_t reserved_53_62:10;
  8671. uint64_t rst:1;
  8672. #endif
  8673. } cn61xx;
  8674. struct cvmx_ciu_sum1_iox_int_cn66xx {
  8675. #ifdef __BIG_ENDIAN_BITFIELD
  8676. uint64_t rst:1;
  8677. uint64_t reserved_62_62:1;
  8678. uint64_t srio3:1;
  8679. uint64_t srio2:1;
  8680. uint64_t reserved_57_59:3;
  8681. uint64_t dfm:1;
  8682. uint64_t reserved_53_55:3;
  8683. uint64_t lmc0:1;
  8684. uint64_t reserved_51_51:1;
  8685. uint64_t srio0:1;
  8686. uint64_t pem1:1;
  8687. uint64_t pem0:1;
  8688. uint64_t ptp:1;
  8689. uint64_t agl:1;
  8690. uint64_t reserved_38_45:8;
  8691. uint64_t agx1:1;
  8692. uint64_t agx0:1;
  8693. uint64_t dpi:1;
  8694. uint64_t sli:1;
  8695. uint64_t usb:1;
  8696. uint64_t dfa:1;
  8697. uint64_t key:1;
  8698. uint64_t rad:1;
  8699. uint64_t tim:1;
  8700. uint64_t zip:1;
  8701. uint64_t pko:1;
  8702. uint64_t pip:1;
  8703. uint64_t ipd:1;
  8704. uint64_t l2c:1;
  8705. uint64_t pow:1;
  8706. uint64_t fpa:1;
  8707. uint64_t iob:1;
  8708. uint64_t mio:1;
  8709. uint64_t nand:1;
  8710. uint64_t mii1:1;
  8711. uint64_t reserved_10_17:8;
  8712. uint64_t wdog:10;
  8713. #else
  8714. uint64_t wdog:10;
  8715. uint64_t reserved_10_17:8;
  8716. uint64_t mii1:1;
  8717. uint64_t nand:1;
  8718. uint64_t mio:1;
  8719. uint64_t iob:1;
  8720. uint64_t fpa:1;
  8721. uint64_t pow:1;
  8722. uint64_t l2c:1;
  8723. uint64_t ipd:1;
  8724. uint64_t pip:1;
  8725. uint64_t pko:1;
  8726. uint64_t zip:1;
  8727. uint64_t tim:1;
  8728. uint64_t rad:1;
  8729. uint64_t key:1;
  8730. uint64_t dfa:1;
  8731. uint64_t usb:1;
  8732. uint64_t sli:1;
  8733. uint64_t dpi:1;
  8734. uint64_t agx0:1;
  8735. uint64_t agx1:1;
  8736. uint64_t reserved_38_45:8;
  8737. uint64_t agl:1;
  8738. uint64_t ptp:1;
  8739. uint64_t pem0:1;
  8740. uint64_t pem1:1;
  8741. uint64_t srio0:1;
  8742. uint64_t reserved_51_51:1;
  8743. uint64_t lmc0:1;
  8744. uint64_t reserved_53_55:3;
  8745. uint64_t dfm:1;
  8746. uint64_t reserved_57_59:3;
  8747. uint64_t srio2:1;
  8748. uint64_t srio3:1;
  8749. uint64_t reserved_62_62:1;
  8750. uint64_t rst:1;
  8751. #endif
  8752. } cn66xx;
  8753. struct cvmx_ciu_sum1_iox_int_cnf71xx {
  8754. #ifdef __BIG_ENDIAN_BITFIELD
  8755. uint64_t rst:1;
  8756. uint64_t reserved_53_62:10;
  8757. uint64_t lmc0:1;
  8758. uint64_t reserved_50_51:2;
  8759. uint64_t pem1:1;
  8760. uint64_t pem0:1;
  8761. uint64_t ptp:1;
  8762. uint64_t reserved_41_46:6;
  8763. uint64_t dpi_dma:1;
  8764. uint64_t reserved_37_39:3;
  8765. uint64_t agx0:1;
  8766. uint64_t dpi:1;
  8767. uint64_t sli:1;
  8768. uint64_t usb:1;
  8769. uint64_t reserved_32_32:1;
  8770. uint64_t key:1;
  8771. uint64_t rad:1;
  8772. uint64_t tim:1;
  8773. uint64_t reserved_28_28:1;
  8774. uint64_t pko:1;
  8775. uint64_t pip:1;
  8776. uint64_t ipd:1;
  8777. uint64_t l2c:1;
  8778. uint64_t pow:1;
  8779. uint64_t fpa:1;
  8780. uint64_t iob:1;
  8781. uint64_t mio:1;
  8782. uint64_t nand:1;
  8783. uint64_t reserved_4_18:15;
  8784. uint64_t wdog:4;
  8785. #else
  8786. uint64_t wdog:4;
  8787. uint64_t reserved_4_18:15;
  8788. uint64_t nand:1;
  8789. uint64_t mio:1;
  8790. uint64_t iob:1;
  8791. uint64_t fpa:1;
  8792. uint64_t pow:1;
  8793. uint64_t l2c:1;
  8794. uint64_t ipd:1;
  8795. uint64_t pip:1;
  8796. uint64_t pko:1;
  8797. uint64_t reserved_28_28:1;
  8798. uint64_t tim:1;
  8799. uint64_t rad:1;
  8800. uint64_t key:1;
  8801. uint64_t reserved_32_32:1;
  8802. uint64_t usb:1;
  8803. uint64_t sli:1;
  8804. uint64_t dpi:1;
  8805. uint64_t agx0:1;
  8806. uint64_t reserved_37_39:3;
  8807. uint64_t dpi_dma:1;
  8808. uint64_t reserved_41_46:6;
  8809. uint64_t ptp:1;
  8810. uint64_t pem0:1;
  8811. uint64_t pem1:1;
  8812. uint64_t reserved_50_51:2;
  8813. uint64_t lmc0:1;
  8814. uint64_t reserved_53_62:10;
  8815. uint64_t rst:1;
  8816. #endif
  8817. } cnf71xx;
  8818. };
  8819. union cvmx_ciu_sum1_ppx_ip2 {
  8820. uint64_t u64;
  8821. struct cvmx_ciu_sum1_ppx_ip2_s {
  8822. #ifdef __BIG_ENDIAN_BITFIELD
  8823. uint64_t rst:1;
  8824. uint64_t reserved_62_62:1;
  8825. uint64_t srio3:1;
  8826. uint64_t srio2:1;
  8827. uint64_t reserved_57_59:3;
  8828. uint64_t dfm:1;
  8829. uint64_t reserved_53_55:3;
  8830. uint64_t lmc0:1;
  8831. uint64_t reserved_51_51:1;
  8832. uint64_t srio0:1;
  8833. uint64_t pem1:1;
  8834. uint64_t pem0:1;
  8835. uint64_t ptp:1;
  8836. uint64_t agl:1;
  8837. uint64_t reserved_41_45:5;
  8838. uint64_t dpi_dma:1;
  8839. uint64_t reserved_38_39:2;
  8840. uint64_t agx1:1;
  8841. uint64_t agx0:1;
  8842. uint64_t dpi:1;
  8843. uint64_t sli:1;
  8844. uint64_t usb:1;
  8845. uint64_t dfa:1;
  8846. uint64_t key:1;
  8847. uint64_t rad:1;
  8848. uint64_t tim:1;
  8849. uint64_t zip:1;
  8850. uint64_t pko:1;
  8851. uint64_t pip:1;
  8852. uint64_t ipd:1;
  8853. uint64_t l2c:1;
  8854. uint64_t pow:1;
  8855. uint64_t fpa:1;
  8856. uint64_t iob:1;
  8857. uint64_t mio:1;
  8858. uint64_t nand:1;
  8859. uint64_t mii1:1;
  8860. uint64_t reserved_10_17:8;
  8861. uint64_t wdog:10;
  8862. #else
  8863. uint64_t wdog:10;
  8864. uint64_t reserved_10_17:8;
  8865. uint64_t mii1:1;
  8866. uint64_t nand:1;
  8867. uint64_t mio:1;
  8868. uint64_t iob:1;
  8869. uint64_t fpa:1;
  8870. uint64_t pow:1;
  8871. uint64_t l2c:1;
  8872. uint64_t ipd:1;
  8873. uint64_t pip:1;
  8874. uint64_t pko:1;
  8875. uint64_t zip:1;
  8876. uint64_t tim:1;
  8877. uint64_t rad:1;
  8878. uint64_t key:1;
  8879. uint64_t dfa:1;
  8880. uint64_t usb:1;
  8881. uint64_t sli:1;
  8882. uint64_t dpi:1;
  8883. uint64_t agx0:1;
  8884. uint64_t agx1:1;
  8885. uint64_t reserved_38_39:2;
  8886. uint64_t dpi_dma:1;
  8887. uint64_t reserved_41_45:5;
  8888. uint64_t agl:1;
  8889. uint64_t ptp:1;
  8890. uint64_t pem0:1;
  8891. uint64_t pem1:1;
  8892. uint64_t srio0:1;
  8893. uint64_t reserved_51_51:1;
  8894. uint64_t lmc0:1;
  8895. uint64_t reserved_53_55:3;
  8896. uint64_t dfm:1;
  8897. uint64_t reserved_57_59:3;
  8898. uint64_t srio2:1;
  8899. uint64_t srio3:1;
  8900. uint64_t reserved_62_62:1;
  8901. uint64_t rst:1;
  8902. #endif
  8903. } s;
  8904. struct cvmx_ciu_sum1_ppx_ip2_cn61xx {
  8905. #ifdef __BIG_ENDIAN_BITFIELD
  8906. uint64_t rst:1;
  8907. uint64_t reserved_53_62:10;
  8908. uint64_t lmc0:1;
  8909. uint64_t reserved_50_51:2;
  8910. uint64_t pem1:1;
  8911. uint64_t pem0:1;
  8912. uint64_t ptp:1;
  8913. uint64_t agl:1;
  8914. uint64_t reserved_41_45:5;
  8915. uint64_t dpi_dma:1;
  8916. uint64_t reserved_38_39:2;
  8917. uint64_t agx1:1;
  8918. uint64_t agx0:1;
  8919. uint64_t dpi:1;
  8920. uint64_t sli:1;
  8921. uint64_t usb:1;
  8922. uint64_t dfa:1;
  8923. uint64_t key:1;
  8924. uint64_t rad:1;
  8925. uint64_t tim:1;
  8926. uint64_t zip:1;
  8927. uint64_t pko:1;
  8928. uint64_t pip:1;
  8929. uint64_t ipd:1;
  8930. uint64_t l2c:1;
  8931. uint64_t pow:1;
  8932. uint64_t fpa:1;
  8933. uint64_t iob:1;
  8934. uint64_t mio:1;
  8935. uint64_t nand:1;
  8936. uint64_t mii1:1;
  8937. uint64_t reserved_4_17:14;
  8938. uint64_t wdog:4;
  8939. #else
  8940. uint64_t wdog:4;
  8941. uint64_t reserved_4_17:14;
  8942. uint64_t mii1:1;
  8943. uint64_t nand:1;
  8944. uint64_t mio:1;
  8945. uint64_t iob:1;
  8946. uint64_t fpa:1;
  8947. uint64_t pow:1;
  8948. uint64_t l2c:1;
  8949. uint64_t ipd:1;
  8950. uint64_t pip:1;
  8951. uint64_t pko:1;
  8952. uint64_t zip:1;
  8953. uint64_t tim:1;
  8954. uint64_t rad:1;
  8955. uint64_t key:1;
  8956. uint64_t dfa:1;
  8957. uint64_t usb:1;
  8958. uint64_t sli:1;
  8959. uint64_t dpi:1;
  8960. uint64_t agx0:1;
  8961. uint64_t agx1:1;
  8962. uint64_t reserved_38_39:2;
  8963. uint64_t dpi_dma:1;
  8964. uint64_t reserved_41_45:5;
  8965. uint64_t agl:1;
  8966. uint64_t ptp:1;
  8967. uint64_t pem0:1;
  8968. uint64_t pem1:1;
  8969. uint64_t reserved_50_51:2;
  8970. uint64_t lmc0:1;
  8971. uint64_t reserved_53_62:10;
  8972. uint64_t rst:1;
  8973. #endif
  8974. } cn61xx;
  8975. struct cvmx_ciu_sum1_ppx_ip2_cn66xx {
  8976. #ifdef __BIG_ENDIAN_BITFIELD
  8977. uint64_t rst:1;
  8978. uint64_t reserved_62_62:1;
  8979. uint64_t srio3:1;
  8980. uint64_t srio2:1;
  8981. uint64_t reserved_57_59:3;
  8982. uint64_t dfm:1;
  8983. uint64_t reserved_53_55:3;
  8984. uint64_t lmc0:1;
  8985. uint64_t reserved_51_51:1;
  8986. uint64_t srio0:1;
  8987. uint64_t pem1:1;
  8988. uint64_t pem0:1;
  8989. uint64_t ptp:1;
  8990. uint64_t agl:1;
  8991. uint64_t reserved_38_45:8;
  8992. uint64_t agx1:1;
  8993. uint64_t agx0:1;
  8994. uint64_t dpi:1;
  8995. uint64_t sli:1;
  8996. uint64_t usb:1;
  8997. uint64_t dfa:1;
  8998. uint64_t key:1;
  8999. uint64_t rad:1;
  9000. uint64_t tim:1;
  9001. uint64_t zip:1;
  9002. uint64_t pko:1;
  9003. uint64_t pip:1;
  9004. uint64_t ipd:1;
  9005. uint64_t l2c:1;
  9006. uint64_t pow:1;
  9007. uint64_t fpa:1;
  9008. uint64_t iob:1;
  9009. uint64_t mio:1;
  9010. uint64_t nand:1;
  9011. uint64_t mii1:1;
  9012. uint64_t reserved_10_17:8;
  9013. uint64_t wdog:10;
  9014. #else
  9015. uint64_t wdog:10;
  9016. uint64_t reserved_10_17:8;
  9017. uint64_t mii1:1;
  9018. uint64_t nand:1;
  9019. uint64_t mio:1;
  9020. uint64_t iob:1;
  9021. uint64_t fpa:1;
  9022. uint64_t pow:1;
  9023. uint64_t l2c:1;
  9024. uint64_t ipd:1;
  9025. uint64_t pip:1;
  9026. uint64_t pko:1;
  9027. uint64_t zip:1;
  9028. uint64_t tim:1;
  9029. uint64_t rad:1;
  9030. uint64_t key:1;
  9031. uint64_t dfa:1;
  9032. uint64_t usb:1;
  9033. uint64_t sli:1;
  9034. uint64_t dpi:1;
  9035. uint64_t agx0:1;
  9036. uint64_t agx1:1;
  9037. uint64_t reserved_38_45:8;
  9038. uint64_t agl:1;
  9039. uint64_t ptp:1;
  9040. uint64_t pem0:1;
  9041. uint64_t pem1:1;
  9042. uint64_t srio0:1;
  9043. uint64_t reserved_51_51:1;
  9044. uint64_t lmc0:1;
  9045. uint64_t reserved_53_55:3;
  9046. uint64_t dfm:1;
  9047. uint64_t reserved_57_59:3;
  9048. uint64_t srio2:1;
  9049. uint64_t srio3:1;
  9050. uint64_t reserved_62_62:1;
  9051. uint64_t rst:1;
  9052. #endif
  9053. } cn66xx;
  9054. struct cvmx_ciu_sum1_ppx_ip2_cnf71xx {
  9055. #ifdef __BIG_ENDIAN_BITFIELD
  9056. uint64_t rst:1;
  9057. uint64_t reserved_53_62:10;
  9058. uint64_t lmc0:1;
  9059. uint64_t reserved_50_51:2;
  9060. uint64_t pem1:1;
  9061. uint64_t pem0:1;
  9062. uint64_t ptp:1;
  9063. uint64_t reserved_41_46:6;
  9064. uint64_t dpi_dma:1;
  9065. uint64_t reserved_37_39:3;
  9066. uint64_t agx0:1;
  9067. uint64_t dpi:1;
  9068. uint64_t sli:1;
  9069. uint64_t usb:1;
  9070. uint64_t reserved_32_32:1;
  9071. uint64_t key:1;
  9072. uint64_t rad:1;
  9073. uint64_t tim:1;
  9074. uint64_t reserved_28_28:1;
  9075. uint64_t pko:1;
  9076. uint64_t pip:1;
  9077. uint64_t ipd:1;
  9078. uint64_t l2c:1;
  9079. uint64_t pow:1;
  9080. uint64_t fpa:1;
  9081. uint64_t iob:1;
  9082. uint64_t mio:1;
  9083. uint64_t nand:1;
  9084. uint64_t reserved_4_18:15;
  9085. uint64_t wdog:4;
  9086. #else
  9087. uint64_t wdog:4;
  9088. uint64_t reserved_4_18:15;
  9089. uint64_t nand:1;
  9090. uint64_t mio:1;
  9091. uint64_t iob:1;
  9092. uint64_t fpa:1;
  9093. uint64_t pow:1;
  9094. uint64_t l2c:1;
  9095. uint64_t ipd:1;
  9096. uint64_t pip:1;
  9097. uint64_t pko:1;
  9098. uint64_t reserved_28_28:1;
  9099. uint64_t tim:1;
  9100. uint64_t rad:1;
  9101. uint64_t key:1;
  9102. uint64_t reserved_32_32:1;
  9103. uint64_t usb:1;
  9104. uint64_t sli:1;
  9105. uint64_t dpi:1;
  9106. uint64_t agx0:1;
  9107. uint64_t reserved_37_39:3;
  9108. uint64_t dpi_dma:1;
  9109. uint64_t reserved_41_46:6;
  9110. uint64_t ptp:1;
  9111. uint64_t pem0:1;
  9112. uint64_t pem1:1;
  9113. uint64_t reserved_50_51:2;
  9114. uint64_t lmc0:1;
  9115. uint64_t reserved_53_62:10;
  9116. uint64_t rst:1;
  9117. #endif
  9118. } cnf71xx;
  9119. };
  9120. union cvmx_ciu_sum1_ppx_ip3 {
  9121. uint64_t u64;
  9122. struct cvmx_ciu_sum1_ppx_ip3_s {
  9123. #ifdef __BIG_ENDIAN_BITFIELD
  9124. uint64_t rst:1;
  9125. uint64_t reserved_62_62:1;
  9126. uint64_t srio3:1;
  9127. uint64_t srio2:1;
  9128. uint64_t reserved_57_59:3;
  9129. uint64_t dfm:1;
  9130. uint64_t reserved_53_55:3;
  9131. uint64_t lmc0:1;
  9132. uint64_t reserved_51_51:1;
  9133. uint64_t srio0:1;
  9134. uint64_t pem1:1;
  9135. uint64_t pem0:1;
  9136. uint64_t ptp:1;
  9137. uint64_t agl:1;
  9138. uint64_t reserved_41_45:5;
  9139. uint64_t dpi_dma:1;
  9140. uint64_t reserved_38_39:2;
  9141. uint64_t agx1:1;
  9142. uint64_t agx0:1;
  9143. uint64_t dpi:1;
  9144. uint64_t sli:1;
  9145. uint64_t usb:1;
  9146. uint64_t dfa:1;
  9147. uint64_t key:1;
  9148. uint64_t rad:1;
  9149. uint64_t tim:1;
  9150. uint64_t zip:1;
  9151. uint64_t pko:1;
  9152. uint64_t pip:1;
  9153. uint64_t ipd:1;
  9154. uint64_t l2c:1;
  9155. uint64_t pow:1;
  9156. uint64_t fpa:1;
  9157. uint64_t iob:1;
  9158. uint64_t mio:1;
  9159. uint64_t nand:1;
  9160. uint64_t mii1:1;
  9161. uint64_t reserved_10_17:8;
  9162. uint64_t wdog:10;
  9163. #else
  9164. uint64_t wdog:10;
  9165. uint64_t reserved_10_17:8;
  9166. uint64_t mii1:1;
  9167. uint64_t nand:1;
  9168. uint64_t mio:1;
  9169. uint64_t iob:1;
  9170. uint64_t fpa:1;
  9171. uint64_t pow:1;
  9172. uint64_t l2c:1;
  9173. uint64_t ipd:1;
  9174. uint64_t pip:1;
  9175. uint64_t pko:1;
  9176. uint64_t zip:1;
  9177. uint64_t tim:1;
  9178. uint64_t rad:1;
  9179. uint64_t key:1;
  9180. uint64_t dfa:1;
  9181. uint64_t usb:1;
  9182. uint64_t sli:1;
  9183. uint64_t dpi:1;
  9184. uint64_t agx0:1;
  9185. uint64_t agx1:1;
  9186. uint64_t reserved_38_39:2;
  9187. uint64_t dpi_dma:1;
  9188. uint64_t reserved_41_45:5;
  9189. uint64_t agl:1;
  9190. uint64_t ptp:1;
  9191. uint64_t pem0:1;
  9192. uint64_t pem1:1;
  9193. uint64_t srio0:1;
  9194. uint64_t reserved_51_51:1;
  9195. uint64_t lmc0:1;
  9196. uint64_t reserved_53_55:3;
  9197. uint64_t dfm:1;
  9198. uint64_t reserved_57_59:3;
  9199. uint64_t srio2:1;
  9200. uint64_t srio3:1;
  9201. uint64_t reserved_62_62:1;
  9202. uint64_t rst:1;
  9203. #endif
  9204. } s;
  9205. struct cvmx_ciu_sum1_ppx_ip3_cn61xx {
  9206. #ifdef __BIG_ENDIAN_BITFIELD
  9207. uint64_t rst:1;
  9208. uint64_t reserved_53_62:10;
  9209. uint64_t lmc0:1;
  9210. uint64_t reserved_50_51:2;
  9211. uint64_t pem1:1;
  9212. uint64_t pem0:1;
  9213. uint64_t ptp:1;
  9214. uint64_t agl:1;
  9215. uint64_t reserved_41_45:5;
  9216. uint64_t dpi_dma:1;
  9217. uint64_t reserved_38_39:2;
  9218. uint64_t agx1:1;
  9219. uint64_t agx0:1;
  9220. uint64_t dpi:1;
  9221. uint64_t sli:1;
  9222. uint64_t usb:1;
  9223. uint64_t dfa:1;
  9224. uint64_t key:1;
  9225. uint64_t rad:1;
  9226. uint64_t tim:1;
  9227. uint64_t zip:1;
  9228. uint64_t pko:1;
  9229. uint64_t pip:1;
  9230. uint64_t ipd:1;
  9231. uint64_t l2c:1;
  9232. uint64_t pow:1;
  9233. uint64_t fpa:1;
  9234. uint64_t iob:1;
  9235. uint64_t mio:1;
  9236. uint64_t nand:1;
  9237. uint64_t mii1:1;
  9238. uint64_t reserved_4_17:14;
  9239. uint64_t wdog:4;
  9240. #else
  9241. uint64_t wdog:4;
  9242. uint64_t reserved_4_17:14;
  9243. uint64_t mii1:1;
  9244. uint64_t nand:1;
  9245. uint64_t mio:1;
  9246. uint64_t iob:1;
  9247. uint64_t fpa:1;
  9248. uint64_t pow:1;
  9249. uint64_t l2c:1;
  9250. uint64_t ipd:1;
  9251. uint64_t pip:1;
  9252. uint64_t pko:1;
  9253. uint64_t zip:1;
  9254. uint64_t tim:1;
  9255. uint64_t rad:1;
  9256. uint64_t key:1;
  9257. uint64_t dfa:1;
  9258. uint64_t usb:1;
  9259. uint64_t sli:1;
  9260. uint64_t dpi:1;
  9261. uint64_t agx0:1;
  9262. uint64_t agx1:1;
  9263. uint64_t reserved_38_39:2;
  9264. uint64_t dpi_dma:1;
  9265. uint64_t reserved_41_45:5;
  9266. uint64_t agl:1;
  9267. uint64_t ptp:1;
  9268. uint64_t pem0:1;
  9269. uint64_t pem1:1;
  9270. uint64_t reserved_50_51:2;
  9271. uint64_t lmc0:1;
  9272. uint64_t reserved_53_62:10;
  9273. uint64_t rst:1;
  9274. #endif
  9275. } cn61xx;
  9276. struct cvmx_ciu_sum1_ppx_ip3_cn66xx {
  9277. #ifdef __BIG_ENDIAN_BITFIELD
  9278. uint64_t rst:1;
  9279. uint64_t reserved_62_62:1;
  9280. uint64_t srio3:1;
  9281. uint64_t srio2:1;
  9282. uint64_t reserved_57_59:3;
  9283. uint64_t dfm:1;
  9284. uint64_t reserved_53_55:3;
  9285. uint64_t lmc0:1;
  9286. uint64_t reserved_51_51:1;
  9287. uint64_t srio0:1;
  9288. uint64_t pem1:1;
  9289. uint64_t pem0:1;
  9290. uint64_t ptp:1;
  9291. uint64_t agl:1;
  9292. uint64_t reserved_38_45:8;
  9293. uint64_t agx1:1;
  9294. uint64_t agx0:1;
  9295. uint64_t dpi:1;
  9296. uint64_t sli:1;
  9297. uint64_t usb:1;
  9298. uint64_t dfa:1;
  9299. uint64_t key:1;
  9300. uint64_t rad:1;
  9301. uint64_t tim:1;
  9302. uint64_t zip:1;
  9303. uint64_t pko:1;
  9304. uint64_t pip:1;
  9305. uint64_t ipd:1;
  9306. uint64_t l2c:1;
  9307. uint64_t pow:1;
  9308. uint64_t fpa:1;
  9309. uint64_t iob:1;
  9310. uint64_t mio:1;
  9311. uint64_t nand:1;
  9312. uint64_t mii1:1;
  9313. uint64_t reserved_10_17:8;
  9314. uint64_t wdog:10;
  9315. #else
  9316. uint64_t wdog:10;
  9317. uint64_t reserved_10_17:8;
  9318. uint64_t mii1:1;
  9319. uint64_t nand:1;
  9320. uint64_t mio:1;
  9321. uint64_t iob:1;
  9322. uint64_t fpa:1;
  9323. uint64_t pow:1;
  9324. uint64_t l2c:1;
  9325. uint64_t ipd:1;
  9326. uint64_t pip:1;
  9327. uint64_t pko:1;
  9328. uint64_t zip:1;
  9329. uint64_t tim:1;
  9330. uint64_t rad:1;
  9331. uint64_t key:1;
  9332. uint64_t dfa:1;
  9333. uint64_t usb:1;
  9334. uint64_t sli:1;
  9335. uint64_t dpi:1;
  9336. uint64_t agx0:1;
  9337. uint64_t agx1:1;
  9338. uint64_t reserved_38_45:8;
  9339. uint64_t agl:1;
  9340. uint64_t ptp:1;
  9341. uint64_t pem0:1;
  9342. uint64_t pem1:1;
  9343. uint64_t srio0:1;
  9344. uint64_t reserved_51_51:1;
  9345. uint64_t lmc0:1;
  9346. uint64_t reserved_53_55:3;
  9347. uint64_t dfm:1;
  9348. uint64_t reserved_57_59:3;
  9349. uint64_t srio2:1;
  9350. uint64_t srio3:1;
  9351. uint64_t reserved_62_62:1;
  9352. uint64_t rst:1;
  9353. #endif
  9354. } cn66xx;
  9355. struct cvmx_ciu_sum1_ppx_ip3_cnf71xx {
  9356. #ifdef __BIG_ENDIAN_BITFIELD
  9357. uint64_t rst:1;
  9358. uint64_t reserved_53_62:10;
  9359. uint64_t lmc0:1;
  9360. uint64_t reserved_50_51:2;
  9361. uint64_t pem1:1;
  9362. uint64_t pem0:1;
  9363. uint64_t ptp:1;
  9364. uint64_t reserved_41_46:6;
  9365. uint64_t dpi_dma:1;
  9366. uint64_t reserved_37_39:3;
  9367. uint64_t agx0:1;
  9368. uint64_t dpi:1;
  9369. uint64_t sli:1;
  9370. uint64_t usb:1;
  9371. uint64_t reserved_32_32:1;
  9372. uint64_t key:1;
  9373. uint64_t rad:1;
  9374. uint64_t tim:1;
  9375. uint64_t reserved_28_28:1;
  9376. uint64_t pko:1;
  9377. uint64_t pip:1;
  9378. uint64_t ipd:1;
  9379. uint64_t l2c:1;
  9380. uint64_t pow:1;
  9381. uint64_t fpa:1;
  9382. uint64_t iob:1;
  9383. uint64_t mio:1;
  9384. uint64_t nand:1;
  9385. uint64_t reserved_4_18:15;
  9386. uint64_t wdog:4;
  9387. #else
  9388. uint64_t wdog:4;
  9389. uint64_t reserved_4_18:15;
  9390. uint64_t nand:1;
  9391. uint64_t mio:1;
  9392. uint64_t iob:1;
  9393. uint64_t fpa:1;
  9394. uint64_t pow:1;
  9395. uint64_t l2c:1;
  9396. uint64_t ipd:1;
  9397. uint64_t pip:1;
  9398. uint64_t pko:1;
  9399. uint64_t reserved_28_28:1;
  9400. uint64_t tim:1;
  9401. uint64_t rad:1;
  9402. uint64_t key:1;
  9403. uint64_t reserved_32_32:1;
  9404. uint64_t usb:1;
  9405. uint64_t sli:1;
  9406. uint64_t dpi:1;
  9407. uint64_t agx0:1;
  9408. uint64_t reserved_37_39:3;
  9409. uint64_t dpi_dma:1;
  9410. uint64_t reserved_41_46:6;
  9411. uint64_t ptp:1;
  9412. uint64_t pem0:1;
  9413. uint64_t pem1:1;
  9414. uint64_t reserved_50_51:2;
  9415. uint64_t lmc0:1;
  9416. uint64_t reserved_53_62:10;
  9417. uint64_t rst:1;
  9418. #endif
  9419. } cnf71xx;
  9420. };
  9421. union cvmx_ciu_sum1_ppx_ip4 {
  9422. uint64_t u64;
  9423. struct cvmx_ciu_sum1_ppx_ip4_s {
  9424. #ifdef __BIG_ENDIAN_BITFIELD
  9425. uint64_t rst:1;
  9426. uint64_t reserved_62_62:1;
  9427. uint64_t srio3:1;
  9428. uint64_t srio2:1;
  9429. uint64_t reserved_57_59:3;
  9430. uint64_t dfm:1;
  9431. uint64_t reserved_53_55:3;
  9432. uint64_t lmc0:1;
  9433. uint64_t reserved_51_51:1;
  9434. uint64_t srio0:1;
  9435. uint64_t pem1:1;
  9436. uint64_t pem0:1;
  9437. uint64_t ptp:1;
  9438. uint64_t agl:1;
  9439. uint64_t reserved_41_45:5;
  9440. uint64_t dpi_dma:1;
  9441. uint64_t reserved_38_39:2;
  9442. uint64_t agx1:1;
  9443. uint64_t agx0:1;
  9444. uint64_t dpi:1;
  9445. uint64_t sli:1;
  9446. uint64_t usb:1;
  9447. uint64_t dfa:1;
  9448. uint64_t key:1;
  9449. uint64_t rad:1;
  9450. uint64_t tim:1;
  9451. uint64_t zip:1;
  9452. uint64_t pko:1;
  9453. uint64_t pip:1;
  9454. uint64_t ipd:1;
  9455. uint64_t l2c:1;
  9456. uint64_t pow:1;
  9457. uint64_t fpa:1;
  9458. uint64_t iob:1;
  9459. uint64_t mio:1;
  9460. uint64_t nand:1;
  9461. uint64_t mii1:1;
  9462. uint64_t reserved_10_17:8;
  9463. uint64_t wdog:10;
  9464. #else
  9465. uint64_t wdog:10;
  9466. uint64_t reserved_10_17:8;
  9467. uint64_t mii1:1;
  9468. uint64_t nand:1;
  9469. uint64_t mio:1;
  9470. uint64_t iob:1;
  9471. uint64_t fpa:1;
  9472. uint64_t pow:1;
  9473. uint64_t l2c:1;
  9474. uint64_t ipd:1;
  9475. uint64_t pip:1;
  9476. uint64_t pko:1;
  9477. uint64_t zip:1;
  9478. uint64_t tim:1;
  9479. uint64_t rad:1;
  9480. uint64_t key:1;
  9481. uint64_t dfa:1;
  9482. uint64_t usb:1;
  9483. uint64_t sli:1;
  9484. uint64_t dpi:1;
  9485. uint64_t agx0:1;
  9486. uint64_t agx1:1;
  9487. uint64_t reserved_38_39:2;
  9488. uint64_t dpi_dma:1;
  9489. uint64_t reserved_41_45:5;
  9490. uint64_t agl:1;
  9491. uint64_t ptp:1;
  9492. uint64_t pem0:1;
  9493. uint64_t pem1:1;
  9494. uint64_t srio0:1;
  9495. uint64_t reserved_51_51:1;
  9496. uint64_t lmc0:1;
  9497. uint64_t reserved_53_55:3;
  9498. uint64_t dfm:1;
  9499. uint64_t reserved_57_59:3;
  9500. uint64_t srio2:1;
  9501. uint64_t srio3:1;
  9502. uint64_t reserved_62_62:1;
  9503. uint64_t rst:1;
  9504. #endif
  9505. } s;
  9506. struct cvmx_ciu_sum1_ppx_ip4_cn61xx {
  9507. #ifdef __BIG_ENDIAN_BITFIELD
  9508. uint64_t rst:1;
  9509. uint64_t reserved_53_62:10;
  9510. uint64_t lmc0:1;
  9511. uint64_t reserved_50_51:2;
  9512. uint64_t pem1:1;
  9513. uint64_t pem0:1;
  9514. uint64_t ptp:1;
  9515. uint64_t agl:1;
  9516. uint64_t reserved_41_45:5;
  9517. uint64_t dpi_dma:1;
  9518. uint64_t reserved_38_39:2;
  9519. uint64_t agx1:1;
  9520. uint64_t agx0:1;
  9521. uint64_t dpi:1;
  9522. uint64_t sli:1;
  9523. uint64_t usb:1;
  9524. uint64_t dfa:1;
  9525. uint64_t key:1;
  9526. uint64_t rad:1;
  9527. uint64_t tim:1;
  9528. uint64_t zip:1;
  9529. uint64_t pko:1;
  9530. uint64_t pip:1;
  9531. uint64_t ipd:1;
  9532. uint64_t l2c:1;
  9533. uint64_t pow:1;
  9534. uint64_t fpa:1;
  9535. uint64_t iob:1;
  9536. uint64_t mio:1;
  9537. uint64_t nand:1;
  9538. uint64_t mii1:1;
  9539. uint64_t reserved_4_17:14;
  9540. uint64_t wdog:4;
  9541. #else
  9542. uint64_t wdog:4;
  9543. uint64_t reserved_4_17:14;
  9544. uint64_t mii1:1;
  9545. uint64_t nand:1;
  9546. uint64_t mio:1;
  9547. uint64_t iob:1;
  9548. uint64_t fpa:1;
  9549. uint64_t pow:1;
  9550. uint64_t l2c:1;
  9551. uint64_t ipd:1;
  9552. uint64_t pip:1;
  9553. uint64_t pko:1;
  9554. uint64_t zip:1;
  9555. uint64_t tim:1;
  9556. uint64_t rad:1;
  9557. uint64_t key:1;
  9558. uint64_t dfa:1;
  9559. uint64_t usb:1;
  9560. uint64_t sli:1;
  9561. uint64_t dpi:1;
  9562. uint64_t agx0:1;
  9563. uint64_t agx1:1;
  9564. uint64_t reserved_38_39:2;
  9565. uint64_t dpi_dma:1;
  9566. uint64_t reserved_41_45:5;
  9567. uint64_t agl:1;
  9568. uint64_t ptp:1;
  9569. uint64_t pem0:1;
  9570. uint64_t pem1:1;
  9571. uint64_t reserved_50_51:2;
  9572. uint64_t lmc0:1;
  9573. uint64_t reserved_53_62:10;
  9574. uint64_t rst:1;
  9575. #endif
  9576. } cn61xx;
  9577. struct cvmx_ciu_sum1_ppx_ip4_cn66xx {
  9578. #ifdef __BIG_ENDIAN_BITFIELD
  9579. uint64_t rst:1;
  9580. uint64_t reserved_62_62:1;
  9581. uint64_t srio3:1;
  9582. uint64_t srio2:1;
  9583. uint64_t reserved_57_59:3;
  9584. uint64_t dfm:1;
  9585. uint64_t reserved_53_55:3;
  9586. uint64_t lmc0:1;
  9587. uint64_t reserved_51_51:1;
  9588. uint64_t srio0:1;
  9589. uint64_t pem1:1;
  9590. uint64_t pem0:1;
  9591. uint64_t ptp:1;
  9592. uint64_t agl:1;
  9593. uint64_t reserved_38_45:8;
  9594. uint64_t agx1:1;
  9595. uint64_t agx0:1;
  9596. uint64_t dpi:1;
  9597. uint64_t sli:1;
  9598. uint64_t usb:1;
  9599. uint64_t dfa:1;
  9600. uint64_t key:1;
  9601. uint64_t rad:1;
  9602. uint64_t tim:1;
  9603. uint64_t zip:1;
  9604. uint64_t pko:1;
  9605. uint64_t pip:1;
  9606. uint64_t ipd:1;
  9607. uint64_t l2c:1;
  9608. uint64_t pow:1;
  9609. uint64_t fpa:1;
  9610. uint64_t iob:1;
  9611. uint64_t mio:1;
  9612. uint64_t nand:1;
  9613. uint64_t mii1:1;
  9614. uint64_t reserved_10_17:8;
  9615. uint64_t wdog:10;
  9616. #else
  9617. uint64_t wdog:10;
  9618. uint64_t reserved_10_17:8;
  9619. uint64_t mii1:1;
  9620. uint64_t nand:1;
  9621. uint64_t mio:1;
  9622. uint64_t iob:1;
  9623. uint64_t fpa:1;
  9624. uint64_t pow:1;
  9625. uint64_t l2c:1;
  9626. uint64_t ipd:1;
  9627. uint64_t pip:1;
  9628. uint64_t pko:1;
  9629. uint64_t zip:1;
  9630. uint64_t tim:1;
  9631. uint64_t rad:1;
  9632. uint64_t key:1;
  9633. uint64_t dfa:1;
  9634. uint64_t usb:1;
  9635. uint64_t sli:1;
  9636. uint64_t dpi:1;
  9637. uint64_t agx0:1;
  9638. uint64_t agx1:1;
  9639. uint64_t reserved_38_45:8;
  9640. uint64_t agl:1;
  9641. uint64_t ptp:1;
  9642. uint64_t pem0:1;
  9643. uint64_t pem1:1;
  9644. uint64_t srio0:1;
  9645. uint64_t reserved_51_51:1;
  9646. uint64_t lmc0:1;
  9647. uint64_t reserved_53_55:3;
  9648. uint64_t dfm:1;
  9649. uint64_t reserved_57_59:3;
  9650. uint64_t srio2:1;
  9651. uint64_t srio3:1;
  9652. uint64_t reserved_62_62:1;
  9653. uint64_t rst:1;
  9654. #endif
  9655. } cn66xx;
  9656. struct cvmx_ciu_sum1_ppx_ip4_cnf71xx {
  9657. #ifdef __BIG_ENDIAN_BITFIELD
  9658. uint64_t rst:1;
  9659. uint64_t reserved_53_62:10;
  9660. uint64_t lmc0:1;
  9661. uint64_t reserved_50_51:2;
  9662. uint64_t pem1:1;
  9663. uint64_t pem0:1;
  9664. uint64_t ptp:1;
  9665. uint64_t reserved_41_46:6;
  9666. uint64_t dpi_dma:1;
  9667. uint64_t reserved_37_39:3;
  9668. uint64_t agx0:1;
  9669. uint64_t dpi:1;
  9670. uint64_t sli:1;
  9671. uint64_t usb:1;
  9672. uint64_t reserved_32_32:1;
  9673. uint64_t key:1;
  9674. uint64_t rad:1;
  9675. uint64_t tim:1;
  9676. uint64_t reserved_28_28:1;
  9677. uint64_t pko:1;
  9678. uint64_t pip:1;
  9679. uint64_t ipd:1;
  9680. uint64_t l2c:1;
  9681. uint64_t pow:1;
  9682. uint64_t fpa:1;
  9683. uint64_t iob:1;
  9684. uint64_t mio:1;
  9685. uint64_t nand:1;
  9686. uint64_t reserved_4_18:15;
  9687. uint64_t wdog:4;
  9688. #else
  9689. uint64_t wdog:4;
  9690. uint64_t reserved_4_18:15;
  9691. uint64_t nand:1;
  9692. uint64_t mio:1;
  9693. uint64_t iob:1;
  9694. uint64_t fpa:1;
  9695. uint64_t pow:1;
  9696. uint64_t l2c:1;
  9697. uint64_t ipd:1;
  9698. uint64_t pip:1;
  9699. uint64_t pko:1;
  9700. uint64_t reserved_28_28:1;
  9701. uint64_t tim:1;
  9702. uint64_t rad:1;
  9703. uint64_t key:1;
  9704. uint64_t reserved_32_32:1;
  9705. uint64_t usb:1;
  9706. uint64_t sli:1;
  9707. uint64_t dpi:1;
  9708. uint64_t agx0:1;
  9709. uint64_t reserved_37_39:3;
  9710. uint64_t dpi_dma:1;
  9711. uint64_t reserved_41_46:6;
  9712. uint64_t ptp:1;
  9713. uint64_t pem0:1;
  9714. uint64_t pem1:1;
  9715. uint64_t reserved_50_51:2;
  9716. uint64_t lmc0:1;
  9717. uint64_t reserved_53_62:10;
  9718. uint64_t rst:1;
  9719. #endif
  9720. } cnf71xx;
  9721. };
  9722. union cvmx_ciu_sum2_iox_int {
  9723. uint64_t u64;
  9724. struct cvmx_ciu_sum2_iox_int_s {
  9725. #ifdef __BIG_ENDIAN_BITFIELD
  9726. uint64_t reserved_15_63:49;
  9727. uint64_t endor:2;
  9728. uint64_t eoi:1;
  9729. uint64_t reserved_10_11:2;
  9730. uint64_t timer:6;
  9731. uint64_t reserved_0_3:4;
  9732. #else
  9733. uint64_t reserved_0_3:4;
  9734. uint64_t timer:6;
  9735. uint64_t reserved_10_11:2;
  9736. uint64_t eoi:1;
  9737. uint64_t endor:2;
  9738. uint64_t reserved_15_63:49;
  9739. #endif
  9740. } s;
  9741. struct cvmx_ciu_sum2_iox_int_cn61xx {
  9742. #ifdef __BIG_ENDIAN_BITFIELD
  9743. uint64_t reserved_10_63:54;
  9744. uint64_t timer:6;
  9745. uint64_t reserved_0_3:4;
  9746. #else
  9747. uint64_t reserved_0_3:4;
  9748. uint64_t timer:6;
  9749. uint64_t reserved_10_63:54;
  9750. #endif
  9751. } cn61xx;
  9752. struct cvmx_ciu_sum2_iox_int_cn61xx cn66xx;
  9753. struct cvmx_ciu_sum2_iox_int_s cnf71xx;
  9754. };
  9755. union cvmx_ciu_sum2_ppx_ip2 {
  9756. uint64_t u64;
  9757. struct cvmx_ciu_sum2_ppx_ip2_s {
  9758. #ifdef __BIG_ENDIAN_BITFIELD
  9759. uint64_t reserved_15_63:49;
  9760. uint64_t endor:2;
  9761. uint64_t eoi:1;
  9762. uint64_t reserved_10_11:2;
  9763. uint64_t timer:6;
  9764. uint64_t reserved_0_3:4;
  9765. #else
  9766. uint64_t reserved_0_3:4;
  9767. uint64_t timer:6;
  9768. uint64_t reserved_10_11:2;
  9769. uint64_t eoi:1;
  9770. uint64_t endor:2;
  9771. uint64_t reserved_15_63:49;
  9772. #endif
  9773. } s;
  9774. struct cvmx_ciu_sum2_ppx_ip2_cn61xx {
  9775. #ifdef __BIG_ENDIAN_BITFIELD
  9776. uint64_t reserved_10_63:54;
  9777. uint64_t timer:6;
  9778. uint64_t reserved_0_3:4;
  9779. #else
  9780. uint64_t reserved_0_3:4;
  9781. uint64_t timer:6;
  9782. uint64_t reserved_10_63:54;
  9783. #endif
  9784. } cn61xx;
  9785. struct cvmx_ciu_sum2_ppx_ip2_cn61xx cn66xx;
  9786. struct cvmx_ciu_sum2_ppx_ip2_s cnf71xx;
  9787. };
  9788. union cvmx_ciu_sum2_ppx_ip3 {
  9789. uint64_t u64;
  9790. struct cvmx_ciu_sum2_ppx_ip3_s {
  9791. #ifdef __BIG_ENDIAN_BITFIELD
  9792. uint64_t reserved_15_63:49;
  9793. uint64_t endor:2;
  9794. uint64_t eoi:1;
  9795. uint64_t reserved_10_11:2;
  9796. uint64_t timer:6;
  9797. uint64_t reserved_0_3:4;
  9798. #else
  9799. uint64_t reserved_0_3:4;
  9800. uint64_t timer:6;
  9801. uint64_t reserved_10_11:2;
  9802. uint64_t eoi:1;
  9803. uint64_t endor:2;
  9804. uint64_t reserved_15_63:49;
  9805. #endif
  9806. } s;
  9807. struct cvmx_ciu_sum2_ppx_ip3_cn61xx {
  9808. #ifdef __BIG_ENDIAN_BITFIELD
  9809. uint64_t reserved_10_63:54;
  9810. uint64_t timer:6;
  9811. uint64_t reserved_0_3:4;
  9812. #else
  9813. uint64_t reserved_0_3:4;
  9814. uint64_t timer:6;
  9815. uint64_t reserved_10_63:54;
  9816. #endif
  9817. } cn61xx;
  9818. struct cvmx_ciu_sum2_ppx_ip3_cn61xx cn66xx;
  9819. struct cvmx_ciu_sum2_ppx_ip3_s cnf71xx;
  9820. };
  9821. union cvmx_ciu_sum2_ppx_ip4 {
  9822. uint64_t u64;
  9823. struct cvmx_ciu_sum2_ppx_ip4_s {
  9824. #ifdef __BIG_ENDIAN_BITFIELD
  9825. uint64_t reserved_15_63:49;
  9826. uint64_t endor:2;
  9827. uint64_t eoi:1;
  9828. uint64_t reserved_10_11:2;
  9829. uint64_t timer:6;
  9830. uint64_t reserved_0_3:4;
  9831. #else
  9832. uint64_t reserved_0_3:4;
  9833. uint64_t timer:6;
  9834. uint64_t reserved_10_11:2;
  9835. uint64_t eoi:1;
  9836. uint64_t endor:2;
  9837. uint64_t reserved_15_63:49;
  9838. #endif
  9839. } s;
  9840. struct cvmx_ciu_sum2_ppx_ip4_cn61xx {
  9841. #ifdef __BIG_ENDIAN_BITFIELD
  9842. uint64_t reserved_10_63:54;
  9843. uint64_t timer:6;
  9844. uint64_t reserved_0_3:4;
  9845. #else
  9846. uint64_t reserved_0_3:4;
  9847. uint64_t timer:6;
  9848. uint64_t reserved_10_63:54;
  9849. #endif
  9850. } cn61xx;
  9851. struct cvmx_ciu_sum2_ppx_ip4_cn61xx cn66xx;
  9852. struct cvmx_ciu_sum2_ppx_ip4_s cnf71xx;
  9853. };
  9854. union cvmx_ciu_timx {
  9855. uint64_t u64;
  9856. struct cvmx_ciu_timx_s {
  9857. #ifdef __BIG_ENDIAN_BITFIELD
  9858. uint64_t reserved_37_63:27;
  9859. uint64_t one_shot:1;
  9860. uint64_t len:36;
  9861. #else
  9862. uint64_t len:36;
  9863. uint64_t one_shot:1;
  9864. uint64_t reserved_37_63:27;
  9865. #endif
  9866. } s;
  9867. struct cvmx_ciu_timx_s cn30xx;
  9868. struct cvmx_ciu_timx_s cn31xx;
  9869. struct cvmx_ciu_timx_s cn38xx;
  9870. struct cvmx_ciu_timx_s cn38xxp2;
  9871. struct cvmx_ciu_timx_s cn50xx;
  9872. struct cvmx_ciu_timx_s cn52xx;
  9873. struct cvmx_ciu_timx_s cn52xxp1;
  9874. struct cvmx_ciu_timx_s cn56xx;
  9875. struct cvmx_ciu_timx_s cn56xxp1;
  9876. struct cvmx_ciu_timx_s cn58xx;
  9877. struct cvmx_ciu_timx_s cn58xxp1;
  9878. struct cvmx_ciu_timx_s cn61xx;
  9879. struct cvmx_ciu_timx_s cn63xx;
  9880. struct cvmx_ciu_timx_s cn63xxp1;
  9881. struct cvmx_ciu_timx_s cn66xx;
  9882. struct cvmx_ciu_timx_s cn68xx;
  9883. struct cvmx_ciu_timx_s cn68xxp1;
  9884. struct cvmx_ciu_timx_s cnf71xx;
  9885. };
  9886. union cvmx_ciu_tim_multi_cast {
  9887. uint64_t u64;
  9888. struct cvmx_ciu_tim_multi_cast_s {
  9889. #ifdef __BIG_ENDIAN_BITFIELD
  9890. uint64_t reserved_1_63:63;
  9891. uint64_t en:1;
  9892. #else
  9893. uint64_t en:1;
  9894. uint64_t reserved_1_63:63;
  9895. #endif
  9896. } s;
  9897. struct cvmx_ciu_tim_multi_cast_s cn61xx;
  9898. struct cvmx_ciu_tim_multi_cast_s cn66xx;
  9899. struct cvmx_ciu_tim_multi_cast_s cnf71xx;
  9900. };
  9901. union cvmx_ciu_wdogx {
  9902. uint64_t u64;
  9903. struct cvmx_ciu_wdogx_s {
  9904. #ifdef __BIG_ENDIAN_BITFIELD
  9905. uint64_t reserved_46_63:18;
  9906. uint64_t gstopen:1;
  9907. uint64_t dstop:1;
  9908. uint64_t cnt:24;
  9909. uint64_t len:16;
  9910. uint64_t state:2;
  9911. uint64_t mode:2;
  9912. #else
  9913. uint64_t mode:2;
  9914. uint64_t state:2;
  9915. uint64_t len:16;
  9916. uint64_t cnt:24;
  9917. uint64_t dstop:1;
  9918. uint64_t gstopen:1;
  9919. uint64_t reserved_46_63:18;
  9920. #endif
  9921. } s;
  9922. struct cvmx_ciu_wdogx_s cn30xx;
  9923. struct cvmx_ciu_wdogx_s cn31xx;
  9924. struct cvmx_ciu_wdogx_s cn38xx;
  9925. struct cvmx_ciu_wdogx_s cn38xxp2;
  9926. struct cvmx_ciu_wdogx_s cn50xx;
  9927. struct cvmx_ciu_wdogx_s cn52xx;
  9928. struct cvmx_ciu_wdogx_s cn52xxp1;
  9929. struct cvmx_ciu_wdogx_s cn56xx;
  9930. struct cvmx_ciu_wdogx_s cn56xxp1;
  9931. struct cvmx_ciu_wdogx_s cn58xx;
  9932. struct cvmx_ciu_wdogx_s cn58xxp1;
  9933. struct cvmx_ciu_wdogx_s cn61xx;
  9934. struct cvmx_ciu_wdogx_s cn63xx;
  9935. struct cvmx_ciu_wdogx_s cn63xxp1;
  9936. struct cvmx_ciu_wdogx_s cn66xx;
  9937. struct cvmx_ciu_wdogx_s cn68xx;
  9938. struct cvmx_ciu_wdogx_s cn68xxp1;
  9939. struct cvmx_ciu_wdogx_s cnf71xx;
  9940. };
  9941. #endif