clock.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X common routines
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/clkdev.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <dt-bindings/clock/ath79-clk.h>
  22. #include <asm/div64.h>
  23. #include <asm/mach-ath79/ath79.h>
  24. #include <asm/mach-ath79/ar71xx_regs.h>
  25. #include "common.h"
  26. #include "machtypes.h"
  27. #define AR71XX_BASE_FREQ 40000000
  28. #define AR724X_BASE_FREQ 40000000
  29. static struct clk *clks[ATH79_CLK_END];
  30. static struct clk_onecell_data clk_data = {
  31. .clks = clks,
  32. .clk_num = ARRAY_SIZE(clks),
  33. };
  34. static struct clk *__init ath79_add_sys_clkdev(
  35. const char *id, unsigned long rate)
  36. {
  37. struct clk *clk;
  38. int err;
  39. clk = clk_register_fixed_rate(NULL, id, NULL, 0, rate);
  40. if (IS_ERR(clk))
  41. panic("failed to allocate %s clock structure", id);
  42. err = clk_register_clkdev(clk, id, NULL);
  43. if (err)
  44. panic("unable to register %s clock device", id);
  45. return clk;
  46. }
  47. static void __init ar71xx_clocks_init(void)
  48. {
  49. unsigned long ref_rate;
  50. unsigned long cpu_rate;
  51. unsigned long ddr_rate;
  52. unsigned long ahb_rate;
  53. u32 pll;
  54. u32 freq;
  55. u32 div;
  56. ref_rate = AR71XX_BASE_FREQ;
  57. pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);
  58. div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1;
  59. freq = div * ref_rate;
  60. div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
  61. cpu_rate = freq / div;
  62. div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
  63. ddr_rate = freq / div;
  64. div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
  65. ahb_rate = cpu_rate / div;
  66. ath79_add_sys_clkdev("ref", ref_rate);
  67. clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate);
  68. clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate);
  69. clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate);
  70. clk_add_alias("wdt", NULL, "ahb", NULL);
  71. clk_add_alias("uart", NULL, "ahb", NULL);
  72. }
  73. static struct clk * __init ath79_reg_ffclk(const char *name,
  74. const char *parent_name, unsigned int mult, unsigned int div)
  75. {
  76. struct clk *clk;
  77. clk = clk_register_fixed_factor(NULL, name, parent_name, 0, mult, div);
  78. if (IS_ERR(clk))
  79. panic("failed to allocate %s clock structure", name);
  80. return clk;
  81. }
  82. static void __init ar724x_clk_init(struct clk *ref_clk, void __iomem *pll_base)
  83. {
  84. u32 pll;
  85. u32 mult, div, ddr_div, ahb_div;
  86. pll = __raw_readl(pll_base + AR724X_PLL_REG_CPU_CONFIG);
  87. mult = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK);
  88. div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2;
  89. ddr_div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
  90. ahb_div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
  91. clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref", mult, div);
  92. clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref", mult, div * ddr_div);
  93. clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref", mult, div * ahb_div);
  94. }
  95. static void __init ar724x_clocks_init(void)
  96. {
  97. struct clk *ref_clk;
  98. ref_clk = ath79_add_sys_clkdev("ref", AR724X_BASE_FREQ);
  99. ar724x_clk_init(ref_clk, ath79_pll_base);
  100. /* just make happy plat_time_init() from arch/mips/ath79/setup.c */
  101. clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL);
  102. clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL);
  103. clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL);
  104. clk_add_alias("wdt", NULL, "ahb", NULL);
  105. clk_add_alias("uart", NULL, "ahb", NULL);
  106. }
  107. static void __init ar9330_clk_init(struct clk *ref_clk, void __iomem *pll_base)
  108. {
  109. u32 clock_ctrl;
  110. u32 ref_div;
  111. u32 ninit_mul;
  112. u32 out_div;
  113. u32 cpu_div;
  114. u32 ddr_div;
  115. u32 ahb_div;
  116. clock_ctrl = __raw_readl(pll_base + AR933X_PLL_CLOCK_CTRL_REG);
  117. if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
  118. ref_div = 1;
  119. ninit_mul = 1;
  120. out_div = 1;
  121. cpu_div = 1;
  122. ddr_div = 1;
  123. ahb_div = 1;
  124. } else {
  125. u32 cpu_config;
  126. u32 t;
  127. cpu_config = __raw_readl(pll_base + AR933X_PLL_CPU_CONFIG_REG);
  128. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  129. AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
  130. ref_div = t;
  131. ninit_mul = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
  132. AR933X_PLL_CPU_CONFIG_NINT_MASK;
  133. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  134. AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
  135. if (t == 0)
  136. t = 1;
  137. out_div = (1 << t);
  138. cpu_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
  139. AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
  140. ddr_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
  141. AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
  142. ahb_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
  143. AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
  144. }
  145. clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref",
  146. ninit_mul, ref_div * out_div * cpu_div);
  147. clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref",
  148. ninit_mul, ref_div * out_div * ddr_div);
  149. clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref",
  150. ninit_mul, ref_div * out_div * ahb_div);
  151. }
  152. static void __init ar933x_clocks_init(void)
  153. {
  154. struct clk *ref_clk;
  155. unsigned long ref_rate;
  156. u32 t;
  157. t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
  158. if (t & AR933X_BOOTSTRAP_REF_CLK_40)
  159. ref_rate = (40 * 1000 * 1000);
  160. else
  161. ref_rate = (25 * 1000 * 1000);
  162. ref_clk = ath79_add_sys_clkdev("ref", ref_rate);
  163. ar9330_clk_init(ref_clk, ath79_pll_base);
  164. /* just make happy plat_time_init() from arch/mips/ath79/setup.c */
  165. clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL);
  166. clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL);
  167. clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL);
  168. clk_add_alias("wdt", NULL, "ahb", NULL);
  169. clk_add_alias("uart", NULL, "ref", NULL);
  170. }
  171. static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
  172. u32 frac, u32 out_div)
  173. {
  174. u64 t;
  175. u32 ret;
  176. t = ref;
  177. t *= nint;
  178. do_div(t, ref_div);
  179. ret = t;
  180. t = ref;
  181. t *= nfrac;
  182. do_div(t, ref_div * frac);
  183. ret += t;
  184. ret /= (1 << out_div);
  185. return ret;
  186. }
  187. static void __init ar934x_clocks_init(void)
  188. {
  189. unsigned long ref_rate;
  190. unsigned long cpu_rate;
  191. unsigned long ddr_rate;
  192. unsigned long ahb_rate;
  193. u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
  194. u32 cpu_pll, ddr_pll;
  195. u32 bootstrap;
  196. void __iomem *dpll_base;
  197. dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
  198. bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
  199. if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
  200. ref_rate = 40 * 1000 * 1000;
  201. else
  202. ref_rate = 25 * 1000 * 1000;
  203. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
  204. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  205. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  206. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  207. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
  208. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  209. AR934X_SRIF_DPLL1_NINT_MASK;
  210. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  211. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  212. AR934X_SRIF_DPLL1_REFDIV_MASK;
  213. frac = 1 << 18;
  214. } else {
  215. pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG);
  216. out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  217. AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
  218. ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  219. AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
  220. nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
  221. AR934X_PLL_CPU_CONFIG_NINT_MASK;
  222. nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  223. AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
  224. frac = 1 << 6;
  225. }
  226. cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
  227. nfrac, frac, out_div);
  228. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
  229. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  230. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  231. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  232. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
  233. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  234. AR934X_SRIF_DPLL1_NINT_MASK;
  235. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  236. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  237. AR934X_SRIF_DPLL1_REFDIV_MASK;
  238. frac = 1 << 18;
  239. } else {
  240. pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG);
  241. out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  242. AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
  243. ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  244. AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
  245. nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
  246. AR934X_PLL_DDR_CONFIG_NINT_MASK;
  247. nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  248. AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
  249. frac = 1 << 10;
  250. }
  251. ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
  252. nfrac, frac, out_div);
  253. clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  254. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  255. AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
  256. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
  257. cpu_rate = ref_rate;
  258. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  259. cpu_rate = cpu_pll / (postdiv + 1);
  260. else
  261. cpu_rate = ddr_pll / (postdiv + 1);
  262. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  263. AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
  264. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
  265. ddr_rate = ref_rate;
  266. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  267. ddr_rate = ddr_pll / (postdiv + 1);
  268. else
  269. ddr_rate = cpu_pll / (postdiv + 1);
  270. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  271. AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
  272. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
  273. ahb_rate = ref_rate;
  274. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  275. ahb_rate = ddr_pll / (postdiv + 1);
  276. else
  277. ahb_rate = cpu_pll / (postdiv + 1);
  278. ath79_add_sys_clkdev("ref", ref_rate);
  279. clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate);
  280. clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate);
  281. clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate);
  282. clk_add_alias("wdt", NULL, "ref", NULL);
  283. clk_add_alias("uart", NULL, "ref", NULL);
  284. iounmap(dpll_base);
  285. }
  286. static void __init qca955x_clocks_init(void)
  287. {
  288. unsigned long ref_rate;
  289. unsigned long cpu_rate;
  290. unsigned long ddr_rate;
  291. unsigned long ahb_rate;
  292. u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
  293. u32 cpu_pll, ddr_pll;
  294. u32 bootstrap;
  295. bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
  296. if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
  297. ref_rate = 40 * 1000 * 1000;
  298. else
  299. ref_rate = 25 * 1000 * 1000;
  300. pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG);
  301. out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  302. QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
  303. ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  304. QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
  305. nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
  306. QCA955X_PLL_CPU_CONFIG_NINT_MASK;
  307. frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  308. QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
  309. cpu_pll = nint * ref_rate / ref_div;
  310. cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
  311. cpu_pll /= (1 << out_div);
  312. pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG);
  313. out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  314. QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
  315. ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  316. QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
  317. nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
  318. QCA955X_PLL_DDR_CONFIG_NINT_MASK;
  319. frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  320. QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
  321. ddr_pll = nint * ref_rate / ref_div;
  322. ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
  323. ddr_pll /= (1 << out_div);
  324. clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG);
  325. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  326. QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
  327. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
  328. cpu_rate = ref_rate;
  329. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  330. cpu_rate = ddr_pll / (postdiv + 1);
  331. else
  332. cpu_rate = cpu_pll / (postdiv + 1);
  333. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  334. QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
  335. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
  336. ddr_rate = ref_rate;
  337. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  338. ddr_rate = cpu_pll / (postdiv + 1);
  339. else
  340. ddr_rate = ddr_pll / (postdiv + 1);
  341. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  342. QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
  343. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
  344. ahb_rate = ref_rate;
  345. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  346. ahb_rate = ddr_pll / (postdiv + 1);
  347. else
  348. ahb_rate = cpu_pll / (postdiv + 1);
  349. ath79_add_sys_clkdev("ref", ref_rate);
  350. clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate);
  351. clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate);
  352. clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate);
  353. clk_add_alias("wdt", NULL, "ref", NULL);
  354. clk_add_alias("uart", NULL, "ref", NULL);
  355. }
  356. void __init ath79_clocks_init(void)
  357. {
  358. if (soc_is_ar71xx())
  359. ar71xx_clocks_init();
  360. else if (soc_is_ar724x() || soc_is_ar913x())
  361. ar724x_clocks_init();
  362. else if (soc_is_ar933x())
  363. ar933x_clocks_init();
  364. else if (soc_is_ar934x())
  365. ar934x_clocks_init();
  366. else if (soc_is_qca955x())
  367. qca955x_clocks_init();
  368. else
  369. BUG();
  370. }
  371. unsigned long __init
  372. ath79_get_sys_clk_rate(const char *id)
  373. {
  374. struct clk *clk;
  375. unsigned long rate;
  376. clk = clk_get(NULL, id);
  377. if (IS_ERR(clk))
  378. panic("unable to get %s clock, err=%d", id, (int) PTR_ERR(clk));
  379. rate = clk_get_rate(clk);
  380. clk_put(clk);
  381. return rate;
  382. }
  383. #ifdef CONFIG_OF
  384. static void __init ath79_clocks_init_dt(struct device_node *np)
  385. {
  386. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  387. }
  388. CLK_OF_DECLARE(ar7100, "qca,ar7100-pll", ath79_clocks_init_dt);
  389. CLK_OF_DECLARE(ar7240, "qca,ar7240-pll", ath79_clocks_init_dt);
  390. CLK_OF_DECLARE(ar9340, "qca,ar9340-pll", ath79_clocks_init_dt);
  391. CLK_OF_DECLARE(ar9550, "qca,qca9550-pll", ath79_clocks_init_dt);
  392. static void __init ath79_clocks_init_dt_ng(struct device_node *np)
  393. {
  394. struct clk *ref_clk;
  395. void __iomem *pll_base;
  396. ref_clk = of_clk_get(np, 0);
  397. if (IS_ERR(ref_clk)) {
  398. pr_err("%pOF: of_clk_get failed\n", np);
  399. goto err;
  400. }
  401. pll_base = of_iomap(np, 0);
  402. if (!pll_base) {
  403. pr_err("%pOF: can't map pll registers\n", np);
  404. goto err_clk;
  405. }
  406. if (of_device_is_compatible(np, "qca,ar9130-pll"))
  407. ar724x_clk_init(ref_clk, pll_base);
  408. else if (of_device_is_compatible(np, "qca,ar9330-pll"))
  409. ar9330_clk_init(ref_clk, pll_base);
  410. else {
  411. pr_err("%pOF: could not find any appropriate clk_init()\n", np);
  412. goto err_iounmap;
  413. }
  414. if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) {
  415. pr_err("%pOF: could not register clk provider\n", np);
  416. goto err_iounmap;
  417. }
  418. return;
  419. err_iounmap:
  420. iounmap(pll_base);
  421. err_clk:
  422. clk_put(ref_clk);
  423. err:
  424. return;
  425. }
  426. CLK_OF_DECLARE(ar9130_clk, "qca,ar9130-pll", ath79_clocks_init_dt_ng);
  427. CLK_OF_DECLARE(ar9330_clk, "qca,ar9330-pll", ath79_clocks_init_dt_ng);
  428. #endif