db1200.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/gpio.h>
  23. #include <linux/i2c.h>
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/leds.h>
  29. #include <linux/mmc/host.h>
  30. #include <linux/mtd/mtd.h>
  31. #include <linux/mtd/rawnand.h>
  32. #include <linux/mtd/partitions.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/serial_8250.h>
  35. #include <linux/spi/spi.h>
  36. #include <linux/spi/flash.h>
  37. #include <linux/smc91x.h>
  38. #include <linux/ata_platform.h>
  39. #include <asm/mach-au1x00/au1000.h>
  40. #include <asm/mach-au1x00/au1100_mmc.h>
  41. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  42. #include <asm/mach-au1x00/au1xxx_psc.h>
  43. #include <asm/mach-au1x00/au1200fb.h>
  44. #include <asm/mach-au1x00/au1550_spi.h>
  45. #include <asm/mach-db1x00/bcsr.h>
  46. #include "platform.h"
  47. #define BCSR_INT_IDE 0x0001
  48. #define BCSR_INT_ETH 0x0002
  49. #define BCSR_INT_PC0 0x0004
  50. #define BCSR_INT_PC0STSCHG 0x0008
  51. #define BCSR_INT_PC1 0x0010
  52. #define BCSR_INT_PC1STSCHG 0x0020
  53. #define BCSR_INT_DC 0x0040
  54. #define BCSR_INT_FLASHBUSY 0x0080
  55. #define BCSR_INT_PC0INSERT 0x0100
  56. #define BCSR_INT_PC0EJECT 0x0200
  57. #define BCSR_INT_PC1INSERT 0x0400
  58. #define BCSR_INT_PC1EJECT 0x0800
  59. #define BCSR_INT_SD0INSERT 0x1000
  60. #define BCSR_INT_SD0EJECT 0x2000
  61. #define BCSR_INT_SD1INSERT 0x4000
  62. #define BCSR_INT_SD1EJECT 0x8000
  63. #define DB1200_IDE_PHYS_ADDR 0x18800000
  64. #define DB1200_IDE_REG_SHIFT 5
  65. #define DB1200_IDE_PHYS_LEN (16 << DB1200_IDE_REG_SHIFT)
  66. #define DB1200_ETH_PHYS_ADDR 0x19000300
  67. #define DB1200_NAND_PHYS_ADDR 0x20000000
  68. #define PB1200_IDE_PHYS_ADDR 0x0C800000
  69. #define PB1200_ETH_PHYS_ADDR 0x0D000300
  70. #define PB1200_NAND_PHYS_ADDR 0x1C000000
  71. #define DB1200_INT_BEGIN (AU1000_MAX_INTR + 1)
  72. #define DB1200_IDE_INT (DB1200_INT_BEGIN + 0)
  73. #define DB1200_ETH_INT (DB1200_INT_BEGIN + 1)
  74. #define DB1200_PC0_INT (DB1200_INT_BEGIN + 2)
  75. #define DB1200_PC0_STSCHG_INT (DB1200_INT_BEGIN + 3)
  76. #define DB1200_PC1_INT (DB1200_INT_BEGIN + 4)
  77. #define DB1200_PC1_STSCHG_INT (DB1200_INT_BEGIN + 5)
  78. #define DB1200_DC_INT (DB1200_INT_BEGIN + 6)
  79. #define DB1200_FLASHBUSY_INT (DB1200_INT_BEGIN + 7)
  80. #define DB1200_PC0_INSERT_INT (DB1200_INT_BEGIN + 8)
  81. #define DB1200_PC0_EJECT_INT (DB1200_INT_BEGIN + 9)
  82. #define DB1200_PC1_INSERT_INT (DB1200_INT_BEGIN + 10)
  83. #define DB1200_PC1_EJECT_INT (DB1200_INT_BEGIN + 11)
  84. #define DB1200_SD0_INSERT_INT (DB1200_INT_BEGIN + 12)
  85. #define DB1200_SD0_EJECT_INT (DB1200_INT_BEGIN + 13)
  86. #define PB1200_SD1_INSERT_INT (DB1200_INT_BEGIN + 14)
  87. #define PB1200_SD1_EJECT_INT (DB1200_INT_BEGIN + 15)
  88. #define DB1200_INT_END (DB1200_INT_BEGIN + 15)
  89. const char *get_system_type(void);
  90. static int __init db1200_detect_board(void)
  91. {
  92. int bid;
  93. /* try the DB1200 first */
  94. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  95. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  96. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  97. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  98. bcsr_write(BCSR_HEXLEDS, ~t);
  99. if (bcsr_read(BCSR_HEXLEDS) != t) {
  100. bcsr_write(BCSR_HEXLEDS, t);
  101. return 0;
  102. }
  103. }
  104. /* okay, try the PB1200 then */
  105. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  106. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  107. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  108. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  109. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  110. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  111. bcsr_write(BCSR_HEXLEDS, ~t);
  112. if (bcsr_read(BCSR_HEXLEDS) != t) {
  113. bcsr_write(BCSR_HEXLEDS, t);
  114. return 0;
  115. }
  116. }
  117. return 1; /* it's neither */
  118. }
  119. int __init db1200_board_setup(void)
  120. {
  121. unsigned short whoami;
  122. if (db1200_detect_board())
  123. return -ENODEV;
  124. whoami = bcsr_read(BCSR_WHOAMI);
  125. switch (BCSR_WHOAMI_BOARD(whoami)) {
  126. case BCSR_WHOAMI_PB1200_DDR1:
  127. case BCSR_WHOAMI_PB1200_DDR2:
  128. case BCSR_WHOAMI_DB1200:
  129. break;
  130. default:
  131. return -ENODEV;
  132. }
  133. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  134. " Board-ID %d Daughtercard ID %d\n", get_system_type(),
  135. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  136. return 0;
  137. }
  138. /******************************************************************************/
  139. static struct mtd_partition db1200_spiflash_parts[] = {
  140. {
  141. .name = "spi_flash",
  142. .offset = 0,
  143. .size = MTDPART_SIZ_FULL,
  144. },
  145. };
  146. static struct flash_platform_data db1200_spiflash_data = {
  147. .name = "s25fl001",
  148. .parts = db1200_spiflash_parts,
  149. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  150. .type = "m25p10",
  151. };
  152. static struct spi_board_info db1200_spi_devs[] __initdata = {
  153. {
  154. /* TI TMP121AIDBVR temp sensor */
  155. .modalias = "tmp121",
  156. .max_speed_hz = 2000000,
  157. .bus_num = 0,
  158. .chip_select = 0,
  159. .mode = 0,
  160. },
  161. {
  162. /* Spansion S25FL001D0FMA SPI flash */
  163. .modalias = "m25p80",
  164. .max_speed_hz = 50000000,
  165. .bus_num = 0,
  166. .chip_select = 1,
  167. .mode = 0,
  168. .platform_data = &db1200_spiflash_data,
  169. },
  170. };
  171. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  172. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  173. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  174. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  175. };
  176. /**********************************************************************/
  177. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  178. unsigned int ctrl)
  179. {
  180. struct nand_chip *this = mtd_to_nand(mtd);
  181. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  182. ioaddr &= 0xffffff00;
  183. if (ctrl & NAND_CLE) {
  184. ioaddr += MEM_STNAND_CMD;
  185. } else if (ctrl & NAND_ALE) {
  186. ioaddr += MEM_STNAND_ADDR;
  187. } else {
  188. /* assume we want to r/w real data by default */
  189. ioaddr += MEM_STNAND_DATA;
  190. }
  191. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  192. if (cmd != NAND_CMD_NONE) {
  193. __raw_writeb(cmd, this->IO_ADDR_W);
  194. wmb();
  195. }
  196. }
  197. static int au1200_nand_device_ready(struct mtd_info *mtd)
  198. {
  199. return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
  200. }
  201. static struct mtd_partition db1200_nand_parts[] = {
  202. {
  203. .name = "NAND FS 0",
  204. .offset = 0,
  205. .size = 8 * 1024 * 1024,
  206. },
  207. {
  208. .name = "NAND FS 1",
  209. .offset = MTDPART_OFS_APPEND,
  210. .size = MTDPART_SIZ_FULL
  211. },
  212. };
  213. struct platform_nand_data db1200_nand_platdata = {
  214. .chip = {
  215. .nr_chips = 1,
  216. .chip_offset = 0,
  217. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  218. .partitions = db1200_nand_parts,
  219. .chip_delay = 20,
  220. },
  221. .ctrl = {
  222. .dev_ready = au1200_nand_device_ready,
  223. .cmd_ctrl = au1200_nand_cmd_ctrl,
  224. },
  225. };
  226. static struct resource db1200_nand_res[] = {
  227. [0] = {
  228. .start = DB1200_NAND_PHYS_ADDR,
  229. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  230. .flags = IORESOURCE_MEM,
  231. },
  232. };
  233. static struct platform_device db1200_nand_dev = {
  234. .name = "gen_nand",
  235. .num_resources = ARRAY_SIZE(db1200_nand_res),
  236. .resource = db1200_nand_res,
  237. .id = -1,
  238. .dev = {
  239. .platform_data = &db1200_nand_platdata,
  240. }
  241. };
  242. /**********************************************************************/
  243. static struct smc91x_platdata db1200_eth_data = {
  244. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  245. .leda = RPC_LED_100_10,
  246. .ledb = RPC_LED_TX_RX,
  247. };
  248. static struct resource db1200_eth_res[] = {
  249. [0] = {
  250. .start = DB1200_ETH_PHYS_ADDR,
  251. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  252. .flags = IORESOURCE_MEM,
  253. },
  254. [1] = {
  255. .start = DB1200_ETH_INT,
  256. .end = DB1200_ETH_INT,
  257. .flags = IORESOURCE_IRQ,
  258. },
  259. };
  260. static struct platform_device db1200_eth_dev = {
  261. .dev = {
  262. .platform_data = &db1200_eth_data,
  263. },
  264. .name = "smc91x",
  265. .id = -1,
  266. .num_resources = ARRAY_SIZE(db1200_eth_res),
  267. .resource = db1200_eth_res,
  268. };
  269. /**********************************************************************/
  270. static struct pata_platform_info db1200_ide_info = {
  271. .ioport_shift = DB1200_IDE_REG_SHIFT,
  272. };
  273. #define IDE_ALT_START (14 << DB1200_IDE_REG_SHIFT)
  274. static struct resource db1200_ide_res[] = {
  275. [0] = {
  276. .start = DB1200_IDE_PHYS_ADDR,
  277. .end = DB1200_IDE_PHYS_ADDR + IDE_ALT_START - 1,
  278. .flags = IORESOURCE_MEM,
  279. },
  280. [1] = {
  281. .start = DB1200_IDE_PHYS_ADDR + IDE_ALT_START,
  282. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. [2] = {
  286. .start = DB1200_IDE_INT,
  287. .end = DB1200_IDE_INT,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. };
  291. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  292. static struct platform_device db1200_ide_dev = {
  293. .name = "pata_platform",
  294. .id = 0,
  295. .dev = {
  296. .dma_mask = &au1200_ide_dmamask,
  297. .coherent_dma_mask = DMA_BIT_MASK(32),
  298. .platform_data = &db1200_ide_info,
  299. },
  300. .num_resources = ARRAY_SIZE(db1200_ide_res),
  301. .resource = db1200_ide_res,
  302. };
  303. /**********************************************************************/
  304. /* SD carddetects: they're supposed to be edge-triggered, but ack
  305. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  306. * is disabled and its counterpart enabled. The 200ms timeout is
  307. * because the carddetect usually triggers twice, after debounce.
  308. */
  309. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  310. {
  311. disable_irq_nosync(irq);
  312. return IRQ_WAKE_THREAD;
  313. }
  314. static irqreturn_t db1200_mmc_cdfn(int irq, void *ptr)
  315. {
  316. void (*mmc_cd)(struct mmc_host *, unsigned long);
  317. /* link against CONFIG_MMC=m */
  318. mmc_cd = symbol_get(mmc_detect_change);
  319. if (mmc_cd) {
  320. mmc_cd(ptr, msecs_to_jiffies(200));
  321. symbol_put(mmc_detect_change);
  322. }
  323. msleep(100); /* debounce */
  324. if (irq == DB1200_SD0_INSERT_INT)
  325. enable_irq(DB1200_SD0_EJECT_INT);
  326. else
  327. enable_irq(DB1200_SD0_INSERT_INT);
  328. return IRQ_HANDLED;
  329. }
  330. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  331. {
  332. int ret;
  333. if (en) {
  334. ret = request_threaded_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  335. db1200_mmc_cdfn, 0, "sd_insert", mmc_host);
  336. if (ret)
  337. goto out;
  338. ret = request_threaded_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  339. db1200_mmc_cdfn, 0, "sd_eject", mmc_host);
  340. if (ret) {
  341. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  342. goto out;
  343. }
  344. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  345. enable_irq(DB1200_SD0_EJECT_INT);
  346. else
  347. enable_irq(DB1200_SD0_INSERT_INT);
  348. } else {
  349. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  350. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  351. }
  352. ret = 0;
  353. out:
  354. return ret;
  355. }
  356. static void db1200_mmc_set_power(void *mmc_host, int state)
  357. {
  358. if (state) {
  359. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  360. msleep(400); /* stabilization time */
  361. } else
  362. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  363. }
  364. static int db1200_mmc_card_readonly(void *mmc_host)
  365. {
  366. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  367. }
  368. static int db1200_mmc_card_inserted(void *mmc_host)
  369. {
  370. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  371. }
  372. static void db1200_mmcled_set(struct led_classdev *led,
  373. enum led_brightness brightness)
  374. {
  375. if (brightness != LED_OFF)
  376. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  377. else
  378. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  379. }
  380. static struct led_classdev db1200_mmc_led = {
  381. .brightness_set = db1200_mmcled_set,
  382. };
  383. /* -- */
  384. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  385. {
  386. disable_irq_nosync(irq);
  387. return IRQ_WAKE_THREAD;
  388. }
  389. static irqreturn_t pb1200_mmc1_cdfn(int irq, void *ptr)
  390. {
  391. void (*mmc_cd)(struct mmc_host *, unsigned long);
  392. /* link against CONFIG_MMC=m */
  393. mmc_cd = symbol_get(mmc_detect_change);
  394. if (mmc_cd) {
  395. mmc_cd(ptr, msecs_to_jiffies(200));
  396. symbol_put(mmc_detect_change);
  397. }
  398. msleep(100); /* debounce */
  399. if (irq == PB1200_SD1_INSERT_INT)
  400. enable_irq(PB1200_SD1_EJECT_INT);
  401. else
  402. enable_irq(PB1200_SD1_INSERT_INT);
  403. return IRQ_HANDLED;
  404. }
  405. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  406. {
  407. int ret;
  408. if (en) {
  409. ret = request_threaded_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd,
  410. pb1200_mmc1_cdfn, 0, "sd1_insert", mmc_host);
  411. if (ret)
  412. goto out;
  413. ret = request_threaded_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd,
  414. pb1200_mmc1_cdfn, 0, "sd1_eject", mmc_host);
  415. if (ret) {
  416. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  417. goto out;
  418. }
  419. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  420. enable_irq(PB1200_SD1_EJECT_INT);
  421. else
  422. enable_irq(PB1200_SD1_INSERT_INT);
  423. } else {
  424. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  425. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  426. }
  427. ret = 0;
  428. out:
  429. return ret;
  430. }
  431. static void pb1200_mmc1led_set(struct led_classdev *led,
  432. enum led_brightness brightness)
  433. {
  434. if (brightness != LED_OFF)
  435. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  436. else
  437. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  438. }
  439. static struct led_classdev pb1200_mmc1_led = {
  440. .brightness_set = pb1200_mmc1led_set,
  441. };
  442. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  443. {
  444. if (state) {
  445. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  446. msleep(400); /* stabilization time */
  447. } else
  448. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  449. }
  450. static int pb1200_mmc1_card_readonly(void *mmc_host)
  451. {
  452. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  453. }
  454. static int pb1200_mmc1_card_inserted(void *mmc_host)
  455. {
  456. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  457. }
  458. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  459. [0] = {
  460. .cd_setup = db1200_mmc_cd_setup,
  461. .set_power = db1200_mmc_set_power,
  462. .card_inserted = db1200_mmc_card_inserted,
  463. .card_readonly = db1200_mmc_card_readonly,
  464. .led = &db1200_mmc_led,
  465. },
  466. [1] = {
  467. .cd_setup = pb1200_mmc1_cd_setup,
  468. .set_power = pb1200_mmc1_set_power,
  469. .card_inserted = pb1200_mmc1_card_inserted,
  470. .card_readonly = pb1200_mmc1_card_readonly,
  471. .led = &pb1200_mmc1_led,
  472. },
  473. };
  474. static struct resource au1200_mmc0_resources[] = {
  475. [0] = {
  476. .start = AU1100_SD0_PHYS_ADDR,
  477. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  478. .flags = IORESOURCE_MEM,
  479. },
  480. [1] = {
  481. .start = AU1200_SD_INT,
  482. .end = AU1200_SD_INT,
  483. .flags = IORESOURCE_IRQ,
  484. },
  485. [2] = {
  486. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  487. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  488. .flags = IORESOURCE_DMA,
  489. },
  490. [3] = {
  491. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  492. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  493. .flags = IORESOURCE_DMA,
  494. }
  495. };
  496. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  497. static struct platform_device db1200_mmc0_dev = {
  498. .name = "au1xxx-mmc",
  499. .id = 0,
  500. .dev = {
  501. .dma_mask = &au1xxx_mmc_dmamask,
  502. .coherent_dma_mask = DMA_BIT_MASK(32),
  503. .platform_data = &db1200_mmc_platdata[0],
  504. },
  505. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  506. .resource = au1200_mmc0_resources,
  507. };
  508. static struct resource au1200_mmc1_res[] = {
  509. [0] = {
  510. .start = AU1100_SD1_PHYS_ADDR,
  511. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  512. .flags = IORESOURCE_MEM,
  513. },
  514. [1] = {
  515. .start = AU1200_SD_INT,
  516. .end = AU1200_SD_INT,
  517. .flags = IORESOURCE_IRQ,
  518. },
  519. [2] = {
  520. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  521. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  522. .flags = IORESOURCE_DMA,
  523. },
  524. [3] = {
  525. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  526. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  527. .flags = IORESOURCE_DMA,
  528. }
  529. };
  530. static struct platform_device pb1200_mmc1_dev = {
  531. .name = "au1xxx-mmc",
  532. .id = 1,
  533. .dev = {
  534. .dma_mask = &au1xxx_mmc_dmamask,
  535. .coherent_dma_mask = DMA_BIT_MASK(32),
  536. .platform_data = &db1200_mmc_platdata[1],
  537. },
  538. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  539. .resource = au1200_mmc1_res,
  540. };
  541. /**********************************************************************/
  542. static int db1200fb_panel_index(void)
  543. {
  544. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  545. }
  546. static int db1200fb_panel_init(void)
  547. {
  548. /* Apply power */
  549. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  550. BCSR_BOARD_LCDBL);
  551. return 0;
  552. }
  553. static int db1200fb_panel_shutdown(void)
  554. {
  555. /* Remove power */
  556. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  557. BCSR_BOARD_LCDBL, 0);
  558. return 0;
  559. }
  560. static struct au1200fb_platdata db1200fb_pd = {
  561. .panel_index = db1200fb_panel_index,
  562. .panel_init = db1200fb_panel_init,
  563. .panel_shutdown = db1200fb_panel_shutdown,
  564. };
  565. static struct resource au1200_lcd_res[] = {
  566. [0] = {
  567. .start = AU1200_LCD_PHYS_ADDR,
  568. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  569. .flags = IORESOURCE_MEM,
  570. },
  571. [1] = {
  572. .start = AU1200_LCD_INT,
  573. .end = AU1200_LCD_INT,
  574. .flags = IORESOURCE_IRQ,
  575. }
  576. };
  577. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  578. static struct platform_device au1200_lcd_dev = {
  579. .name = "au1200-lcd",
  580. .id = 0,
  581. .dev = {
  582. .dma_mask = &au1200_lcd_dmamask,
  583. .coherent_dma_mask = DMA_BIT_MASK(32),
  584. .platform_data = &db1200fb_pd,
  585. },
  586. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  587. .resource = au1200_lcd_res,
  588. };
  589. /**********************************************************************/
  590. static struct resource au1200_psc0_res[] = {
  591. [0] = {
  592. .start = AU1550_PSC0_PHYS_ADDR,
  593. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  594. .flags = IORESOURCE_MEM,
  595. },
  596. [1] = {
  597. .start = AU1200_PSC0_INT,
  598. .end = AU1200_PSC0_INT,
  599. .flags = IORESOURCE_IRQ,
  600. },
  601. [2] = {
  602. .start = AU1200_DSCR_CMD0_PSC0_TX,
  603. .end = AU1200_DSCR_CMD0_PSC0_TX,
  604. .flags = IORESOURCE_DMA,
  605. },
  606. [3] = {
  607. .start = AU1200_DSCR_CMD0_PSC0_RX,
  608. .end = AU1200_DSCR_CMD0_PSC0_RX,
  609. .flags = IORESOURCE_DMA,
  610. },
  611. };
  612. static struct platform_device db1200_i2c_dev = {
  613. .name = "au1xpsc_smbus",
  614. .id = 0, /* bus number */
  615. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  616. .resource = au1200_psc0_res,
  617. };
  618. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  619. {
  620. if (cs)
  621. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  622. else
  623. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  624. }
  625. static struct au1550_spi_info db1200_spi_platdata = {
  626. .mainclk_hz = 50000000, /* PSC0 clock */
  627. .num_chipselect = 2,
  628. .activate_cs = db1200_spi_cs_en,
  629. };
  630. static u64 spi_dmamask = DMA_BIT_MASK(32);
  631. static struct platform_device db1200_spi_dev = {
  632. .dev = {
  633. .dma_mask = &spi_dmamask,
  634. .coherent_dma_mask = DMA_BIT_MASK(32),
  635. .platform_data = &db1200_spi_platdata,
  636. },
  637. .name = "au1550-spi",
  638. .id = 0, /* bus number */
  639. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  640. .resource = au1200_psc0_res,
  641. };
  642. static struct resource au1200_psc1_res[] = {
  643. [0] = {
  644. .start = AU1550_PSC1_PHYS_ADDR,
  645. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  646. .flags = IORESOURCE_MEM,
  647. },
  648. [1] = {
  649. .start = AU1200_PSC1_INT,
  650. .end = AU1200_PSC1_INT,
  651. .flags = IORESOURCE_IRQ,
  652. },
  653. [2] = {
  654. .start = AU1200_DSCR_CMD0_PSC1_TX,
  655. .end = AU1200_DSCR_CMD0_PSC1_TX,
  656. .flags = IORESOURCE_DMA,
  657. },
  658. [3] = {
  659. .start = AU1200_DSCR_CMD0_PSC1_RX,
  660. .end = AU1200_DSCR_CMD0_PSC1_RX,
  661. .flags = IORESOURCE_DMA,
  662. },
  663. };
  664. /* AC97 or I2S device */
  665. static struct platform_device db1200_audio_dev = {
  666. /* name assigned later based on switch setting */
  667. .id = 1, /* PSC ID */
  668. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  669. .resource = au1200_psc1_res,
  670. };
  671. /* DB1200 ASoC card device */
  672. static struct platform_device db1200_sound_dev = {
  673. /* name assigned later based on switch setting */
  674. .id = 1, /* PSC ID */
  675. };
  676. static struct platform_device db1200_stac_dev = {
  677. .name = "ac97-codec",
  678. .id = 1, /* on PSC1 */
  679. };
  680. static struct platform_device db1200_audiodma_dev = {
  681. .name = "au1xpsc-pcm",
  682. .id = 1, /* PSC ID */
  683. };
  684. static struct platform_device *db1200_devs[] __initdata = {
  685. NULL, /* PSC0, selected by S6.8 */
  686. &db1200_ide_dev,
  687. &db1200_mmc0_dev,
  688. &au1200_lcd_dev,
  689. &db1200_eth_dev,
  690. &db1200_nand_dev,
  691. &db1200_audiodma_dev,
  692. &db1200_audio_dev,
  693. &db1200_stac_dev,
  694. &db1200_sound_dev,
  695. };
  696. static struct platform_device *pb1200_devs[] __initdata = {
  697. &pb1200_mmc1_dev,
  698. };
  699. /* Some peripheral base addresses differ on the PB1200 */
  700. static int __init pb1200_res_fixup(void)
  701. {
  702. /* CPLD Revs earlier than 4 cause problems */
  703. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  704. printk(KERN_ERR "WARNING!!!\n");
  705. printk(KERN_ERR "WARNING!!!\n");
  706. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  707. printk(KERN_ERR "the board updated to latest revisions.\n");
  708. printk(KERN_ERR "This software will not work reliably\n");
  709. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  710. printk(KERN_ERR "WARNING!!!\n");
  711. printk(KERN_ERR "WARNING!!!\n");
  712. return 1;
  713. }
  714. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  715. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  716. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  717. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  718. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  719. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  720. return 0;
  721. }
  722. int __init db1200_dev_setup(void)
  723. {
  724. unsigned long pfc;
  725. unsigned short sw;
  726. int swapped, bid;
  727. struct clk *c;
  728. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  729. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  730. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  731. if (pb1200_res_fixup())
  732. return -ENODEV;
  733. }
  734. /* GPIO7 is low-level triggered CPLD cascade */
  735. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  736. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  737. /* SMBus/SPI on PSC0, Audio on PSC1 */
  738. pfc = alchemy_rdsys(AU1000_SYS_PINFUNC);
  739. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  740. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  741. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  742. alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
  743. /* get 50MHz for I2C driver on PSC0 */
  744. c = clk_get(NULL, "psc0_intclk");
  745. if (!IS_ERR(c)) {
  746. pfc = clk_round_rate(c, 50000000);
  747. if ((pfc < 1) || (abs(50000000 - pfc) > 2500000))
  748. pr_warn("DB1200: cant get I2C close to 50MHz\n");
  749. else
  750. clk_set_rate(c, pfc);
  751. clk_prepare_enable(c);
  752. clk_put(c);
  753. }
  754. /* insert/eject pairs: one of both is always screaming. To avoid
  755. * issues they must not be automatically enabled when initially
  756. * requested.
  757. */
  758. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  759. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  760. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  761. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  762. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  763. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  764. i2c_register_board_info(0, db1200_i2c_devs,
  765. ARRAY_SIZE(db1200_i2c_devs));
  766. spi_register_board_info(db1200_spi_devs,
  767. ARRAY_SIZE(db1200_i2c_devs));
  768. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  769. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  770. * or S12 on the PB1200.
  771. */
  772. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  773. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  774. * allow to free it without crippling the SPI interface).
  775. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  776. * it as an input pin which is pulled high on the boards).
  777. */
  778. pfc = alchemy_rdsys(AU1000_SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  779. /* switch off OTG VBUS supply */
  780. gpio_request(215, "otg-vbus");
  781. gpio_direction_output(215, 1);
  782. printk(KERN_INFO "%s device configuration:\n", get_system_type());
  783. sw = bcsr_read(BCSR_SWITCHES);
  784. if (sw & BCSR_SWITCHES_DIP_8) {
  785. db1200_devs[0] = &db1200_i2c_dev;
  786. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  787. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  788. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  789. printk(KERN_INFO " OTG port VBUS supply available!\n");
  790. } else {
  791. db1200_devs[0] = &db1200_spi_dev;
  792. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  793. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  794. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  795. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  796. }
  797. alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
  798. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  799. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  800. */
  801. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  802. if (sw == BCSR_SWITCHES_DIP_8) {
  803. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  804. db1200_audio_dev.name = "au1xpsc_i2s";
  805. db1200_sound_dev.name = "db1200-i2s";
  806. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  807. } else {
  808. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  809. db1200_audio_dev.name = "au1xpsc_ac97";
  810. db1200_sound_dev.name = "db1200-ac97";
  811. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  812. }
  813. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  814. __raw_writel(PSC_SEL_CLK_SERCLK,
  815. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  816. wmb();
  817. db1x_register_pcmcia_socket(
  818. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  819. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  820. AU1000_PCMCIA_MEM_PHYS_ADDR,
  821. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  822. AU1000_PCMCIA_IO_PHYS_ADDR,
  823. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  824. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  825. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  826. db1x_register_pcmcia_socket(
  827. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  828. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  829. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  830. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  831. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  832. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  833. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  834. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  835. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  836. db1x_register_norflash(64 << 20, 2, swapped);
  837. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  838. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  839. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  840. (bid == BCSR_WHOAMI_PB1200_DDR2))
  841. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  842. return 0;
  843. }