sstep.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <linux/uaccess.h>
  18. #include <asm/cpu_has_feature.h>
  19. #include <asm/cputable.h>
  20. extern char system_call_common[];
  21. #ifdef CONFIG_PPC64
  22. /* Bits in SRR1 that are copied from MSR */
  23. #define MSR_MASK 0xffffffff87c0ffffUL
  24. #else
  25. #define MSR_MASK 0x87c0ffff
  26. #endif
  27. /* Bits in XER */
  28. #define XER_SO 0x80000000U
  29. #define XER_OV 0x40000000U
  30. #define XER_CA 0x20000000U
  31. #ifdef CONFIG_PPC_FPU
  32. /*
  33. * Functions in ldstfp.S
  34. */
  35. extern int do_lfs(int rn, unsigned long ea);
  36. extern int do_lfd(int rn, unsigned long ea);
  37. extern int do_stfs(int rn, unsigned long ea);
  38. extern int do_stfd(int rn, unsigned long ea);
  39. extern int do_lvx(int rn, unsigned long ea);
  40. extern int do_stvx(int rn, unsigned long ea);
  41. extern int do_lxvd2x(int rn, unsigned long ea);
  42. extern int do_stxvd2x(int rn, unsigned long ea);
  43. #endif
  44. /*
  45. * Emulate the truncation of 64 bit values in 32-bit mode.
  46. */
  47. static nokprobe_inline unsigned long truncate_if_32bit(unsigned long msr,
  48. unsigned long val)
  49. {
  50. #ifdef __powerpc64__
  51. if ((msr & MSR_64BIT) == 0)
  52. val &= 0xffffffffUL;
  53. #endif
  54. return val;
  55. }
  56. /*
  57. * Determine whether a conditional branch instruction would branch.
  58. */
  59. static nokprobe_inline int branch_taken(unsigned int instr, struct pt_regs *regs)
  60. {
  61. unsigned int bo = (instr >> 21) & 0x1f;
  62. unsigned int bi;
  63. if ((bo & 4) == 0) {
  64. /* decrement counter */
  65. --regs->ctr;
  66. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  67. return 0;
  68. }
  69. if ((bo & 0x10) == 0) {
  70. /* check bit from CR */
  71. bi = (instr >> 16) & 0x1f;
  72. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  73. return 0;
  74. }
  75. return 1;
  76. }
  77. static nokprobe_inline long address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  78. {
  79. if (!user_mode(regs))
  80. return 1;
  81. return __access_ok(ea, nb, USER_DS);
  82. }
  83. /*
  84. * Calculate effective address for a D-form instruction
  85. */
  86. static nokprobe_inline unsigned long dform_ea(unsigned int instr, struct pt_regs *regs)
  87. {
  88. int ra;
  89. unsigned long ea;
  90. ra = (instr >> 16) & 0x1f;
  91. ea = (signed short) instr; /* sign-extend */
  92. if (ra)
  93. ea += regs->gpr[ra];
  94. return truncate_if_32bit(regs->msr, ea);
  95. }
  96. #ifdef __powerpc64__
  97. /*
  98. * Calculate effective address for a DS-form instruction
  99. */
  100. static nokprobe_inline unsigned long dsform_ea(unsigned int instr, struct pt_regs *regs)
  101. {
  102. int ra;
  103. unsigned long ea;
  104. ra = (instr >> 16) & 0x1f;
  105. ea = (signed short) (instr & ~3); /* sign-extend */
  106. if (ra)
  107. ea += regs->gpr[ra];
  108. return truncate_if_32bit(regs->msr, ea);
  109. }
  110. #endif /* __powerpc64 */
  111. /*
  112. * Calculate effective address for an X-form instruction
  113. */
  114. static nokprobe_inline unsigned long xform_ea(unsigned int instr,
  115. struct pt_regs *regs)
  116. {
  117. int ra, rb;
  118. unsigned long ea;
  119. ra = (instr >> 16) & 0x1f;
  120. rb = (instr >> 11) & 0x1f;
  121. ea = regs->gpr[rb];
  122. if (ra)
  123. ea += regs->gpr[ra];
  124. return truncate_if_32bit(regs->msr, ea);
  125. }
  126. /*
  127. * Return the largest power of 2, not greater than sizeof(unsigned long),
  128. * such that x is a multiple of it.
  129. */
  130. static nokprobe_inline unsigned long max_align(unsigned long x)
  131. {
  132. x |= sizeof(unsigned long);
  133. return x & -x; /* isolates rightmost bit */
  134. }
  135. static nokprobe_inline unsigned long byterev_2(unsigned long x)
  136. {
  137. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  138. }
  139. static nokprobe_inline unsigned long byterev_4(unsigned long x)
  140. {
  141. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  142. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  143. }
  144. #ifdef __powerpc64__
  145. static nokprobe_inline unsigned long byterev_8(unsigned long x)
  146. {
  147. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  148. }
  149. #endif
  150. static nokprobe_inline int read_mem_aligned(unsigned long *dest,
  151. unsigned long ea, int nb)
  152. {
  153. int err = 0;
  154. unsigned long x = 0;
  155. switch (nb) {
  156. case 1:
  157. err = __get_user(x, (unsigned char __user *) ea);
  158. break;
  159. case 2:
  160. err = __get_user(x, (unsigned short __user *) ea);
  161. break;
  162. case 4:
  163. err = __get_user(x, (unsigned int __user *) ea);
  164. break;
  165. #ifdef __powerpc64__
  166. case 8:
  167. err = __get_user(x, (unsigned long __user *) ea);
  168. break;
  169. #endif
  170. }
  171. if (!err)
  172. *dest = x;
  173. return err;
  174. }
  175. static nokprobe_inline int read_mem_unaligned(unsigned long *dest,
  176. unsigned long ea, int nb, struct pt_regs *regs)
  177. {
  178. int err;
  179. unsigned long x, b, c;
  180. #ifdef __LITTLE_ENDIAN__
  181. int len = nb; /* save a copy of the length for byte reversal */
  182. #endif
  183. /* unaligned, do this in pieces */
  184. x = 0;
  185. for (; nb > 0; nb -= c) {
  186. #ifdef __LITTLE_ENDIAN__
  187. c = 1;
  188. #endif
  189. #ifdef __BIG_ENDIAN__
  190. c = max_align(ea);
  191. #endif
  192. if (c > nb)
  193. c = max_align(nb);
  194. err = read_mem_aligned(&b, ea, c);
  195. if (err)
  196. return err;
  197. x = (x << (8 * c)) + b;
  198. ea += c;
  199. }
  200. #ifdef __LITTLE_ENDIAN__
  201. switch (len) {
  202. case 2:
  203. *dest = byterev_2(x);
  204. break;
  205. case 4:
  206. *dest = byterev_4(x);
  207. break;
  208. #ifdef __powerpc64__
  209. case 8:
  210. *dest = byterev_8(x);
  211. break;
  212. #endif
  213. }
  214. #endif
  215. #ifdef __BIG_ENDIAN__
  216. *dest = x;
  217. #endif
  218. return 0;
  219. }
  220. /*
  221. * Read memory at address ea for nb bytes, return 0 for success
  222. * or -EFAULT if an error occurred.
  223. */
  224. static int read_mem(unsigned long *dest, unsigned long ea, int nb,
  225. struct pt_regs *regs)
  226. {
  227. if (!address_ok(regs, ea, nb))
  228. return -EFAULT;
  229. if ((ea & (nb - 1)) == 0)
  230. return read_mem_aligned(dest, ea, nb);
  231. return read_mem_unaligned(dest, ea, nb, regs);
  232. }
  233. NOKPROBE_SYMBOL(read_mem);
  234. static nokprobe_inline int write_mem_aligned(unsigned long val,
  235. unsigned long ea, int nb)
  236. {
  237. int err = 0;
  238. switch (nb) {
  239. case 1:
  240. err = __put_user(val, (unsigned char __user *) ea);
  241. break;
  242. case 2:
  243. err = __put_user(val, (unsigned short __user *) ea);
  244. break;
  245. case 4:
  246. err = __put_user(val, (unsigned int __user *) ea);
  247. break;
  248. #ifdef __powerpc64__
  249. case 8:
  250. err = __put_user(val, (unsigned long __user *) ea);
  251. break;
  252. #endif
  253. }
  254. return err;
  255. }
  256. static nokprobe_inline int write_mem_unaligned(unsigned long val,
  257. unsigned long ea, int nb, struct pt_regs *regs)
  258. {
  259. int err;
  260. unsigned long c;
  261. #ifdef __LITTLE_ENDIAN__
  262. switch (nb) {
  263. case 2:
  264. val = byterev_2(val);
  265. break;
  266. case 4:
  267. val = byterev_4(val);
  268. break;
  269. #ifdef __powerpc64__
  270. case 8:
  271. val = byterev_8(val);
  272. break;
  273. #endif
  274. }
  275. #endif
  276. /* unaligned or little-endian, do this in pieces */
  277. for (; nb > 0; nb -= c) {
  278. #ifdef __LITTLE_ENDIAN__
  279. c = 1;
  280. #endif
  281. #ifdef __BIG_ENDIAN__
  282. c = max_align(ea);
  283. #endif
  284. if (c > nb)
  285. c = max_align(nb);
  286. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  287. if (err)
  288. return err;
  289. ea += c;
  290. }
  291. return 0;
  292. }
  293. /*
  294. * Write memory at address ea for nb bytes, return 0 for success
  295. * or -EFAULT if an error occurred.
  296. */
  297. static int write_mem(unsigned long val, unsigned long ea, int nb,
  298. struct pt_regs *regs)
  299. {
  300. if (!address_ok(regs, ea, nb))
  301. return -EFAULT;
  302. if ((ea & (nb - 1)) == 0)
  303. return write_mem_aligned(val, ea, nb);
  304. return write_mem_unaligned(val, ea, nb, regs);
  305. }
  306. NOKPROBE_SYMBOL(write_mem);
  307. #ifdef CONFIG_PPC_FPU
  308. /*
  309. * Check the address and alignment, and call func to do the actual
  310. * load or store.
  311. */
  312. static int do_fp_load(int rn, int (*func)(int, unsigned long),
  313. unsigned long ea, int nb,
  314. struct pt_regs *regs)
  315. {
  316. int err;
  317. union {
  318. double dbl;
  319. unsigned long ul[2];
  320. struct {
  321. #ifdef __BIG_ENDIAN__
  322. unsigned _pad_;
  323. unsigned word;
  324. #endif
  325. #ifdef __LITTLE_ENDIAN__
  326. unsigned word;
  327. unsigned _pad_;
  328. #endif
  329. } single;
  330. } data;
  331. unsigned long ptr;
  332. if (!address_ok(regs, ea, nb))
  333. return -EFAULT;
  334. if ((ea & 3) == 0)
  335. return (*func)(rn, ea);
  336. ptr = (unsigned long) &data.ul;
  337. if (sizeof(unsigned long) == 8 || nb == 4) {
  338. err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
  339. if (nb == 4)
  340. ptr = (unsigned long)&(data.single.word);
  341. } else {
  342. /* reading a double on 32-bit */
  343. err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
  344. if (!err)
  345. err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
  346. }
  347. if (err)
  348. return err;
  349. return (*func)(rn, ptr);
  350. }
  351. NOKPROBE_SYMBOL(do_fp_load);
  352. static int do_fp_store(int rn, int (*func)(int, unsigned long),
  353. unsigned long ea, int nb,
  354. struct pt_regs *regs)
  355. {
  356. int err;
  357. union {
  358. double dbl;
  359. unsigned long ul[2];
  360. struct {
  361. #ifdef __BIG_ENDIAN__
  362. unsigned _pad_;
  363. unsigned word;
  364. #endif
  365. #ifdef __LITTLE_ENDIAN__
  366. unsigned word;
  367. unsigned _pad_;
  368. #endif
  369. } single;
  370. } data;
  371. unsigned long ptr;
  372. if (!address_ok(regs, ea, nb))
  373. return -EFAULT;
  374. if ((ea & 3) == 0)
  375. return (*func)(rn, ea);
  376. ptr = (unsigned long) &data.ul[0];
  377. if (sizeof(unsigned long) == 8 || nb == 4) {
  378. if (nb == 4)
  379. ptr = (unsigned long)&(data.single.word);
  380. err = (*func)(rn, ptr);
  381. if (err)
  382. return err;
  383. err = write_mem_unaligned(data.ul[0], ea, nb, regs);
  384. } else {
  385. /* writing a double on 32-bit */
  386. err = (*func)(rn, ptr);
  387. if (err)
  388. return err;
  389. err = write_mem_unaligned(data.ul[0], ea, 4, regs);
  390. if (!err)
  391. err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
  392. }
  393. return err;
  394. }
  395. NOKPROBE_SYMBOL(do_fp_store);
  396. #endif
  397. #ifdef CONFIG_ALTIVEC
  398. /* For Altivec/VMX, no need to worry about alignment */
  399. static nokprobe_inline int do_vec_load(int rn, int (*func)(int, unsigned long),
  400. unsigned long ea, struct pt_regs *regs)
  401. {
  402. if (!address_ok(regs, ea & ~0xfUL, 16))
  403. return -EFAULT;
  404. return (*func)(rn, ea);
  405. }
  406. static nokprobe_inline int do_vec_store(int rn, int (*func)(int, unsigned long),
  407. unsigned long ea, struct pt_regs *regs)
  408. {
  409. if (!address_ok(regs, ea & ~0xfUL, 16))
  410. return -EFAULT;
  411. return (*func)(rn, ea);
  412. }
  413. #endif /* CONFIG_ALTIVEC */
  414. #ifdef CONFIG_VSX
  415. static nokprobe_inline int do_vsx_load(int rn, int (*func)(int, unsigned long),
  416. unsigned long ea, struct pt_regs *regs)
  417. {
  418. int err;
  419. unsigned long val[2];
  420. if (!address_ok(regs, ea, 16))
  421. return -EFAULT;
  422. if ((ea & 3) == 0)
  423. return (*func)(rn, ea);
  424. err = read_mem_unaligned(&val[0], ea, 8, regs);
  425. if (!err)
  426. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  427. if (!err)
  428. err = (*func)(rn, (unsigned long) &val[0]);
  429. return err;
  430. }
  431. static nokprobe_inline int do_vsx_store(int rn, int (*func)(int, unsigned long),
  432. unsigned long ea, struct pt_regs *regs)
  433. {
  434. int err;
  435. unsigned long val[2];
  436. if (!address_ok(regs, ea, 16))
  437. return -EFAULT;
  438. if ((ea & 3) == 0)
  439. return (*func)(rn, ea);
  440. err = (*func)(rn, (unsigned long) &val[0]);
  441. if (err)
  442. return err;
  443. err = write_mem_unaligned(val[0], ea, 8, regs);
  444. if (!err)
  445. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  446. return err;
  447. }
  448. #endif /* CONFIG_VSX */
  449. #define __put_user_asmx(x, addr, err, op, cr) \
  450. __asm__ __volatile__( \
  451. "1: " op " %2,0,%3\n" \
  452. " mfcr %1\n" \
  453. "2:\n" \
  454. ".section .fixup,\"ax\"\n" \
  455. "3: li %0,%4\n" \
  456. " b 2b\n" \
  457. ".previous\n" \
  458. EX_TABLE(1b, 3b) \
  459. : "=r" (err), "=r" (cr) \
  460. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  461. #define __get_user_asmx(x, addr, err, op) \
  462. __asm__ __volatile__( \
  463. "1: "op" %1,0,%2\n" \
  464. "2:\n" \
  465. ".section .fixup,\"ax\"\n" \
  466. "3: li %0,%3\n" \
  467. " b 2b\n" \
  468. ".previous\n" \
  469. EX_TABLE(1b, 3b) \
  470. : "=r" (err), "=r" (x) \
  471. : "r" (addr), "i" (-EFAULT), "0" (err))
  472. #define __cacheop_user_asmx(addr, err, op) \
  473. __asm__ __volatile__( \
  474. "1: "op" 0,%1\n" \
  475. "2:\n" \
  476. ".section .fixup,\"ax\"\n" \
  477. "3: li %0,%3\n" \
  478. " b 2b\n" \
  479. ".previous\n" \
  480. EX_TABLE(1b, 3b) \
  481. : "=r" (err) \
  482. : "r" (addr), "i" (-EFAULT), "0" (err))
  483. static nokprobe_inline void set_cr0(struct pt_regs *regs, int rd)
  484. {
  485. long val = regs->gpr[rd];
  486. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  487. #ifdef __powerpc64__
  488. if (!(regs->msr & MSR_64BIT))
  489. val = (int) val;
  490. #endif
  491. if (val < 0)
  492. regs->ccr |= 0x80000000;
  493. else if (val > 0)
  494. regs->ccr |= 0x40000000;
  495. else
  496. regs->ccr |= 0x20000000;
  497. }
  498. static nokprobe_inline void add_with_carry(struct pt_regs *regs, int rd,
  499. unsigned long val1, unsigned long val2,
  500. unsigned long carry_in)
  501. {
  502. unsigned long val = val1 + val2;
  503. if (carry_in)
  504. ++val;
  505. regs->gpr[rd] = val;
  506. #ifdef __powerpc64__
  507. if (!(regs->msr & MSR_64BIT)) {
  508. val = (unsigned int) val;
  509. val1 = (unsigned int) val1;
  510. }
  511. #endif
  512. if (val < val1 || (carry_in && val == val1))
  513. regs->xer |= XER_CA;
  514. else
  515. regs->xer &= ~XER_CA;
  516. }
  517. static nokprobe_inline void do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  518. int crfld)
  519. {
  520. unsigned int crval, shift;
  521. crval = (regs->xer >> 31) & 1; /* get SO bit */
  522. if (v1 < v2)
  523. crval |= 8;
  524. else if (v1 > v2)
  525. crval |= 4;
  526. else
  527. crval |= 2;
  528. shift = (7 - crfld) * 4;
  529. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  530. }
  531. static nokprobe_inline void do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  532. unsigned long v2, int crfld)
  533. {
  534. unsigned int crval, shift;
  535. crval = (regs->xer >> 31) & 1; /* get SO bit */
  536. if (v1 < v2)
  537. crval |= 8;
  538. else if (v1 > v2)
  539. crval |= 4;
  540. else
  541. crval |= 2;
  542. shift = (7 - crfld) * 4;
  543. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  544. }
  545. static nokprobe_inline int trap_compare(long v1, long v2)
  546. {
  547. int ret = 0;
  548. if (v1 < v2)
  549. ret |= 0x10;
  550. else if (v1 > v2)
  551. ret |= 0x08;
  552. else
  553. ret |= 0x04;
  554. if ((unsigned long)v1 < (unsigned long)v2)
  555. ret |= 0x02;
  556. else if ((unsigned long)v1 > (unsigned long)v2)
  557. ret |= 0x01;
  558. return ret;
  559. }
  560. /*
  561. * Elements of 32-bit rotate and mask instructions.
  562. */
  563. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  564. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  565. #ifdef __powerpc64__
  566. #define MASK64_L(mb) (~0UL >> (mb))
  567. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  568. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  569. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  570. #else
  571. #define DATA32(x) (x)
  572. #endif
  573. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  574. /*
  575. * Decode an instruction, and execute it if that can be done just by
  576. * modifying *regs (i.e. integer arithmetic and logical instructions,
  577. * branches, and barrier instructions).
  578. * Returns 1 if the instruction has been executed, or 0 if not.
  579. * Sets *op to indicate what the instruction does.
  580. */
  581. int analyse_instr(struct instruction_op *op, struct pt_regs *regs,
  582. unsigned int instr)
  583. {
  584. unsigned int opcode, ra, rb, rd, spr, u;
  585. unsigned long int imm;
  586. unsigned long int val, val2;
  587. unsigned int mb, me, sh;
  588. long ival;
  589. op->type = COMPUTE;
  590. opcode = instr >> 26;
  591. switch (opcode) {
  592. case 16: /* bc */
  593. op->type = BRANCH;
  594. imm = (signed short)(instr & 0xfffc);
  595. if ((instr & 2) == 0)
  596. imm += regs->nip;
  597. regs->nip += 4;
  598. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  599. if (instr & 1)
  600. regs->link = regs->nip;
  601. if (branch_taken(instr, regs))
  602. regs->nip = truncate_if_32bit(regs->msr, imm);
  603. return 1;
  604. #ifdef CONFIG_PPC64
  605. case 17: /* sc */
  606. if ((instr & 0xfe2) == 2)
  607. op->type = SYSCALL;
  608. else
  609. op->type = UNKNOWN;
  610. return 0;
  611. #endif
  612. case 18: /* b */
  613. op->type = BRANCH;
  614. imm = instr & 0x03fffffc;
  615. if (imm & 0x02000000)
  616. imm -= 0x04000000;
  617. if ((instr & 2) == 0)
  618. imm += regs->nip;
  619. if (instr & 1)
  620. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  621. imm = truncate_if_32bit(regs->msr, imm);
  622. regs->nip = imm;
  623. return 1;
  624. case 19:
  625. switch ((instr >> 1) & 0x3ff) {
  626. case 0: /* mcrf */
  627. rd = (instr >> 21) & 0x1c;
  628. ra = (instr >> 16) & 0x1c;
  629. val = (regs->ccr >> ra) & 0xf;
  630. regs->ccr = (regs->ccr & ~(0xfUL << rd)) | (val << rd);
  631. goto instr_done;
  632. case 16: /* bclr */
  633. case 528: /* bcctr */
  634. op->type = BRANCH;
  635. imm = (instr & 0x400)? regs->ctr: regs->link;
  636. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  637. imm = truncate_if_32bit(regs->msr, imm);
  638. if (instr & 1)
  639. regs->link = regs->nip;
  640. if (branch_taken(instr, regs))
  641. regs->nip = imm;
  642. return 1;
  643. case 18: /* rfid, scary */
  644. if (regs->msr & MSR_PR)
  645. goto priv;
  646. op->type = RFI;
  647. return 0;
  648. case 150: /* isync */
  649. op->type = BARRIER;
  650. isync();
  651. goto instr_done;
  652. case 33: /* crnor */
  653. case 129: /* crandc */
  654. case 193: /* crxor */
  655. case 225: /* crnand */
  656. case 257: /* crand */
  657. case 289: /* creqv */
  658. case 417: /* crorc */
  659. case 449: /* cror */
  660. ra = (instr >> 16) & 0x1f;
  661. rb = (instr >> 11) & 0x1f;
  662. rd = (instr >> 21) & 0x1f;
  663. ra = (regs->ccr >> (31 - ra)) & 1;
  664. rb = (regs->ccr >> (31 - rb)) & 1;
  665. val = (instr >> (6 + ra * 2 + rb)) & 1;
  666. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  667. (val << (31 - rd));
  668. goto instr_done;
  669. }
  670. break;
  671. case 31:
  672. switch ((instr >> 1) & 0x3ff) {
  673. case 598: /* sync */
  674. op->type = BARRIER;
  675. #ifdef __powerpc64__
  676. switch ((instr >> 21) & 3) {
  677. case 1: /* lwsync */
  678. asm volatile("lwsync" : : : "memory");
  679. goto instr_done;
  680. case 2: /* ptesync */
  681. asm volatile("ptesync" : : : "memory");
  682. goto instr_done;
  683. }
  684. #endif
  685. mb();
  686. goto instr_done;
  687. case 854: /* eieio */
  688. op->type = BARRIER;
  689. eieio();
  690. goto instr_done;
  691. }
  692. break;
  693. }
  694. /* Following cases refer to regs->gpr[], so we need all regs */
  695. if (!FULL_REGS(regs))
  696. return 0;
  697. rd = (instr >> 21) & 0x1f;
  698. ra = (instr >> 16) & 0x1f;
  699. rb = (instr >> 11) & 0x1f;
  700. switch (opcode) {
  701. #ifdef __powerpc64__
  702. case 2: /* tdi */
  703. if (rd & trap_compare(regs->gpr[ra], (short) instr))
  704. goto trap;
  705. goto instr_done;
  706. #endif
  707. case 3: /* twi */
  708. if (rd & trap_compare((int)regs->gpr[ra], (short) instr))
  709. goto trap;
  710. goto instr_done;
  711. case 7: /* mulli */
  712. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  713. goto instr_done;
  714. case 8: /* subfic */
  715. imm = (short) instr;
  716. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  717. goto instr_done;
  718. case 10: /* cmpli */
  719. imm = (unsigned short) instr;
  720. val = regs->gpr[ra];
  721. #ifdef __powerpc64__
  722. if ((rd & 1) == 0)
  723. val = (unsigned int) val;
  724. #endif
  725. do_cmp_unsigned(regs, val, imm, rd >> 2);
  726. goto instr_done;
  727. case 11: /* cmpi */
  728. imm = (short) instr;
  729. val = regs->gpr[ra];
  730. #ifdef __powerpc64__
  731. if ((rd & 1) == 0)
  732. val = (int) val;
  733. #endif
  734. do_cmp_signed(regs, val, imm, rd >> 2);
  735. goto instr_done;
  736. case 12: /* addic */
  737. imm = (short) instr;
  738. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  739. goto instr_done;
  740. case 13: /* addic. */
  741. imm = (short) instr;
  742. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  743. set_cr0(regs, rd);
  744. goto instr_done;
  745. case 14: /* addi */
  746. imm = (short) instr;
  747. if (ra)
  748. imm += regs->gpr[ra];
  749. regs->gpr[rd] = imm;
  750. goto instr_done;
  751. case 15: /* addis */
  752. imm = ((short) instr) << 16;
  753. if (ra)
  754. imm += regs->gpr[ra];
  755. regs->gpr[rd] = imm;
  756. goto instr_done;
  757. case 20: /* rlwimi */
  758. mb = (instr >> 6) & 0x1f;
  759. me = (instr >> 1) & 0x1f;
  760. val = DATA32(regs->gpr[rd]);
  761. imm = MASK32(mb, me);
  762. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  763. goto logical_done;
  764. case 21: /* rlwinm */
  765. mb = (instr >> 6) & 0x1f;
  766. me = (instr >> 1) & 0x1f;
  767. val = DATA32(regs->gpr[rd]);
  768. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  769. goto logical_done;
  770. case 23: /* rlwnm */
  771. mb = (instr >> 6) & 0x1f;
  772. me = (instr >> 1) & 0x1f;
  773. rb = regs->gpr[rb] & 0x1f;
  774. val = DATA32(regs->gpr[rd]);
  775. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  776. goto logical_done;
  777. case 24: /* ori */
  778. imm = (unsigned short) instr;
  779. regs->gpr[ra] = regs->gpr[rd] | imm;
  780. goto instr_done;
  781. case 25: /* oris */
  782. imm = (unsigned short) instr;
  783. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  784. goto instr_done;
  785. case 26: /* xori */
  786. imm = (unsigned short) instr;
  787. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  788. goto instr_done;
  789. case 27: /* xoris */
  790. imm = (unsigned short) instr;
  791. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  792. goto instr_done;
  793. case 28: /* andi. */
  794. imm = (unsigned short) instr;
  795. regs->gpr[ra] = regs->gpr[rd] & imm;
  796. set_cr0(regs, ra);
  797. goto instr_done;
  798. case 29: /* andis. */
  799. imm = (unsigned short) instr;
  800. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  801. set_cr0(regs, ra);
  802. goto instr_done;
  803. #ifdef __powerpc64__
  804. case 30: /* rld* */
  805. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  806. val = regs->gpr[rd];
  807. if ((instr & 0x10) == 0) {
  808. sh = rb | ((instr & 2) << 4);
  809. val = ROTATE(val, sh);
  810. switch ((instr >> 2) & 3) {
  811. case 0: /* rldicl */
  812. regs->gpr[ra] = val & MASK64_L(mb);
  813. goto logical_done;
  814. case 1: /* rldicr */
  815. regs->gpr[ra] = val & MASK64_R(mb);
  816. goto logical_done;
  817. case 2: /* rldic */
  818. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  819. goto logical_done;
  820. case 3: /* rldimi */
  821. imm = MASK64(mb, 63 - sh);
  822. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  823. (val & imm);
  824. goto logical_done;
  825. }
  826. } else {
  827. sh = regs->gpr[rb] & 0x3f;
  828. val = ROTATE(val, sh);
  829. switch ((instr >> 1) & 7) {
  830. case 0: /* rldcl */
  831. regs->gpr[ra] = val & MASK64_L(mb);
  832. goto logical_done;
  833. case 1: /* rldcr */
  834. regs->gpr[ra] = val & MASK64_R(mb);
  835. goto logical_done;
  836. }
  837. }
  838. #endif
  839. break; /* illegal instruction */
  840. case 31:
  841. switch ((instr >> 1) & 0x3ff) {
  842. case 4: /* tw */
  843. if (rd == 0x1f ||
  844. (rd & trap_compare((int)regs->gpr[ra],
  845. (int)regs->gpr[rb])))
  846. goto trap;
  847. goto instr_done;
  848. #ifdef __powerpc64__
  849. case 68: /* td */
  850. if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb]))
  851. goto trap;
  852. goto instr_done;
  853. #endif
  854. case 83: /* mfmsr */
  855. if (regs->msr & MSR_PR)
  856. goto priv;
  857. op->type = MFMSR;
  858. op->reg = rd;
  859. return 0;
  860. case 146: /* mtmsr */
  861. if (regs->msr & MSR_PR)
  862. goto priv;
  863. op->type = MTMSR;
  864. op->reg = rd;
  865. op->val = 0xffffffff & ~(MSR_ME | MSR_LE);
  866. return 0;
  867. #ifdef CONFIG_PPC64
  868. case 178: /* mtmsrd */
  869. if (regs->msr & MSR_PR)
  870. goto priv;
  871. op->type = MTMSR;
  872. op->reg = rd;
  873. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  874. /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */
  875. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL;
  876. op->val = imm;
  877. return 0;
  878. #endif
  879. case 19: /* mfcr */
  880. regs->gpr[rd] = regs->ccr;
  881. regs->gpr[rd] &= 0xffffffffUL;
  882. goto instr_done;
  883. case 144: /* mtcrf */
  884. imm = 0xf0000000UL;
  885. val = regs->gpr[rd];
  886. for (sh = 0; sh < 8; ++sh) {
  887. if (instr & (0x80000 >> sh))
  888. regs->ccr = (regs->ccr & ~imm) |
  889. (val & imm);
  890. imm >>= 4;
  891. }
  892. goto instr_done;
  893. case 339: /* mfspr */
  894. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  895. switch (spr) {
  896. case SPRN_XER: /* mfxer */
  897. regs->gpr[rd] = regs->xer;
  898. regs->gpr[rd] &= 0xffffffffUL;
  899. goto instr_done;
  900. case SPRN_LR: /* mflr */
  901. regs->gpr[rd] = regs->link;
  902. goto instr_done;
  903. case SPRN_CTR: /* mfctr */
  904. regs->gpr[rd] = regs->ctr;
  905. goto instr_done;
  906. default:
  907. op->type = MFSPR;
  908. op->reg = rd;
  909. op->spr = spr;
  910. return 0;
  911. }
  912. break;
  913. case 467: /* mtspr */
  914. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  915. switch (spr) {
  916. case SPRN_XER: /* mtxer */
  917. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  918. goto instr_done;
  919. case SPRN_LR: /* mtlr */
  920. regs->link = regs->gpr[rd];
  921. goto instr_done;
  922. case SPRN_CTR: /* mtctr */
  923. regs->ctr = regs->gpr[rd];
  924. goto instr_done;
  925. default:
  926. op->type = MTSPR;
  927. op->val = regs->gpr[rd];
  928. op->spr = spr;
  929. return 0;
  930. }
  931. break;
  932. /*
  933. * Compare instructions
  934. */
  935. case 0: /* cmp */
  936. val = regs->gpr[ra];
  937. val2 = regs->gpr[rb];
  938. #ifdef __powerpc64__
  939. if ((rd & 1) == 0) {
  940. /* word (32-bit) compare */
  941. val = (int) val;
  942. val2 = (int) val2;
  943. }
  944. #endif
  945. do_cmp_signed(regs, val, val2, rd >> 2);
  946. goto instr_done;
  947. case 32: /* cmpl */
  948. val = regs->gpr[ra];
  949. val2 = regs->gpr[rb];
  950. #ifdef __powerpc64__
  951. if ((rd & 1) == 0) {
  952. /* word (32-bit) compare */
  953. val = (unsigned int) val;
  954. val2 = (unsigned int) val2;
  955. }
  956. #endif
  957. do_cmp_unsigned(regs, val, val2, rd >> 2);
  958. goto instr_done;
  959. /*
  960. * Arithmetic instructions
  961. */
  962. case 8: /* subfc */
  963. add_with_carry(regs, rd, ~regs->gpr[ra],
  964. regs->gpr[rb], 1);
  965. goto arith_done;
  966. #ifdef __powerpc64__
  967. case 9: /* mulhdu */
  968. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  969. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  970. goto arith_done;
  971. #endif
  972. case 10: /* addc */
  973. add_with_carry(regs, rd, regs->gpr[ra],
  974. regs->gpr[rb], 0);
  975. goto arith_done;
  976. case 11: /* mulhwu */
  977. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  978. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  979. goto arith_done;
  980. case 40: /* subf */
  981. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  982. goto arith_done;
  983. #ifdef __powerpc64__
  984. case 73: /* mulhd */
  985. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  986. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  987. goto arith_done;
  988. #endif
  989. case 75: /* mulhw */
  990. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  991. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  992. goto arith_done;
  993. case 104: /* neg */
  994. regs->gpr[rd] = -regs->gpr[ra];
  995. goto arith_done;
  996. case 136: /* subfe */
  997. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  998. regs->xer & XER_CA);
  999. goto arith_done;
  1000. case 138: /* adde */
  1001. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  1002. regs->xer & XER_CA);
  1003. goto arith_done;
  1004. case 200: /* subfze */
  1005. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  1006. regs->xer & XER_CA);
  1007. goto arith_done;
  1008. case 202: /* addze */
  1009. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  1010. regs->xer & XER_CA);
  1011. goto arith_done;
  1012. case 232: /* subfme */
  1013. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  1014. regs->xer & XER_CA);
  1015. goto arith_done;
  1016. #ifdef __powerpc64__
  1017. case 233: /* mulld */
  1018. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  1019. goto arith_done;
  1020. #endif
  1021. case 234: /* addme */
  1022. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  1023. regs->xer & XER_CA);
  1024. goto arith_done;
  1025. case 235: /* mullw */
  1026. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  1027. (unsigned int) regs->gpr[rb];
  1028. goto arith_done;
  1029. case 266: /* add */
  1030. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  1031. goto arith_done;
  1032. #ifdef __powerpc64__
  1033. case 457: /* divdu */
  1034. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  1035. goto arith_done;
  1036. #endif
  1037. case 459: /* divwu */
  1038. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  1039. (unsigned int) regs->gpr[rb];
  1040. goto arith_done;
  1041. #ifdef __powerpc64__
  1042. case 489: /* divd */
  1043. regs->gpr[rd] = (long int) regs->gpr[ra] /
  1044. (long int) regs->gpr[rb];
  1045. goto arith_done;
  1046. #endif
  1047. case 491: /* divw */
  1048. regs->gpr[rd] = (int) regs->gpr[ra] /
  1049. (int) regs->gpr[rb];
  1050. goto arith_done;
  1051. /*
  1052. * Logical instructions
  1053. */
  1054. case 26: /* cntlzw */
  1055. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  1056. "r" (regs->gpr[rd]));
  1057. goto logical_done;
  1058. #ifdef __powerpc64__
  1059. case 58: /* cntlzd */
  1060. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  1061. "r" (regs->gpr[rd]));
  1062. goto logical_done;
  1063. #endif
  1064. case 28: /* and */
  1065. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  1066. goto logical_done;
  1067. case 60: /* andc */
  1068. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  1069. goto logical_done;
  1070. case 124: /* nor */
  1071. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  1072. goto logical_done;
  1073. case 284: /* xor */
  1074. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  1075. goto logical_done;
  1076. case 316: /* xor */
  1077. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  1078. goto logical_done;
  1079. case 412: /* orc */
  1080. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  1081. goto logical_done;
  1082. case 444: /* or */
  1083. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  1084. goto logical_done;
  1085. case 476: /* nand */
  1086. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  1087. goto logical_done;
  1088. case 922: /* extsh */
  1089. regs->gpr[ra] = (signed short) regs->gpr[rd];
  1090. goto logical_done;
  1091. case 954: /* extsb */
  1092. regs->gpr[ra] = (signed char) regs->gpr[rd];
  1093. goto logical_done;
  1094. #ifdef __powerpc64__
  1095. case 986: /* extsw */
  1096. regs->gpr[ra] = (signed int) regs->gpr[rd];
  1097. goto logical_done;
  1098. #endif
  1099. /*
  1100. * Shift instructions
  1101. */
  1102. case 24: /* slw */
  1103. sh = regs->gpr[rb] & 0x3f;
  1104. if (sh < 32)
  1105. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1106. else
  1107. regs->gpr[ra] = 0;
  1108. goto logical_done;
  1109. case 536: /* srw */
  1110. sh = regs->gpr[rb] & 0x3f;
  1111. if (sh < 32)
  1112. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1113. else
  1114. regs->gpr[ra] = 0;
  1115. goto logical_done;
  1116. case 792: /* sraw */
  1117. sh = regs->gpr[rb] & 0x3f;
  1118. ival = (signed int) regs->gpr[rd];
  1119. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1120. if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0))
  1121. regs->xer |= XER_CA;
  1122. else
  1123. regs->xer &= ~XER_CA;
  1124. goto logical_done;
  1125. case 824: /* srawi */
  1126. sh = rb;
  1127. ival = (signed int) regs->gpr[rd];
  1128. regs->gpr[ra] = ival >> sh;
  1129. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1130. regs->xer |= XER_CA;
  1131. else
  1132. regs->xer &= ~XER_CA;
  1133. goto logical_done;
  1134. #ifdef __powerpc64__
  1135. case 27: /* sld */
  1136. sh = regs->gpr[rb] & 0x7f;
  1137. if (sh < 64)
  1138. regs->gpr[ra] = regs->gpr[rd] << sh;
  1139. else
  1140. regs->gpr[ra] = 0;
  1141. goto logical_done;
  1142. case 539: /* srd */
  1143. sh = regs->gpr[rb] & 0x7f;
  1144. if (sh < 64)
  1145. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1146. else
  1147. regs->gpr[ra] = 0;
  1148. goto logical_done;
  1149. case 794: /* srad */
  1150. sh = regs->gpr[rb] & 0x7f;
  1151. ival = (signed long int) regs->gpr[rd];
  1152. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1153. if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0))
  1154. regs->xer |= XER_CA;
  1155. else
  1156. regs->xer &= ~XER_CA;
  1157. goto logical_done;
  1158. case 826: /* sradi with sh_5 = 0 */
  1159. case 827: /* sradi with sh_5 = 1 */
  1160. sh = rb | ((instr & 2) << 4);
  1161. ival = (signed long int) regs->gpr[rd];
  1162. regs->gpr[ra] = ival >> sh;
  1163. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1164. regs->xer |= XER_CA;
  1165. else
  1166. regs->xer &= ~XER_CA;
  1167. goto logical_done;
  1168. #endif /* __powerpc64__ */
  1169. /*
  1170. * Cache instructions
  1171. */
  1172. case 54: /* dcbst */
  1173. op->type = MKOP(CACHEOP, DCBST, 0);
  1174. op->ea = xform_ea(instr, regs);
  1175. return 0;
  1176. case 86: /* dcbf */
  1177. op->type = MKOP(CACHEOP, DCBF, 0);
  1178. op->ea = xform_ea(instr, regs);
  1179. return 0;
  1180. case 246: /* dcbtst */
  1181. op->type = MKOP(CACHEOP, DCBTST, 0);
  1182. op->ea = xform_ea(instr, regs);
  1183. op->reg = rd;
  1184. return 0;
  1185. case 278: /* dcbt */
  1186. op->type = MKOP(CACHEOP, DCBTST, 0);
  1187. op->ea = xform_ea(instr, regs);
  1188. op->reg = rd;
  1189. return 0;
  1190. case 982: /* icbi */
  1191. op->type = MKOP(CACHEOP, ICBI, 0);
  1192. op->ea = xform_ea(instr, regs);
  1193. return 0;
  1194. }
  1195. break;
  1196. }
  1197. /*
  1198. * Loads and stores.
  1199. */
  1200. op->type = UNKNOWN;
  1201. op->update_reg = ra;
  1202. op->reg = rd;
  1203. op->val = regs->gpr[rd];
  1204. u = (instr >> 20) & UPDATE;
  1205. switch (opcode) {
  1206. case 31:
  1207. u = instr & UPDATE;
  1208. op->ea = xform_ea(instr, regs);
  1209. switch ((instr >> 1) & 0x3ff) {
  1210. case 20: /* lwarx */
  1211. op->type = MKOP(LARX, 0, 4);
  1212. break;
  1213. case 150: /* stwcx. */
  1214. op->type = MKOP(STCX, 0, 4);
  1215. break;
  1216. #ifdef __powerpc64__
  1217. case 84: /* ldarx */
  1218. op->type = MKOP(LARX, 0, 8);
  1219. break;
  1220. case 214: /* stdcx. */
  1221. op->type = MKOP(STCX, 0, 8);
  1222. break;
  1223. case 21: /* ldx */
  1224. case 53: /* ldux */
  1225. op->type = MKOP(LOAD, u, 8);
  1226. break;
  1227. #endif
  1228. case 23: /* lwzx */
  1229. case 55: /* lwzux */
  1230. op->type = MKOP(LOAD, u, 4);
  1231. break;
  1232. case 87: /* lbzx */
  1233. case 119: /* lbzux */
  1234. op->type = MKOP(LOAD, u, 1);
  1235. break;
  1236. #ifdef CONFIG_ALTIVEC
  1237. case 103: /* lvx */
  1238. case 359: /* lvxl */
  1239. if (!(regs->msr & MSR_VEC))
  1240. goto vecunavail;
  1241. op->type = MKOP(LOAD_VMX, 0, 16);
  1242. break;
  1243. case 231: /* stvx */
  1244. case 487: /* stvxl */
  1245. if (!(regs->msr & MSR_VEC))
  1246. goto vecunavail;
  1247. op->type = MKOP(STORE_VMX, 0, 16);
  1248. break;
  1249. #endif /* CONFIG_ALTIVEC */
  1250. #ifdef __powerpc64__
  1251. case 149: /* stdx */
  1252. case 181: /* stdux */
  1253. op->type = MKOP(STORE, u, 8);
  1254. break;
  1255. #endif
  1256. case 151: /* stwx */
  1257. case 183: /* stwux */
  1258. op->type = MKOP(STORE, u, 4);
  1259. break;
  1260. case 215: /* stbx */
  1261. case 247: /* stbux */
  1262. op->type = MKOP(STORE, u, 1);
  1263. break;
  1264. case 279: /* lhzx */
  1265. case 311: /* lhzux */
  1266. op->type = MKOP(LOAD, u, 2);
  1267. break;
  1268. #ifdef __powerpc64__
  1269. case 341: /* lwax */
  1270. case 373: /* lwaux */
  1271. op->type = MKOP(LOAD, SIGNEXT | u, 4);
  1272. break;
  1273. #endif
  1274. case 343: /* lhax */
  1275. case 375: /* lhaux */
  1276. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1277. break;
  1278. case 407: /* sthx */
  1279. case 439: /* sthux */
  1280. op->type = MKOP(STORE, u, 2);
  1281. break;
  1282. #ifdef __powerpc64__
  1283. case 532: /* ldbrx */
  1284. op->type = MKOP(LOAD, BYTEREV, 8);
  1285. break;
  1286. #endif
  1287. case 533: /* lswx */
  1288. op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f);
  1289. break;
  1290. case 534: /* lwbrx */
  1291. op->type = MKOP(LOAD, BYTEREV, 4);
  1292. break;
  1293. case 597: /* lswi */
  1294. if (rb == 0)
  1295. rb = 32; /* # bytes to load */
  1296. op->type = MKOP(LOAD_MULTI, 0, rb);
  1297. op->ea = 0;
  1298. if (ra)
  1299. op->ea = truncate_if_32bit(regs->msr,
  1300. regs->gpr[ra]);
  1301. break;
  1302. #ifdef CONFIG_PPC_FPU
  1303. case 535: /* lfsx */
  1304. case 567: /* lfsux */
  1305. if (!(regs->msr & MSR_FP))
  1306. goto fpunavail;
  1307. op->type = MKOP(LOAD_FP, u, 4);
  1308. break;
  1309. case 599: /* lfdx */
  1310. case 631: /* lfdux */
  1311. if (!(regs->msr & MSR_FP))
  1312. goto fpunavail;
  1313. op->type = MKOP(LOAD_FP, u, 8);
  1314. break;
  1315. case 663: /* stfsx */
  1316. case 695: /* stfsux */
  1317. if (!(regs->msr & MSR_FP))
  1318. goto fpunavail;
  1319. op->type = MKOP(STORE_FP, u, 4);
  1320. break;
  1321. case 727: /* stfdx */
  1322. case 759: /* stfdux */
  1323. if (!(regs->msr & MSR_FP))
  1324. goto fpunavail;
  1325. op->type = MKOP(STORE_FP, u, 8);
  1326. break;
  1327. #endif
  1328. #ifdef __powerpc64__
  1329. case 660: /* stdbrx */
  1330. op->type = MKOP(STORE, BYTEREV, 8);
  1331. op->val = byterev_8(regs->gpr[rd]);
  1332. break;
  1333. #endif
  1334. case 661: /* stswx */
  1335. op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f);
  1336. break;
  1337. case 662: /* stwbrx */
  1338. op->type = MKOP(STORE, BYTEREV, 4);
  1339. op->val = byterev_4(regs->gpr[rd]);
  1340. break;
  1341. case 725:
  1342. if (rb == 0)
  1343. rb = 32; /* # bytes to store */
  1344. op->type = MKOP(STORE_MULTI, 0, rb);
  1345. op->ea = 0;
  1346. if (ra)
  1347. op->ea = truncate_if_32bit(regs->msr,
  1348. regs->gpr[ra]);
  1349. break;
  1350. case 790: /* lhbrx */
  1351. op->type = MKOP(LOAD, BYTEREV, 2);
  1352. break;
  1353. case 918: /* sthbrx */
  1354. op->type = MKOP(STORE, BYTEREV, 2);
  1355. op->val = byterev_2(regs->gpr[rd]);
  1356. break;
  1357. #ifdef CONFIG_VSX
  1358. case 844: /* lxvd2x */
  1359. case 876: /* lxvd2ux */
  1360. if (!(regs->msr & MSR_VSX))
  1361. goto vsxunavail;
  1362. op->reg = rd | ((instr & 1) << 5);
  1363. op->type = MKOP(LOAD_VSX, u, 16);
  1364. break;
  1365. case 972: /* stxvd2x */
  1366. case 1004: /* stxvd2ux */
  1367. if (!(regs->msr & MSR_VSX))
  1368. goto vsxunavail;
  1369. op->reg = rd | ((instr & 1) << 5);
  1370. op->type = MKOP(STORE_VSX, u, 16);
  1371. break;
  1372. #endif /* CONFIG_VSX */
  1373. }
  1374. break;
  1375. case 32: /* lwz */
  1376. case 33: /* lwzu */
  1377. op->type = MKOP(LOAD, u, 4);
  1378. op->ea = dform_ea(instr, regs);
  1379. break;
  1380. case 34: /* lbz */
  1381. case 35: /* lbzu */
  1382. op->type = MKOP(LOAD, u, 1);
  1383. op->ea = dform_ea(instr, regs);
  1384. break;
  1385. case 36: /* stw */
  1386. case 37: /* stwu */
  1387. op->type = MKOP(STORE, u, 4);
  1388. op->ea = dform_ea(instr, regs);
  1389. break;
  1390. case 38: /* stb */
  1391. case 39: /* stbu */
  1392. op->type = MKOP(STORE, u, 1);
  1393. op->ea = dform_ea(instr, regs);
  1394. break;
  1395. case 40: /* lhz */
  1396. case 41: /* lhzu */
  1397. op->type = MKOP(LOAD, u, 2);
  1398. op->ea = dform_ea(instr, regs);
  1399. break;
  1400. case 42: /* lha */
  1401. case 43: /* lhau */
  1402. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1403. op->ea = dform_ea(instr, regs);
  1404. break;
  1405. case 44: /* sth */
  1406. case 45: /* sthu */
  1407. op->type = MKOP(STORE, u, 2);
  1408. op->ea = dform_ea(instr, regs);
  1409. break;
  1410. case 46: /* lmw */
  1411. if (ra >= rd)
  1412. break; /* invalid form, ra in range to load */
  1413. op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd));
  1414. op->ea = dform_ea(instr, regs);
  1415. break;
  1416. case 47: /* stmw */
  1417. op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd));
  1418. op->ea = dform_ea(instr, regs);
  1419. break;
  1420. #ifdef CONFIG_PPC_FPU
  1421. case 48: /* lfs */
  1422. case 49: /* lfsu */
  1423. if (!(regs->msr & MSR_FP))
  1424. goto fpunavail;
  1425. op->type = MKOP(LOAD_FP, u, 4);
  1426. op->ea = dform_ea(instr, regs);
  1427. break;
  1428. case 50: /* lfd */
  1429. case 51: /* lfdu */
  1430. if (!(regs->msr & MSR_FP))
  1431. goto fpunavail;
  1432. op->type = MKOP(LOAD_FP, u, 8);
  1433. op->ea = dform_ea(instr, regs);
  1434. break;
  1435. case 52: /* stfs */
  1436. case 53: /* stfsu */
  1437. if (!(regs->msr & MSR_FP))
  1438. goto fpunavail;
  1439. op->type = MKOP(STORE_FP, u, 4);
  1440. op->ea = dform_ea(instr, regs);
  1441. break;
  1442. case 54: /* stfd */
  1443. case 55: /* stfdu */
  1444. if (!(regs->msr & MSR_FP))
  1445. goto fpunavail;
  1446. op->type = MKOP(STORE_FP, u, 8);
  1447. op->ea = dform_ea(instr, regs);
  1448. break;
  1449. #endif
  1450. #ifdef __powerpc64__
  1451. case 58: /* ld[u], lwa */
  1452. op->ea = dsform_ea(instr, regs);
  1453. switch (instr & 3) {
  1454. case 0: /* ld */
  1455. op->type = MKOP(LOAD, 0, 8);
  1456. break;
  1457. case 1: /* ldu */
  1458. op->type = MKOP(LOAD, UPDATE, 8);
  1459. break;
  1460. case 2: /* lwa */
  1461. op->type = MKOP(LOAD, SIGNEXT, 4);
  1462. break;
  1463. }
  1464. break;
  1465. case 62: /* std[u] */
  1466. op->ea = dsform_ea(instr, regs);
  1467. switch (instr & 3) {
  1468. case 0: /* std */
  1469. op->type = MKOP(STORE, 0, 8);
  1470. break;
  1471. case 1: /* stdu */
  1472. op->type = MKOP(STORE, UPDATE, 8);
  1473. break;
  1474. }
  1475. break;
  1476. #endif /* __powerpc64__ */
  1477. }
  1478. return 0;
  1479. logical_done:
  1480. if (instr & 1)
  1481. set_cr0(regs, ra);
  1482. goto instr_done;
  1483. arith_done:
  1484. if (instr & 1)
  1485. set_cr0(regs, rd);
  1486. instr_done:
  1487. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1488. return 1;
  1489. priv:
  1490. op->type = INTERRUPT | 0x700;
  1491. op->val = SRR1_PROGPRIV;
  1492. return 0;
  1493. trap:
  1494. op->type = INTERRUPT | 0x700;
  1495. op->val = SRR1_PROGTRAP;
  1496. return 0;
  1497. #ifdef CONFIG_PPC_FPU
  1498. fpunavail:
  1499. op->type = INTERRUPT | 0x800;
  1500. return 0;
  1501. #endif
  1502. #ifdef CONFIG_ALTIVEC
  1503. vecunavail:
  1504. op->type = INTERRUPT | 0xf20;
  1505. return 0;
  1506. #endif
  1507. #ifdef CONFIG_VSX
  1508. vsxunavail:
  1509. op->type = INTERRUPT | 0xf40;
  1510. return 0;
  1511. #endif
  1512. }
  1513. EXPORT_SYMBOL_GPL(analyse_instr);
  1514. NOKPROBE_SYMBOL(analyse_instr);
  1515. /*
  1516. * For PPC32 we always use stwu with r1 to change the stack pointer.
  1517. * So this emulated store may corrupt the exception frame, now we
  1518. * have to provide the exception frame trampoline, which is pushed
  1519. * below the kprobed function stack. So we only update gpr[1] but
  1520. * don't emulate the real store operation. We will do real store
  1521. * operation safely in exception return code by checking this flag.
  1522. */
  1523. static nokprobe_inline int handle_stack_update(unsigned long ea, struct pt_regs *regs)
  1524. {
  1525. #ifdef CONFIG_PPC32
  1526. /*
  1527. * Check if we will touch kernel stack overflow
  1528. */
  1529. if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
  1530. printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n");
  1531. return -EINVAL;
  1532. }
  1533. #endif /* CONFIG_PPC32 */
  1534. /*
  1535. * Check if we already set since that means we'll
  1536. * lose the previous value.
  1537. */
  1538. WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
  1539. set_thread_flag(TIF_EMULATE_STACK_STORE);
  1540. return 0;
  1541. }
  1542. static nokprobe_inline void do_signext(unsigned long *valp, int size)
  1543. {
  1544. switch (size) {
  1545. case 2:
  1546. *valp = (signed short) *valp;
  1547. break;
  1548. case 4:
  1549. *valp = (signed int) *valp;
  1550. break;
  1551. }
  1552. }
  1553. static nokprobe_inline void do_byterev(unsigned long *valp, int size)
  1554. {
  1555. switch (size) {
  1556. case 2:
  1557. *valp = byterev_2(*valp);
  1558. break;
  1559. case 4:
  1560. *valp = byterev_4(*valp);
  1561. break;
  1562. #ifdef __powerpc64__
  1563. case 8:
  1564. *valp = byterev_8(*valp);
  1565. break;
  1566. #endif
  1567. }
  1568. }
  1569. /*
  1570. * Emulate instructions that cause a transfer of control,
  1571. * loads and stores, and a few other instructions.
  1572. * Returns 1 if the step was emulated, 0 if not,
  1573. * or -1 if the instruction is one that should not be stepped,
  1574. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  1575. */
  1576. int emulate_step(struct pt_regs *regs, unsigned int instr)
  1577. {
  1578. struct instruction_op op;
  1579. int r, err, size;
  1580. unsigned long val;
  1581. unsigned int cr;
  1582. int i, rd, nb;
  1583. r = analyse_instr(&op, regs, instr);
  1584. if (r != 0)
  1585. return r;
  1586. err = 0;
  1587. size = GETSIZE(op.type);
  1588. switch (op.type & INSTR_TYPE_MASK) {
  1589. case CACHEOP:
  1590. if (!address_ok(regs, op.ea, 8))
  1591. return 0;
  1592. switch (op.type & CACHEOP_MASK) {
  1593. case DCBST:
  1594. __cacheop_user_asmx(op.ea, err, "dcbst");
  1595. break;
  1596. case DCBF:
  1597. __cacheop_user_asmx(op.ea, err, "dcbf");
  1598. break;
  1599. case DCBTST:
  1600. if (op.reg == 0)
  1601. prefetchw((void *) op.ea);
  1602. break;
  1603. case DCBT:
  1604. if (op.reg == 0)
  1605. prefetch((void *) op.ea);
  1606. break;
  1607. case ICBI:
  1608. __cacheop_user_asmx(op.ea, err, "icbi");
  1609. break;
  1610. }
  1611. if (err)
  1612. return 0;
  1613. goto instr_done;
  1614. case LARX:
  1615. if (op.ea & (size - 1))
  1616. break; /* can't handle misaligned */
  1617. if (!address_ok(regs, op.ea, size))
  1618. return 0;
  1619. err = 0;
  1620. switch (size) {
  1621. case 4:
  1622. __get_user_asmx(val, op.ea, err, "lwarx");
  1623. break;
  1624. #ifdef __powerpc64__
  1625. case 8:
  1626. __get_user_asmx(val, op.ea, err, "ldarx");
  1627. break;
  1628. #endif
  1629. default:
  1630. return 0;
  1631. }
  1632. if (!err)
  1633. regs->gpr[op.reg] = val;
  1634. goto ldst_done;
  1635. case STCX:
  1636. if (op.ea & (size - 1))
  1637. break; /* can't handle misaligned */
  1638. if (!address_ok(regs, op.ea, size))
  1639. return 0;
  1640. err = 0;
  1641. switch (size) {
  1642. case 4:
  1643. __put_user_asmx(op.val, op.ea, err, "stwcx.", cr);
  1644. break;
  1645. #ifdef __powerpc64__
  1646. case 8:
  1647. __put_user_asmx(op.val, op.ea, err, "stdcx.", cr);
  1648. break;
  1649. #endif
  1650. default:
  1651. return 0;
  1652. }
  1653. if (!err)
  1654. regs->ccr = (regs->ccr & 0x0fffffff) |
  1655. (cr & 0xe0000000) |
  1656. ((regs->xer >> 3) & 0x10000000);
  1657. goto ldst_done;
  1658. case LOAD:
  1659. err = read_mem(&regs->gpr[op.reg], op.ea, size, regs);
  1660. if (!err) {
  1661. if (op.type & SIGNEXT)
  1662. do_signext(&regs->gpr[op.reg], size);
  1663. if (op.type & BYTEREV)
  1664. do_byterev(&regs->gpr[op.reg], size);
  1665. }
  1666. goto ldst_done;
  1667. #ifdef CONFIG_PPC_FPU
  1668. case LOAD_FP:
  1669. if (size == 4)
  1670. err = do_fp_load(op.reg, do_lfs, op.ea, size, regs);
  1671. else
  1672. err = do_fp_load(op.reg, do_lfd, op.ea, size, regs);
  1673. goto ldst_done;
  1674. #endif
  1675. #ifdef CONFIG_ALTIVEC
  1676. case LOAD_VMX:
  1677. err = do_vec_load(op.reg, do_lvx, op.ea & ~0xfUL, regs);
  1678. goto ldst_done;
  1679. #endif
  1680. #ifdef CONFIG_VSX
  1681. case LOAD_VSX:
  1682. err = do_vsx_load(op.reg, do_lxvd2x, op.ea, regs);
  1683. goto ldst_done;
  1684. #endif
  1685. case LOAD_MULTI:
  1686. if (regs->msr & MSR_LE)
  1687. return 0;
  1688. rd = op.reg;
  1689. for (i = 0; i < size; i += 4) {
  1690. nb = size - i;
  1691. if (nb > 4)
  1692. nb = 4;
  1693. err = read_mem(&regs->gpr[rd], op.ea, nb, regs);
  1694. if (err)
  1695. return 0;
  1696. if (nb < 4) /* left-justify last bytes */
  1697. regs->gpr[rd] <<= 32 - 8 * nb;
  1698. op.ea += 4;
  1699. ++rd;
  1700. }
  1701. goto instr_done;
  1702. case STORE:
  1703. if ((op.type & UPDATE) && size == sizeof(long) &&
  1704. op.reg == 1 && op.update_reg == 1 &&
  1705. !(regs->msr & MSR_PR) &&
  1706. op.ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) {
  1707. err = handle_stack_update(op.ea, regs);
  1708. goto ldst_done;
  1709. }
  1710. err = write_mem(op.val, op.ea, size, regs);
  1711. goto ldst_done;
  1712. #ifdef CONFIG_PPC_FPU
  1713. case STORE_FP:
  1714. if (size == 4)
  1715. err = do_fp_store(op.reg, do_stfs, op.ea, size, regs);
  1716. else
  1717. err = do_fp_store(op.reg, do_stfd, op.ea, size, regs);
  1718. goto ldst_done;
  1719. #endif
  1720. #ifdef CONFIG_ALTIVEC
  1721. case STORE_VMX:
  1722. err = do_vec_store(op.reg, do_stvx, op.ea & ~0xfUL, regs);
  1723. goto ldst_done;
  1724. #endif
  1725. #ifdef CONFIG_VSX
  1726. case STORE_VSX:
  1727. err = do_vsx_store(op.reg, do_stxvd2x, op.ea, regs);
  1728. goto ldst_done;
  1729. #endif
  1730. case STORE_MULTI:
  1731. if (regs->msr & MSR_LE)
  1732. return 0;
  1733. rd = op.reg;
  1734. for (i = 0; i < size; i += 4) {
  1735. val = regs->gpr[rd];
  1736. nb = size - i;
  1737. if (nb > 4)
  1738. nb = 4;
  1739. else
  1740. val >>= 32 - 8 * nb;
  1741. err = write_mem(val, op.ea, nb, regs);
  1742. if (err)
  1743. return 0;
  1744. op.ea += 4;
  1745. ++rd;
  1746. }
  1747. goto instr_done;
  1748. case MFMSR:
  1749. regs->gpr[op.reg] = regs->msr & MSR_MASK;
  1750. goto instr_done;
  1751. case MTMSR:
  1752. val = regs->gpr[op.reg];
  1753. if ((val & MSR_RI) == 0)
  1754. /* can't step mtmsr[d] that would clear MSR_RI */
  1755. return -1;
  1756. /* here op.val is the mask of bits to change */
  1757. regs->msr = (regs->msr & ~op.val) | (val & op.val);
  1758. goto instr_done;
  1759. #ifdef CONFIG_PPC64
  1760. case SYSCALL: /* sc */
  1761. /*
  1762. * N.B. this uses knowledge about how the syscall
  1763. * entry code works. If that is changed, this will
  1764. * need to be changed also.
  1765. */
  1766. if (regs->gpr[0] == 0x1ebe &&
  1767. cpu_has_feature(CPU_FTR_REAL_LE)) {
  1768. regs->msr ^= MSR_LE;
  1769. goto instr_done;
  1770. }
  1771. regs->gpr[9] = regs->gpr[13];
  1772. regs->gpr[10] = MSR_KERNEL;
  1773. regs->gpr[11] = regs->nip + 4;
  1774. regs->gpr[12] = regs->msr & MSR_MASK;
  1775. regs->gpr[13] = (unsigned long) get_paca();
  1776. regs->nip = (unsigned long) &system_call_common;
  1777. regs->msr = MSR_KERNEL;
  1778. return 1;
  1779. case RFI:
  1780. return -1;
  1781. #endif
  1782. }
  1783. return 0;
  1784. ldst_done:
  1785. if (err)
  1786. return 0;
  1787. if (op.type & UPDATE)
  1788. regs->gpr[op.update_reg] = op.ea;
  1789. instr_done:
  1790. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1791. return 1;
  1792. }
  1793. NOKPROBE_SYMBOL(emulate_step);