gfx_v8_0.c 146 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  78. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  79. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  80. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  81. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  83. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  84. {
  85. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  86. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  87. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  88. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  89. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  90. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  91. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  92. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  93. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  94. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  95. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  96. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  97. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  98. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  99. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  100. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  101. };
  102. static const u32 golden_settings_tonga_a11[] =
  103. {
  104. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  105. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  106. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  107. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  108. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  109. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  110. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  111. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  112. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  113. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  114. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  115. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  116. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  117. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  118. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  119. };
  120. static const u32 tonga_golden_common_all[] =
  121. {
  122. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  123. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  124. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  125. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  126. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  127. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  128. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  129. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  130. };
  131. static const u32 tonga_mgcg_cgcg_init[] =
  132. {
  133. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  134. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  135. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  140. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  142. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  144. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  145. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  149. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  151. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  152. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  153. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  154. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  155. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  158. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  159. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  160. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  161. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  162. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  163. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  164. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  165. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  166. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  167. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  168. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  169. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  205. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  206. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  207. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  208. };
  209. static const u32 fiji_golden_common_all[] =
  210. {
  211. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  212. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  213. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  214. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  215. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  216. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  217. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  218. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  219. };
  220. static const u32 golden_settings_fiji_a10[] =
  221. {
  222. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  223. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  224. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  225. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x00000100,
  226. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  227. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  228. mmTCC_CTRL, 0x00100000, 0xf30fff7f,
  229. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  230. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x7d6cf5e4,
  231. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x3928b1a0,
  232. };
  233. static const u32 fiji_mgcg_cgcg_init[] =
  234. {
  235. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffc0,
  236. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  237. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  238. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  240. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  242. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  244. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  246. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  252. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  253. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  254. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  255. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  256. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  257. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  259. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  260. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  261. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  262. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  263. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  264. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  265. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  266. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  267. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  268. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  269. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  270. };
  271. static const u32 golden_settings_iceland_a11[] =
  272. {
  273. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  276. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  277. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  278. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  279. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  280. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  281. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  288. };
  289. static const u32 iceland_golden_common_all[] =
  290. {
  291. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  292. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  293. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  294. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  295. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  298. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  299. };
  300. static const u32 iceland_mgcg_cgcg_init[] =
  301. {
  302. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  303. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  304. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  305. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  306. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  307. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  308. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  309. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  310. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  311. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  312. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  313. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  314. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  315. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  316. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  317. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  319. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  320. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  321. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  322. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  323. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  324. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  325. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  328. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  329. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  330. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  331. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  334. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  335. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  336. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  337. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  338. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  339. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  340. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  341. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  342. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  343. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  344. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  345. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  346. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  347. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  348. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  349. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  350. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  351. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  352. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  353. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  354. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  355. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  356. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  357. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  358. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  359. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  360. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  361. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  362. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  363. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  364. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  365. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  366. };
  367. static const u32 cz_golden_settings_a11[] =
  368. {
  369. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  370. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  371. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  372. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  373. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  374. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  375. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  376. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  377. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  378. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  379. };
  380. static const u32 cz_golden_common_all[] =
  381. {
  382. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  383. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  384. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  385. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  386. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  387. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  388. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  389. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  390. };
  391. static const u32 cz_mgcg_cgcg_init[] =
  392. {
  393. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  394. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  395. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  396. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  402. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  404. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  415. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  418. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  419. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  420. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  421. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  423. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  424. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  425. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  426. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  427. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  428. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  429. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  430. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  431. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  432. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  433. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  434. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  437. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  457. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  467. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  468. };
  469. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  470. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  471. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  472. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  473. {
  474. switch (adev->asic_type) {
  475. case CHIP_TOPAZ:
  476. amdgpu_program_register_sequence(adev,
  477. iceland_mgcg_cgcg_init,
  478. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  479. amdgpu_program_register_sequence(adev,
  480. golden_settings_iceland_a11,
  481. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  482. amdgpu_program_register_sequence(adev,
  483. iceland_golden_common_all,
  484. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  485. break;
  486. case CHIP_FIJI:
  487. amdgpu_program_register_sequence(adev,
  488. fiji_mgcg_cgcg_init,
  489. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  490. amdgpu_program_register_sequence(adev,
  491. golden_settings_fiji_a10,
  492. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  493. amdgpu_program_register_sequence(adev,
  494. fiji_golden_common_all,
  495. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  496. break;
  497. case CHIP_TONGA:
  498. amdgpu_program_register_sequence(adev,
  499. tonga_mgcg_cgcg_init,
  500. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  501. amdgpu_program_register_sequence(adev,
  502. golden_settings_tonga_a11,
  503. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  504. amdgpu_program_register_sequence(adev,
  505. tonga_golden_common_all,
  506. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  507. break;
  508. case CHIP_CARRIZO:
  509. amdgpu_program_register_sequence(adev,
  510. cz_mgcg_cgcg_init,
  511. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  512. amdgpu_program_register_sequence(adev,
  513. cz_golden_settings_a11,
  514. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  515. amdgpu_program_register_sequence(adev,
  516. cz_golden_common_all,
  517. (const u32)ARRAY_SIZE(cz_golden_common_all));
  518. break;
  519. default:
  520. break;
  521. }
  522. }
  523. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  524. {
  525. int i;
  526. adev->gfx.scratch.num_reg = 7;
  527. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  528. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  529. adev->gfx.scratch.free[i] = true;
  530. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  531. }
  532. }
  533. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  534. {
  535. struct amdgpu_device *adev = ring->adev;
  536. uint32_t scratch;
  537. uint32_t tmp = 0;
  538. unsigned i;
  539. int r;
  540. r = amdgpu_gfx_scratch_get(adev, &scratch);
  541. if (r) {
  542. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  543. return r;
  544. }
  545. WREG32(scratch, 0xCAFEDEAD);
  546. r = amdgpu_ring_lock(ring, 3);
  547. if (r) {
  548. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  549. ring->idx, r);
  550. amdgpu_gfx_scratch_free(adev, scratch);
  551. return r;
  552. }
  553. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  554. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  555. amdgpu_ring_write(ring, 0xDEADBEEF);
  556. amdgpu_ring_unlock_commit(ring);
  557. for (i = 0; i < adev->usec_timeout; i++) {
  558. tmp = RREG32(scratch);
  559. if (tmp == 0xDEADBEEF)
  560. break;
  561. DRM_UDELAY(1);
  562. }
  563. if (i < adev->usec_timeout) {
  564. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  565. ring->idx, i);
  566. } else {
  567. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  568. ring->idx, scratch, tmp);
  569. r = -EINVAL;
  570. }
  571. amdgpu_gfx_scratch_free(adev, scratch);
  572. return r;
  573. }
  574. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  575. {
  576. struct amdgpu_device *adev = ring->adev;
  577. struct amdgpu_ib ib;
  578. struct fence *f = NULL;
  579. uint32_t scratch;
  580. uint32_t tmp = 0;
  581. unsigned i;
  582. int r;
  583. r = amdgpu_gfx_scratch_get(adev, &scratch);
  584. if (r) {
  585. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  586. return r;
  587. }
  588. WREG32(scratch, 0xCAFEDEAD);
  589. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  590. if (r) {
  591. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  592. goto err1;
  593. }
  594. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  595. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  596. ib.ptr[2] = 0xDEADBEEF;
  597. ib.length_dw = 3;
  598. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  599. AMDGPU_FENCE_OWNER_UNDEFINED,
  600. &f);
  601. if (r)
  602. goto err2;
  603. r = fence_wait(f, false);
  604. if (r) {
  605. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  606. goto err2;
  607. }
  608. for (i = 0; i < adev->usec_timeout; i++) {
  609. tmp = RREG32(scratch);
  610. if (tmp == 0xDEADBEEF)
  611. break;
  612. DRM_UDELAY(1);
  613. }
  614. if (i < adev->usec_timeout) {
  615. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  616. ring->idx, i);
  617. goto err2;
  618. } else {
  619. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  620. scratch, tmp);
  621. r = -EINVAL;
  622. }
  623. err2:
  624. amdgpu_ib_free(adev, &ib);
  625. err1:
  626. amdgpu_gfx_scratch_free(adev, scratch);
  627. return r;
  628. }
  629. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  630. {
  631. const char *chip_name;
  632. char fw_name[30];
  633. int err;
  634. struct amdgpu_firmware_info *info = NULL;
  635. const struct common_firmware_header *header = NULL;
  636. const struct gfx_firmware_header_v1_0 *cp_hdr;
  637. DRM_DEBUG("\n");
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. chip_name = "topaz";
  641. break;
  642. case CHIP_TONGA:
  643. chip_name = "tonga";
  644. break;
  645. case CHIP_CARRIZO:
  646. chip_name = "carrizo";
  647. break;
  648. case CHIP_FIJI:
  649. chip_name = "fiji";
  650. break;
  651. default:
  652. BUG();
  653. }
  654. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  655. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  656. if (err)
  657. goto out;
  658. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  659. if (err)
  660. goto out;
  661. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  662. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  663. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  664. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  665. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  666. if (err)
  667. goto out;
  668. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  669. if (err)
  670. goto out;
  671. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  672. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  673. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  674. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  675. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  676. if (err)
  677. goto out;
  678. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  679. if (err)
  680. goto out;
  681. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  682. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  683. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  684. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  685. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  686. if (err)
  687. goto out;
  688. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  689. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  690. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  691. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  692. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  693. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  694. if (err)
  695. goto out;
  696. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  697. if (err)
  698. goto out;
  699. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  700. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  701. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  702. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  703. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  704. if (!err) {
  705. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  706. if (err)
  707. goto out;
  708. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  709. adev->gfx.mec2_fw->data;
  710. adev->gfx.mec2_fw_version = le32_to_cpu(
  711. cp_hdr->header.ucode_version);
  712. adev->gfx.mec2_feature_version = le32_to_cpu(
  713. cp_hdr->ucode_feature_version);
  714. } else {
  715. err = 0;
  716. adev->gfx.mec2_fw = NULL;
  717. }
  718. if (adev->firmware.smu_load) {
  719. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  720. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  721. info->fw = adev->gfx.pfp_fw;
  722. header = (const struct common_firmware_header *)info->fw->data;
  723. adev->firmware.fw_size +=
  724. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  725. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  726. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  727. info->fw = adev->gfx.me_fw;
  728. header = (const struct common_firmware_header *)info->fw->data;
  729. adev->firmware.fw_size +=
  730. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  731. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  732. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  733. info->fw = adev->gfx.ce_fw;
  734. header = (const struct common_firmware_header *)info->fw->data;
  735. adev->firmware.fw_size +=
  736. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  737. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  738. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  739. info->fw = adev->gfx.rlc_fw;
  740. header = (const struct common_firmware_header *)info->fw->data;
  741. adev->firmware.fw_size +=
  742. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  743. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  744. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  745. info->fw = adev->gfx.mec_fw;
  746. header = (const struct common_firmware_header *)info->fw->data;
  747. adev->firmware.fw_size +=
  748. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  749. if (adev->gfx.mec2_fw) {
  750. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  751. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  752. info->fw = adev->gfx.mec2_fw;
  753. header = (const struct common_firmware_header *)info->fw->data;
  754. adev->firmware.fw_size +=
  755. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  756. }
  757. }
  758. out:
  759. if (err) {
  760. dev_err(adev->dev,
  761. "gfx8: Failed to load firmware \"%s\"\n",
  762. fw_name);
  763. release_firmware(adev->gfx.pfp_fw);
  764. adev->gfx.pfp_fw = NULL;
  765. release_firmware(adev->gfx.me_fw);
  766. adev->gfx.me_fw = NULL;
  767. release_firmware(adev->gfx.ce_fw);
  768. adev->gfx.ce_fw = NULL;
  769. release_firmware(adev->gfx.rlc_fw);
  770. adev->gfx.rlc_fw = NULL;
  771. release_firmware(adev->gfx.mec_fw);
  772. adev->gfx.mec_fw = NULL;
  773. release_firmware(adev->gfx.mec2_fw);
  774. adev->gfx.mec2_fw = NULL;
  775. }
  776. return err;
  777. }
  778. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  779. {
  780. int r;
  781. if (adev->gfx.mec.hpd_eop_obj) {
  782. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  783. if (unlikely(r != 0))
  784. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  785. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  786. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  787. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  788. adev->gfx.mec.hpd_eop_obj = NULL;
  789. }
  790. }
  791. #define MEC_HPD_SIZE 2048
  792. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  793. {
  794. int r;
  795. u32 *hpd;
  796. /*
  797. * we assign only 1 pipe because all other pipes will
  798. * be handled by KFD
  799. */
  800. adev->gfx.mec.num_mec = 1;
  801. adev->gfx.mec.num_pipe = 1;
  802. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  803. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  804. r = amdgpu_bo_create(adev,
  805. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  806. PAGE_SIZE, true,
  807. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  808. &adev->gfx.mec.hpd_eop_obj);
  809. if (r) {
  810. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  811. return r;
  812. }
  813. }
  814. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  815. if (unlikely(r != 0)) {
  816. gfx_v8_0_mec_fini(adev);
  817. return r;
  818. }
  819. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  820. &adev->gfx.mec.hpd_eop_gpu_addr);
  821. if (r) {
  822. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  823. gfx_v8_0_mec_fini(adev);
  824. return r;
  825. }
  826. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  827. if (r) {
  828. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  829. gfx_v8_0_mec_fini(adev);
  830. return r;
  831. }
  832. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  833. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  834. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  835. return 0;
  836. }
  837. static int gfx_v8_0_sw_init(void *handle)
  838. {
  839. int i, r;
  840. struct amdgpu_ring *ring;
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. /* EOP Event */
  843. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  844. if (r)
  845. return r;
  846. /* Privileged reg */
  847. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  848. if (r)
  849. return r;
  850. /* Privileged inst */
  851. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  852. if (r)
  853. return r;
  854. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  855. gfx_v8_0_scratch_init(adev);
  856. r = gfx_v8_0_init_microcode(adev);
  857. if (r) {
  858. DRM_ERROR("Failed to load gfx firmware!\n");
  859. return r;
  860. }
  861. r = gfx_v8_0_mec_init(adev);
  862. if (r) {
  863. DRM_ERROR("Failed to init MEC BOs!\n");
  864. return r;
  865. }
  866. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  867. if (r) {
  868. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  869. return r;
  870. }
  871. /* set up the gfx ring */
  872. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  873. ring = &adev->gfx.gfx_ring[i];
  874. ring->ring_obj = NULL;
  875. sprintf(ring->name, "gfx");
  876. /* no gfx doorbells on iceland */
  877. if (adev->asic_type != CHIP_TOPAZ) {
  878. ring->use_doorbell = true;
  879. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  880. }
  881. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  882. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  883. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  884. AMDGPU_RING_TYPE_GFX);
  885. if (r)
  886. return r;
  887. }
  888. /* set up the compute queues */
  889. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  890. unsigned irq_type;
  891. /* max 32 queues per MEC */
  892. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  893. DRM_ERROR("Too many (%d) compute rings!\n", i);
  894. break;
  895. }
  896. ring = &adev->gfx.compute_ring[i];
  897. ring->ring_obj = NULL;
  898. ring->use_doorbell = true;
  899. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  900. ring->me = 1; /* first MEC */
  901. ring->pipe = i / 8;
  902. ring->queue = i % 8;
  903. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  904. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  905. /* type-2 packets are deprecated on MEC, use type-3 instead */
  906. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  907. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  908. &adev->gfx.eop_irq, irq_type,
  909. AMDGPU_RING_TYPE_COMPUTE);
  910. if (r)
  911. return r;
  912. }
  913. /* reserve GDS, GWS and OA resource for gfx */
  914. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  915. PAGE_SIZE, true,
  916. AMDGPU_GEM_DOMAIN_GDS, 0,
  917. NULL, &adev->gds.gds_gfx_bo);
  918. if (r)
  919. return r;
  920. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  921. PAGE_SIZE, true,
  922. AMDGPU_GEM_DOMAIN_GWS, 0,
  923. NULL, &adev->gds.gws_gfx_bo);
  924. if (r)
  925. return r;
  926. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  927. PAGE_SIZE, true,
  928. AMDGPU_GEM_DOMAIN_OA, 0,
  929. NULL, &adev->gds.oa_gfx_bo);
  930. if (r)
  931. return r;
  932. adev->gfx.ce_ram_size = 0x8000;
  933. return 0;
  934. }
  935. static int gfx_v8_0_sw_fini(void *handle)
  936. {
  937. int i;
  938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  939. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  940. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  941. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  942. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  943. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  944. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  945. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  946. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  947. gfx_v8_0_mec_fini(adev);
  948. return 0;
  949. }
  950. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  951. {
  952. const u32 num_tile_mode_states = 32;
  953. const u32 num_secondary_tile_mode_states = 16;
  954. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  955. switch (adev->gfx.config.mem_row_size_in_kb) {
  956. case 1:
  957. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  958. break;
  959. case 2:
  960. default:
  961. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  962. break;
  963. case 4:
  964. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  965. break;
  966. }
  967. switch (adev->asic_type) {
  968. case CHIP_TOPAZ:
  969. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  970. switch (reg_offset) {
  971. case 0:
  972. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  973. PIPE_CONFIG(ADDR_SURF_P2) |
  974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  976. break;
  977. case 1:
  978. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  979. PIPE_CONFIG(ADDR_SURF_P2) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  981. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  982. break;
  983. case 2:
  984. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  985. PIPE_CONFIG(ADDR_SURF_P2) |
  986. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  987. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  988. break;
  989. case 3:
  990. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  991. PIPE_CONFIG(ADDR_SURF_P2) |
  992. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  993. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  994. break;
  995. case 4:
  996. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  997. PIPE_CONFIG(ADDR_SURF_P2) |
  998. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  999. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1000. break;
  1001. case 5:
  1002. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1003. PIPE_CONFIG(ADDR_SURF_P2) |
  1004. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1005. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1006. break;
  1007. case 6:
  1008. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1009. PIPE_CONFIG(ADDR_SURF_P2) |
  1010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1011. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1012. break;
  1013. case 8:
  1014. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1015. PIPE_CONFIG(ADDR_SURF_P2));
  1016. break;
  1017. case 9:
  1018. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1019. PIPE_CONFIG(ADDR_SURF_P2) |
  1020. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1022. break;
  1023. case 10:
  1024. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1025. PIPE_CONFIG(ADDR_SURF_P2) |
  1026. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1028. break;
  1029. case 11:
  1030. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1031. PIPE_CONFIG(ADDR_SURF_P2) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1034. break;
  1035. case 13:
  1036. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1037. PIPE_CONFIG(ADDR_SURF_P2) |
  1038. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1040. break;
  1041. case 14:
  1042. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1043. PIPE_CONFIG(ADDR_SURF_P2) |
  1044. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1046. break;
  1047. case 15:
  1048. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1049. PIPE_CONFIG(ADDR_SURF_P2) |
  1050. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1052. break;
  1053. case 16:
  1054. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P2) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1058. break;
  1059. case 18:
  1060. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1061. PIPE_CONFIG(ADDR_SURF_P2) |
  1062. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1064. break;
  1065. case 19:
  1066. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1067. PIPE_CONFIG(ADDR_SURF_P2) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1070. break;
  1071. case 20:
  1072. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1073. PIPE_CONFIG(ADDR_SURF_P2) |
  1074. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1076. break;
  1077. case 21:
  1078. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1079. PIPE_CONFIG(ADDR_SURF_P2) |
  1080. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1082. break;
  1083. case 22:
  1084. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1085. PIPE_CONFIG(ADDR_SURF_P2) |
  1086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1088. break;
  1089. case 24:
  1090. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P2) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. break;
  1095. case 25:
  1096. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1097. PIPE_CONFIG(ADDR_SURF_P2) |
  1098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1100. break;
  1101. case 26:
  1102. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1103. PIPE_CONFIG(ADDR_SURF_P2) |
  1104. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1106. break;
  1107. case 27:
  1108. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1109. PIPE_CONFIG(ADDR_SURF_P2) |
  1110. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1112. break;
  1113. case 28:
  1114. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P2) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. break;
  1119. case 29:
  1120. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1121. PIPE_CONFIG(ADDR_SURF_P2) |
  1122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1124. break;
  1125. case 7:
  1126. case 12:
  1127. case 17:
  1128. case 23:
  1129. /* unused idx */
  1130. continue;
  1131. default:
  1132. gb_tile_moden = 0;
  1133. break;
  1134. };
  1135. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1136. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1137. }
  1138. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1139. switch (reg_offset) {
  1140. case 0:
  1141. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1142. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1143. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1144. NUM_BANKS(ADDR_SURF_8_BANK));
  1145. break;
  1146. case 1:
  1147. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1150. NUM_BANKS(ADDR_SURF_8_BANK));
  1151. break;
  1152. case 2:
  1153. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1154. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1155. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1156. NUM_BANKS(ADDR_SURF_8_BANK));
  1157. break;
  1158. case 3:
  1159. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_8_BANK));
  1163. break;
  1164. case 4:
  1165. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1166. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1167. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1168. NUM_BANKS(ADDR_SURF_8_BANK));
  1169. break;
  1170. case 5:
  1171. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. break;
  1176. case 6:
  1177. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1180. NUM_BANKS(ADDR_SURF_8_BANK));
  1181. break;
  1182. case 8:
  1183. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1186. NUM_BANKS(ADDR_SURF_16_BANK));
  1187. break;
  1188. case 9:
  1189. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1192. NUM_BANKS(ADDR_SURF_16_BANK));
  1193. break;
  1194. case 10:
  1195. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1198. NUM_BANKS(ADDR_SURF_16_BANK));
  1199. break;
  1200. case 11:
  1201. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1204. NUM_BANKS(ADDR_SURF_16_BANK));
  1205. break;
  1206. case 12:
  1207. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1210. NUM_BANKS(ADDR_SURF_16_BANK));
  1211. break;
  1212. case 13:
  1213. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1216. NUM_BANKS(ADDR_SURF_16_BANK));
  1217. break;
  1218. case 14:
  1219. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1222. NUM_BANKS(ADDR_SURF_8_BANK));
  1223. break;
  1224. case 7:
  1225. /* unused idx */
  1226. continue;
  1227. default:
  1228. gb_tile_moden = 0;
  1229. break;
  1230. };
  1231. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1232. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1233. }
  1234. case CHIP_FIJI:
  1235. case CHIP_TONGA:
  1236. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1237. switch (reg_offset) {
  1238. case 0:
  1239. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1240. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1241. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1243. break;
  1244. case 1:
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1249. break;
  1250. case 2:
  1251. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1252. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1253. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1254. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1255. break;
  1256. case 3:
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1259. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1261. break;
  1262. case 4:
  1263. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1264. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1265. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1267. break;
  1268. case 5:
  1269. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1270. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1271. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1273. break;
  1274. case 6:
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1276. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1277. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1278. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1279. break;
  1280. case 7:
  1281. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1282. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1283. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1285. break;
  1286. case 8:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1288. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1289. break;
  1290. case 9:
  1291. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1292. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1293. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1295. break;
  1296. case 10:
  1297. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1298. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1299. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1301. break;
  1302. case 11:
  1303. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1305. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1307. break;
  1308. case 12:
  1309. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1310. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1311. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1313. break;
  1314. case 13:
  1315. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1316. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1317. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1319. break;
  1320. case 14:
  1321. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1322. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1323. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1325. break;
  1326. case 15:
  1327. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1329. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1331. break;
  1332. case 16:
  1333. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1334. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1335. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1337. break;
  1338. case 17:
  1339. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1340. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1343. break;
  1344. case 18:
  1345. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1346. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1349. break;
  1350. case 19:
  1351. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1352. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1353. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1355. break;
  1356. case 20:
  1357. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1358. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1359. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1361. break;
  1362. case 21:
  1363. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1364. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1365. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1367. break;
  1368. case 22:
  1369. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1370. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1371. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1373. break;
  1374. case 23:
  1375. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1376. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1379. break;
  1380. case 24:
  1381. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1383. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1385. break;
  1386. case 25:
  1387. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1388. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1389. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1391. break;
  1392. case 26:
  1393. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1397. break;
  1398. case 27:
  1399. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1400. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1401. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1402. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1403. break;
  1404. case 28:
  1405. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1407. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1409. break;
  1410. case 29:
  1411. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1413. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1414. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1415. break;
  1416. case 30:
  1417. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1418. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1419. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1421. break;
  1422. default:
  1423. gb_tile_moden = 0;
  1424. break;
  1425. };
  1426. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1427. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1428. }
  1429. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1430. switch (reg_offset) {
  1431. case 0:
  1432. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1435. NUM_BANKS(ADDR_SURF_16_BANK));
  1436. break;
  1437. case 1:
  1438. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1441. NUM_BANKS(ADDR_SURF_16_BANK));
  1442. break;
  1443. case 2:
  1444. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1447. NUM_BANKS(ADDR_SURF_16_BANK));
  1448. break;
  1449. case 3:
  1450. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1453. NUM_BANKS(ADDR_SURF_16_BANK));
  1454. break;
  1455. case 4:
  1456. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1459. NUM_BANKS(ADDR_SURF_16_BANK));
  1460. break;
  1461. case 5:
  1462. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1465. NUM_BANKS(ADDR_SURF_16_BANK));
  1466. break;
  1467. case 6:
  1468. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1471. NUM_BANKS(ADDR_SURF_16_BANK));
  1472. break;
  1473. case 8:
  1474. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1477. NUM_BANKS(ADDR_SURF_16_BANK));
  1478. break;
  1479. case 9:
  1480. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1483. NUM_BANKS(ADDR_SURF_16_BANK));
  1484. break;
  1485. case 10:
  1486. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1487. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1488. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1489. NUM_BANKS(ADDR_SURF_16_BANK));
  1490. break;
  1491. case 11:
  1492. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_16_BANK));
  1496. break;
  1497. case 12:
  1498. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1501. NUM_BANKS(ADDR_SURF_8_BANK));
  1502. break;
  1503. case 13:
  1504. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1507. NUM_BANKS(ADDR_SURF_4_BANK));
  1508. break;
  1509. case 14:
  1510. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1513. NUM_BANKS(ADDR_SURF_4_BANK));
  1514. break;
  1515. case 7:
  1516. /* unused idx */
  1517. continue;
  1518. default:
  1519. gb_tile_moden = 0;
  1520. break;
  1521. };
  1522. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1523. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1524. }
  1525. break;
  1526. case CHIP_CARRIZO:
  1527. default:
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1529. switch (reg_offset) {
  1530. case 0:
  1531. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1532. PIPE_CONFIG(ADDR_SURF_P2) |
  1533. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1535. break;
  1536. case 1:
  1537. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1538. PIPE_CONFIG(ADDR_SURF_P2) |
  1539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1540. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1541. break;
  1542. case 2:
  1543. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1544. PIPE_CONFIG(ADDR_SURF_P2) |
  1545. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1547. break;
  1548. case 3:
  1549. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1550. PIPE_CONFIG(ADDR_SURF_P2) |
  1551. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1552. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1553. break;
  1554. case 4:
  1555. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1556. PIPE_CONFIG(ADDR_SURF_P2) |
  1557. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1558. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1559. break;
  1560. case 5:
  1561. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1562. PIPE_CONFIG(ADDR_SURF_P2) |
  1563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1564. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1565. break;
  1566. case 6:
  1567. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1568. PIPE_CONFIG(ADDR_SURF_P2) |
  1569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1570. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1571. break;
  1572. case 8:
  1573. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1574. PIPE_CONFIG(ADDR_SURF_P2));
  1575. break;
  1576. case 9:
  1577. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1578. PIPE_CONFIG(ADDR_SURF_P2) |
  1579. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1581. break;
  1582. case 10:
  1583. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1584. PIPE_CONFIG(ADDR_SURF_P2) |
  1585. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1587. break;
  1588. case 11:
  1589. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1590. PIPE_CONFIG(ADDR_SURF_P2) |
  1591. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1593. break;
  1594. case 13:
  1595. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1596. PIPE_CONFIG(ADDR_SURF_P2) |
  1597. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1599. break;
  1600. case 14:
  1601. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1602. PIPE_CONFIG(ADDR_SURF_P2) |
  1603. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1605. break;
  1606. case 15:
  1607. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1608. PIPE_CONFIG(ADDR_SURF_P2) |
  1609. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1611. break;
  1612. case 16:
  1613. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1614. PIPE_CONFIG(ADDR_SURF_P2) |
  1615. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1617. break;
  1618. case 18:
  1619. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1620. PIPE_CONFIG(ADDR_SURF_P2) |
  1621. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1622. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1623. break;
  1624. case 19:
  1625. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1626. PIPE_CONFIG(ADDR_SURF_P2) |
  1627. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1629. break;
  1630. case 20:
  1631. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1632. PIPE_CONFIG(ADDR_SURF_P2) |
  1633. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1634. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1635. break;
  1636. case 21:
  1637. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1638. PIPE_CONFIG(ADDR_SURF_P2) |
  1639. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1641. break;
  1642. case 22:
  1643. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1644. PIPE_CONFIG(ADDR_SURF_P2) |
  1645. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1646. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1647. break;
  1648. case 24:
  1649. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1650. PIPE_CONFIG(ADDR_SURF_P2) |
  1651. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1653. break;
  1654. case 25:
  1655. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1656. PIPE_CONFIG(ADDR_SURF_P2) |
  1657. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1658. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1659. break;
  1660. case 26:
  1661. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1662. PIPE_CONFIG(ADDR_SURF_P2) |
  1663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1665. break;
  1666. case 27:
  1667. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1668. PIPE_CONFIG(ADDR_SURF_P2) |
  1669. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1670. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1671. break;
  1672. case 28:
  1673. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1674. PIPE_CONFIG(ADDR_SURF_P2) |
  1675. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1677. break;
  1678. case 29:
  1679. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1680. PIPE_CONFIG(ADDR_SURF_P2) |
  1681. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1682. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1683. break;
  1684. case 7:
  1685. case 12:
  1686. case 17:
  1687. case 23:
  1688. /* unused idx */
  1689. continue;
  1690. default:
  1691. gb_tile_moden = 0;
  1692. break;
  1693. };
  1694. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1695. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1696. }
  1697. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1698. switch (reg_offset) {
  1699. case 0:
  1700. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1701. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1702. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1703. NUM_BANKS(ADDR_SURF_8_BANK));
  1704. break;
  1705. case 1:
  1706. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1707. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1708. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1709. NUM_BANKS(ADDR_SURF_8_BANK));
  1710. break;
  1711. case 2:
  1712. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1715. NUM_BANKS(ADDR_SURF_8_BANK));
  1716. break;
  1717. case 3:
  1718. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1719. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1720. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1721. NUM_BANKS(ADDR_SURF_8_BANK));
  1722. break;
  1723. case 4:
  1724. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1727. NUM_BANKS(ADDR_SURF_8_BANK));
  1728. break;
  1729. case 5:
  1730. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1731. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1732. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1733. NUM_BANKS(ADDR_SURF_8_BANK));
  1734. break;
  1735. case 6:
  1736. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1739. NUM_BANKS(ADDR_SURF_8_BANK));
  1740. break;
  1741. case 8:
  1742. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1743. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1744. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1745. NUM_BANKS(ADDR_SURF_16_BANK));
  1746. break;
  1747. case 9:
  1748. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1749. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1750. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1751. NUM_BANKS(ADDR_SURF_16_BANK));
  1752. break;
  1753. case 10:
  1754. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1755. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1756. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1757. NUM_BANKS(ADDR_SURF_16_BANK));
  1758. break;
  1759. case 11:
  1760. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1761. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1762. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1763. NUM_BANKS(ADDR_SURF_16_BANK));
  1764. break;
  1765. case 12:
  1766. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1767. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1768. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1769. NUM_BANKS(ADDR_SURF_16_BANK));
  1770. break;
  1771. case 13:
  1772. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1773. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1774. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1775. NUM_BANKS(ADDR_SURF_16_BANK));
  1776. break;
  1777. case 14:
  1778. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1779. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1780. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1781. NUM_BANKS(ADDR_SURF_8_BANK));
  1782. break;
  1783. case 7:
  1784. /* unused idx */
  1785. continue;
  1786. default:
  1787. gb_tile_moden = 0;
  1788. break;
  1789. };
  1790. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1791. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1792. }
  1793. }
  1794. }
  1795. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1796. {
  1797. u32 i, mask = 0;
  1798. for (i = 0; i < bit_width; i++) {
  1799. mask <<= 1;
  1800. mask |= 1;
  1801. }
  1802. return mask;
  1803. }
  1804. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1805. {
  1806. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1807. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1808. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1809. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1810. } else if (se_num == 0xffffffff) {
  1811. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1812. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1813. } else if (sh_num == 0xffffffff) {
  1814. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1815. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1816. } else {
  1817. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1818. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1819. }
  1820. WREG32(mmGRBM_GFX_INDEX, data);
  1821. }
  1822. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1823. u32 max_rb_num_per_se,
  1824. u32 sh_per_se)
  1825. {
  1826. u32 data, mask;
  1827. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1828. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1829. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1830. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1831. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1832. return data & mask;
  1833. }
  1834. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1835. u32 se_num, u32 sh_per_se,
  1836. u32 max_rb_num_per_se)
  1837. {
  1838. int i, j;
  1839. u32 data, mask;
  1840. u32 disabled_rbs = 0;
  1841. u32 enabled_rbs = 0;
  1842. mutex_lock(&adev->grbm_idx_mutex);
  1843. for (i = 0; i < se_num; i++) {
  1844. for (j = 0; j < sh_per_se; j++) {
  1845. gfx_v8_0_select_se_sh(adev, i, j);
  1846. data = gfx_v8_0_get_rb_disabled(adev,
  1847. max_rb_num_per_se, sh_per_se);
  1848. disabled_rbs |= data << ((i * sh_per_se + j) *
  1849. RB_BITMAP_WIDTH_PER_SH);
  1850. }
  1851. }
  1852. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1853. mutex_unlock(&adev->grbm_idx_mutex);
  1854. mask = 1;
  1855. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1856. if (!(disabled_rbs & mask))
  1857. enabled_rbs |= mask;
  1858. mask <<= 1;
  1859. }
  1860. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1861. mutex_lock(&adev->grbm_idx_mutex);
  1862. for (i = 0; i < se_num; i++) {
  1863. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1864. data = 0;
  1865. for (j = 0; j < sh_per_se; j++) {
  1866. switch (enabled_rbs & 3) {
  1867. case 0:
  1868. if (j == 0)
  1869. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1870. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1871. else
  1872. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1873. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1874. break;
  1875. case 1:
  1876. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1877. (i * sh_per_se + j) * 2);
  1878. break;
  1879. case 2:
  1880. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1881. (i * sh_per_se + j) * 2);
  1882. break;
  1883. case 3:
  1884. default:
  1885. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1886. (i * sh_per_se + j) * 2);
  1887. break;
  1888. }
  1889. enabled_rbs >>= 2;
  1890. }
  1891. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1892. }
  1893. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1894. mutex_unlock(&adev->grbm_idx_mutex);
  1895. }
  1896. /**
  1897. * gmc_v8_0_init_compute_vmid - gart enable
  1898. *
  1899. * @rdev: amdgpu_device pointer
  1900. *
  1901. * Initialize compute vmid sh_mem registers
  1902. *
  1903. */
  1904. #define DEFAULT_SH_MEM_BASES (0x6000)
  1905. #define FIRST_COMPUTE_VMID (8)
  1906. #define LAST_COMPUTE_VMID (16)
  1907. static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1908. {
  1909. int i;
  1910. uint32_t sh_mem_config;
  1911. uint32_t sh_mem_bases;
  1912. /*
  1913. * Configure apertures:
  1914. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1915. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1916. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1917. */
  1918. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1919. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1920. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1921. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1922. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1923. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1924. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1925. mutex_lock(&adev->srbm_mutex);
  1926. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1927. vi_srbm_select(adev, 0, 0, 0, i);
  1928. /* CP and shaders */
  1929. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1930. WREG32(mmSH_MEM_APE1_BASE, 1);
  1931. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1932. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1933. }
  1934. vi_srbm_select(adev, 0, 0, 0, 0);
  1935. mutex_unlock(&adev->srbm_mutex);
  1936. }
  1937. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1938. {
  1939. u32 gb_addr_config;
  1940. u32 mc_shared_chmap, mc_arb_ramcfg;
  1941. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1942. u32 tmp;
  1943. int i;
  1944. switch (adev->asic_type) {
  1945. case CHIP_TOPAZ:
  1946. adev->gfx.config.max_shader_engines = 1;
  1947. adev->gfx.config.max_tile_pipes = 2;
  1948. adev->gfx.config.max_cu_per_sh = 6;
  1949. adev->gfx.config.max_sh_per_se = 1;
  1950. adev->gfx.config.max_backends_per_se = 2;
  1951. adev->gfx.config.max_texture_channel_caches = 2;
  1952. adev->gfx.config.max_gprs = 256;
  1953. adev->gfx.config.max_gs_threads = 32;
  1954. adev->gfx.config.max_hw_contexts = 8;
  1955. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1956. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1957. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1958. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1959. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1960. break;
  1961. case CHIP_FIJI:
  1962. adev->gfx.config.max_shader_engines = 4;
  1963. adev->gfx.config.max_tile_pipes = 16;
  1964. adev->gfx.config.max_cu_per_sh = 16;
  1965. adev->gfx.config.max_sh_per_se = 1;
  1966. adev->gfx.config.max_backends_per_se = 4;
  1967. adev->gfx.config.max_texture_channel_caches = 8;
  1968. adev->gfx.config.max_gprs = 256;
  1969. adev->gfx.config.max_gs_threads = 32;
  1970. adev->gfx.config.max_hw_contexts = 8;
  1971. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1972. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1973. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1974. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1975. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1976. break;
  1977. case CHIP_TONGA:
  1978. adev->gfx.config.max_shader_engines = 4;
  1979. adev->gfx.config.max_tile_pipes = 8;
  1980. adev->gfx.config.max_cu_per_sh = 8;
  1981. adev->gfx.config.max_sh_per_se = 1;
  1982. adev->gfx.config.max_backends_per_se = 2;
  1983. adev->gfx.config.max_texture_channel_caches = 8;
  1984. adev->gfx.config.max_gprs = 256;
  1985. adev->gfx.config.max_gs_threads = 32;
  1986. adev->gfx.config.max_hw_contexts = 8;
  1987. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1988. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1989. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1990. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1991. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1992. break;
  1993. case CHIP_CARRIZO:
  1994. adev->gfx.config.max_shader_engines = 1;
  1995. adev->gfx.config.max_tile_pipes = 2;
  1996. adev->gfx.config.max_sh_per_se = 1;
  1997. adev->gfx.config.max_backends_per_se = 2;
  1998. switch (adev->pdev->revision) {
  1999. case 0xc4:
  2000. case 0x84:
  2001. case 0xc8:
  2002. case 0xcc:
  2003. /* B10 */
  2004. adev->gfx.config.max_cu_per_sh = 8;
  2005. break;
  2006. case 0xc5:
  2007. case 0x81:
  2008. case 0x85:
  2009. case 0xc9:
  2010. case 0xcd:
  2011. /* B8 */
  2012. adev->gfx.config.max_cu_per_sh = 6;
  2013. break;
  2014. case 0xc6:
  2015. case 0xca:
  2016. case 0xce:
  2017. /* B6 */
  2018. adev->gfx.config.max_cu_per_sh = 6;
  2019. break;
  2020. case 0xc7:
  2021. case 0x87:
  2022. case 0xcb:
  2023. default:
  2024. /* B4 */
  2025. adev->gfx.config.max_cu_per_sh = 4;
  2026. break;
  2027. }
  2028. adev->gfx.config.max_texture_channel_caches = 2;
  2029. adev->gfx.config.max_gprs = 256;
  2030. adev->gfx.config.max_gs_threads = 32;
  2031. adev->gfx.config.max_hw_contexts = 8;
  2032. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2033. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2034. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2035. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2036. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  2037. break;
  2038. default:
  2039. adev->gfx.config.max_shader_engines = 2;
  2040. adev->gfx.config.max_tile_pipes = 4;
  2041. adev->gfx.config.max_cu_per_sh = 2;
  2042. adev->gfx.config.max_sh_per_se = 1;
  2043. adev->gfx.config.max_backends_per_se = 2;
  2044. adev->gfx.config.max_texture_channel_caches = 4;
  2045. adev->gfx.config.max_gprs = 256;
  2046. adev->gfx.config.max_gs_threads = 32;
  2047. adev->gfx.config.max_hw_contexts = 8;
  2048. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2049. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2050. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2051. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2052. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  2053. break;
  2054. }
  2055. tmp = RREG32(mmGRBM_CNTL);
  2056. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2057. WREG32(mmGRBM_CNTL, tmp);
  2058. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  2059. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  2060. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  2061. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  2062. adev->gfx.config.mem_max_burst_length_bytes = 256;
  2063. if (adev->flags & AMD_IS_APU) {
  2064. /* Get memory bank mapping mode. */
  2065. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  2066. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2067. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2068. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  2069. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2070. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2071. /* Validate settings in case only one DIMM installed. */
  2072. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  2073. dimm00_addr_map = 0;
  2074. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  2075. dimm01_addr_map = 0;
  2076. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  2077. dimm10_addr_map = 0;
  2078. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  2079. dimm11_addr_map = 0;
  2080. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  2081. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  2082. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  2083. adev->gfx.config.mem_row_size_in_kb = 2;
  2084. else
  2085. adev->gfx.config.mem_row_size_in_kb = 1;
  2086. } else {
  2087. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  2088. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2089. if (adev->gfx.config.mem_row_size_in_kb > 4)
  2090. adev->gfx.config.mem_row_size_in_kb = 4;
  2091. }
  2092. adev->gfx.config.shader_engine_tile_size = 32;
  2093. adev->gfx.config.num_gpus = 1;
  2094. adev->gfx.config.multi_gpu_tile_size = 64;
  2095. /* fix up row size */
  2096. switch (adev->gfx.config.mem_row_size_in_kb) {
  2097. case 1:
  2098. default:
  2099. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  2100. break;
  2101. case 2:
  2102. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  2103. break;
  2104. case 4:
  2105. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  2106. break;
  2107. }
  2108. adev->gfx.config.gb_addr_config = gb_addr_config;
  2109. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  2110. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  2111. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  2112. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2113. gb_addr_config & 0x70);
  2114. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2115. gb_addr_config & 0x70);
  2116. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2117. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2118. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2119. gfx_v8_0_tiling_mode_table_init(adev);
  2120. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2121. adev->gfx.config.max_sh_per_se,
  2122. adev->gfx.config.max_backends_per_se);
  2123. /* XXX SH_MEM regs */
  2124. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2125. mutex_lock(&adev->srbm_mutex);
  2126. for (i = 0; i < 16; i++) {
  2127. vi_srbm_select(adev, 0, 0, 0, i);
  2128. /* CP and shaders */
  2129. if (i == 0) {
  2130. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2131. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2132. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2133. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2134. WREG32(mmSH_MEM_CONFIG, tmp);
  2135. } else {
  2136. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2137. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2138. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2139. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2140. WREG32(mmSH_MEM_CONFIG, tmp);
  2141. }
  2142. WREG32(mmSH_MEM_APE1_BASE, 1);
  2143. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2144. WREG32(mmSH_MEM_BASES, 0);
  2145. }
  2146. vi_srbm_select(adev, 0, 0, 0, 0);
  2147. mutex_unlock(&adev->srbm_mutex);
  2148. gmc_v8_0_init_compute_vmid(adev);
  2149. mutex_lock(&adev->grbm_idx_mutex);
  2150. /*
  2151. * making sure that the following register writes will be broadcasted
  2152. * to all the shaders
  2153. */
  2154. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2155. WREG32(mmPA_SC_FIFO_SIZE,
  2156. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2157. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2158. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2159. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2160. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2161. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2162. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2163. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2164. mutex_unlock(&adev->grbm_idx_mutex);
  2165. }
  2166. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2167. {
  2168. u32 i, j, k;
  2169. u32 mask;
  2170. mutex_lock(&adev->grbm_idx_mutex);
  2171. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2172. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2173. gfx_v8_0_select_se_sh(adev, i, j);
  2174. for (k = 0; k < adev->usec_timeout; k++) {
  2175. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2176. break;
  2177. udelay(1);
  2178. }
  2179. }
  2180. }
  2181. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2182. mutex_unlock(&adev->grbm_idx_mutex);
  2183. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2184. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2185. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2186. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2187. for (k = 0; k < adev->usec_timeout; k++) {
  2188. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2189. break;
  2190. udelay(1);
  2191. }
  2192. }
  2193. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2194. bool enable)
  2195. {
  2196. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2197. if (enable) {
  2198. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2199. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2200. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2201. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2202. } else {
  2203. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2204. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2205. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2206. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2207. }
  2208. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2209. }
  2210. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2211. {
  2212. u32 tmp = RREG32(mmRLC_CNTL);
  2213. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2214. WREG32(mmRLC_CNTL, tmp);
  2215. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2216. gfx_v8_0_wait_for_rlc_serdes(adev);
  2217. }
  2218. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2219. {
  2220. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2221. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2222. WREG32(mmGRBM_SOFT_RESET, tmp);
  2223. udelay(50);
  2224. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2225. WREG32(mmGRBM_SOFT_RESET, tmp);
  2226. udelay(50);
  2227. }
  2228. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2229. {
  2230. u32 tmp = RREG32(mmRLC_CNTL);
  2231. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2232. WREG32(mmRLC_CNTL, tmp);
  2233. /* carrizo do enable cp interrupt after cp inited */
  2234. if (adev->asic_type != CHIP_CARRIZO)
  2235. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2236. udelay(50);
  2237. }
  2238. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2239. {
  2240. const struct rlc_firmware_header_v2_0 *hdr;
  2241. const __le32 *fw_data;
  2242. unsigned i, fw_size;
  2243. if (!adev->gfx.rlc_fw)
  2244. return -EINVAL;
  2245. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2246. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2247. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2248. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2249. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2250. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2251. for (i = 0; i < fw_size; i++)
  2252. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2253. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2254. return 0;
  2255. }
  2256. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2257. {
  2258. int r;
  2259. gfx_v8_0_rlc_stop(adev);
  2260. /* disable CG */
  2261. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2262. /* disable PG */
  2263. WREG32(mmRLC_PG_CNTL, 0);
  2264. gfx_v8_0_rlc_reset(adev);
  2265. if (!adev->firmware.smu_load) {
  2266. /* legacy rlc firmware loading */
  2267. r = gfx_v8_0_rlc_load_microcode(adev);
  2268. if (r)
  2269. return r;
  2270. } else {
  2271. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2272. AMDGPU_UCODE_ID_RLC_G);
  2273. if (r)
  2274. return -EINVAL;
  2275. }
  2276. gfx_v8_0_rlc_start(adev);
  2277. return 0;
  2278. }
  2279. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2280. {
  2281. int i;
  2282. u32 tmp = RREG32(mmCP_ME_CNTL);
  2283. if (enable) {
  2284. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2285. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2286. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2287. } else {
  2288. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2289. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2290. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2291. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2292. adev->gfx.gfx_ring[i].ready = false;
  2293. }
  2294. WREG32(mmCP_ME_CNTL, tmp);
  2295. udelay(50);
  2296. }
  2297. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2298. {
  2299. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2300. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2301. const struct gfx_firmware_header_v1_0 *me_hdr;
  2302. const __le32 *fw_data;
  2303. unsigned i, fw_size;
  2304. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2305. return -EINVAL;
  2306. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2307. adev->gfx.pfp_fw->data;
  2308. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2309. adev->gfx.ce_fw->data;
  2310. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2311. adev->gfx.me_fw->data;
  2312. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2313. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2314. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2315. gfx_v8_0_cp_gfx_enable(adev, false);
  2316. /* PFP */
  2317. fw_data = (const __le32 *)
  2318. (adev->gfx.pfp_fw->data +
  2319. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2320. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2321. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2322. for (i = 0; i < fw_size; i++)
  2323. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2324. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2325. /* CE */
  2326. fw_data = (const __le32 *)
  2327. (adev->gfx.ce_fw->data +
  2328. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2329. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2330. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2331. for (i = 0; i < fw_size; i++)
  2332. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2333. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2334. /* ME */
  2335. fw_data = (const __le32 *)
  2336. (adev->gfx.me_fw->data +
  2337. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2338. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2339. WREG32(mmCP_ME_RAM_WADDR, 0);
  2340. for (i = 0; i < fw_size; i++)
  2341. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2342. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2343. return 0;
  2344. }
  2345. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2346. {
  2347. u32 count = 0;
  2348. const struct cs_section_def *sect = NULL;
  2349. const struct cs_extent_def *ext = NULL;
  2350. /* begin clear state */
  2351. count += 2;
  2352. /* context control state */
  2353. count += 3;
  2354. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2355. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2356. if (sect->id == SECT_CONTEXT)
  2357. count += 2 + ext->reg_count;
  2358. else
  2359. return 0;
  2360. }
  2361. }
  2362. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2363. count += 4;
  2364. /* end clear state */
  2365. count += 2;
  2366. /* clear state */
  2367. count += 2;
  2368. return count;
  2369. }
  2370. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2371. {
  2372. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2373. const struct cs_section_def *sect = NULL;
  2374. const struct cs_extent_def *ext = NULL;
  2375. int r, i;
  2376. /* init the CP */
  2377. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2378. WREG32(mmCP_ENDIAN_SWAP, 0);
  2379. WREG32(mmCP_DEVICE_ID, 1);
  2380. gfx_v8_0_cp_gfx_enable(adev, true);
  2381. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2382. if (r) {
  2383. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2384. return r;
  2385. }
  2386. /* clear state buffer */
  2387. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2388. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2389. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2390. amdgpu_ring_write(ring, 0x80000000);
  2391. amdgpu_ring_write(ring, 0x80000000);
  2392. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2393. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2394. if (sect->id == SECT_CONTEXT) {
  2395. amdgpu_ring_write(ring,
  2396. PACKET3(PACKET3_SET_CONTEXT_REG,
  2397. ext->reg_count));
  2398. amdgpu_ring_write(ring,
  2399. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2400. for (i = 0; i < ext->reg_count; i++)
  2401. amdgpu_ring_write(ring, ext->extent[i]);
  2402. }
  2403. }
  2404. }
  2405. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2406. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2407. switch (adev->asic_type) {
  2408. case CHIP_TONGA:
  2409. case CHIP_FIJI:
  2410. amdgpu_ring_write(ring, 0x16000012);
  2411. amdgpu_ring_write(ring, 0x0000002A);
  2412. break;
  2413. case CHIP_TOPAZ:
  2414. case CHIP_CARRIZO:
  2415. amdgpu_ring_write(ring, 0x00000002);
  2416. amdgpu_ring_write(ring, 0x00000000);
  2417. break;
  2418. default:
  2419. BUG();
  2420. }
  2421. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2422. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2423. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2424. amdgpu_ring_write(ring, 0);
  2425. /* init the CE partitions */
  2426. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2427. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2428. amdgpu_ring_write(ring, 0x8000);
  2429. amdgpu_ring_write(ring, 0x8000);
  2430. amdgpu_ring_unlock_commit(ring);
  2431. return 0;
  2432. }
  2433. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2434. {
  2435. struct amdgpu_ring *ring;
  2436. u32 tmp;
  2437. u32 rb_bufsz;
  2438. u64 rb_addr, rptr_addr;
  2439. int r;
  2440. /* Set the write pointer delay */
  2441. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2442. /* set the RB to use vmid 0 */
  2443. WREG32(mmCP_RB_VMID, 0);
  2444. /* Set ring buffer size */
  2445. ring = &adev->gfx.gfx_ring[0];
  2446. rb_bufsz = order_base_2(ring->ring_size / 8);
  2447. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2448. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2449. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2450. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2451. #ifdef __BIG_ENDIAN
  2452. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2453. #endif
  2454. WREG32(mmCP_RB0_CNTL, tmp);
  2455. /* Initialize the ring buffer's read and write pointers */
  2456. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2457. ring->wptr = 0;
  2458. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2459. /* set the wb address wether it's enabled or not */
  2460. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2461. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2462. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2463. mdelay(1);
  2464. WREG32(mmCP_RB0_CNTL, tmp);
  2465. rb_addr = ring->gpu_addr >> 8;
  2466. WREG32(mmCP_RB0_BASE, rb_addr);
  2467. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2468. /* no gfx doorbells on iceland */
  2469. if (adev->asic_type != CHIP_TOPAZ) {
  2470. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2471. if (ring->use_doorbell) {
  2472. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2473. DOORBELL_OFFSET, ring->doorbell_index);
  2474. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2475. DOORBELL_EN, 1);
  2476. } else {
  2477. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2478. DOORBELL_EN, 0);
  2479. }
  2480. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2481. if (adev->asic_type == CHIP_TONGA) {
  2482. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2483. DOORBELL_RANGE_LOWER,
  2484. AMDGPU_DOORBELL_GFX_RING0);
  2485. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2486. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2487. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2488. }
  2489. }
  2490. /* start the ring */
  2491. gfx_v8_0_cp_gfx_start(adev);
  2492. ring->ready = true;
  2493. r = amdgpu_ring_test_ring(ring);
  2494. if (r) {
  2495. ring->ready = false;
  2496. return r;
  2497. }
  2498. return 0;
  2499. }
  2500. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2501. {
  2502. int i;
  2503. if (enable) {
  2504. WREG32(mmCP_MEC_CNTL, 0);
  2505. } else {
  2506. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2507. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2508. adev->gfx.compute_ring[i].ready = false;
  2509. }
  2510. udelay(50);
  2511. }
  2512. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2513. {
  2514. gfx_v8_0_cp_compute_enable(adev, true);
  2515. return 0;
  2516. }
  2517. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2518. {
  2519. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2520. const __le32 *fw_data;
  2521. unsigned i, fw_size;
  2522. if (!adev->gfx.mec_fw)
  2523. return -EINVAL;
  2524. gfx_v8_0_cp_compute_enable(adev, false);
  2525. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2526. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2527. fw_data = (const __le32 *)
  2528. (adev->gfx.mec_fw->data +
  2529. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2530. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2531. /* MEC1 */
  2532. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2533. for (i = 0; i < fw_size; i++)
  2534. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2535. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2536. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2537. if (adev->gfx.mec2_fw) {
  2538. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2539. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2540. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2541. fw_data = (const __le32 *)
  2542. (adev->gfx.mec2_fw->data +
  2543. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2544. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2545. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2546. for (i = 0; i < fw_size; i++)
  2547. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2548. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2549. }
  2550. return 0;
  2551. }
  2552. struct vi_mqd {
  2553. uint32_t header; /* ordinal0 */
  2554. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2555. uint32_t compute_dim_x; /* ordinal2 */
  2556. uint32_t compute_dim_y; /* ordinal3 */
  2557. uint32_t compute_dim_z; /* ordinal4 */
  2558. uint32_t compute_start_x; /* ordinal5 */
  2559. uint32_t compute_start_y; /* ordinal6 */
  2560. uint32_t compute_start_z; /* ordinal7 */
  2561. uint32_t compute_num_thread_x; /* ordinal8 */
  2562. uint32_t compute_num_thread_y; /* ordinal9 */
  2563. uint32_t compute_num_thread_z; /* ordinal10 */
  2564. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2565. uint32_t compute_perfcount_enable; /* ordinal12 */
  2566. uint32_t compute_pgm_lo; /* ordinal13 */
  2567. uint32_t compute_pgm_hi; /* ordinal14 */
  2568. uint32_t compute_tba_lo; /* ordinal15 */
  2569. uint32_t compute_tba_hi; /* ordinal16 */
  2570. uint32_t compute_tma_lo; /* ordinal17 */
  2571. uint32_t compute_tma_hi; /* ordinal18 */
  2572. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2573. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2574. uint32_t compute_vmid; /* ordinal21 */
  2575. uint32_t compute_resource_limits; /* ordinal22 */
  2576. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2577. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2578. uint32_t compute_tmpring_size; /* ordinal25 */
  2579. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2580. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2581. uint32_t compute_restart_x; /* ordinal28 */
  2582. uint32_t compute_restart_y; /* ordinal29 */
  2583. uint32_t compute_restart_z; /* ordinal30 */
  2584. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2585. uint32_t compute_misc_reserved; /* ordinal32 */
  2586. uint32_t compute_dispatch_id; /* ordinal33 */
  2587. uint32_t compute_threadgroup_id; /* ordinal34 */
  2588. uint32_t compute_relaunch; /* ordinal35 */
  2589. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2590. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2591. uint32_t compute_wave_restore_control; /* ordinal38 */
  2592. uint32_t reserved9; /* ordinal39 */
  2593. uint32_t reserved10; /* ordinal40 */
  2594. uint32_t reserved11; /* ordinal41 */
  2595. uint32_t reserved12; /* ordinal42 */
  2596. uint32_t reserved13; /* ordinal43 */
  2597. uint32_t reserved14; /* ordinal44 */
  2598. uint32_t reserved15; /* ordinal45 */
  2599. uint32_t reserved16; /* ordinal46 */
  2600. uint32_t reserved17; /* ordinal47 */
  2601. uint32_t reserved18; /* ordinal48 */
  2602. uint32_t reserved19; /* ordinal49 */
  2603. uint32_t reserved20; /* ordinal50 */
  2604. uint32_t reserved21; /* ordinal51 */
  2605. uint32_t reserved22; /* ordinal52 */
  2606. uint32_t reserved23; /* ordinal53 */
  2607. uint32_t reserved24; /* ordinal54 */
  2608. uint32_t reserved25; /* ordinal55 */
  2609. uint32_t reserved26; /* ordinal56 */
  2610. uint32_t reserved27; /* ordinal57 */
  2611. uint32_t reserved28; /* ordinal58 */
  2612. uint32_t reserved29; /* ordinal59 */
  2613. uint32_t reserved30; /* ordinal60 */
  2614. uint32_t reserved31; /* ordinal61 */
  2615. uint32_t reserved32; /* ordinal62 */
  2616. uint32_t reserved33; /* ordinal63 */
  2617. uint32_t reserved34; /* ordinal64 */
  2618. uint32_t compute_user_data_0; /* ordinal65 */
  2619. uint32_t compute_user_data_1; /* ordinal66 */
  2620. uint32_t compute_user_data_2; /* ordinal67 */
  2621. uint32_t compute_user_data_3; /* ordinal68 */
  2622. uint32_t compute_user_data_4; /* ordinal69 */
  2623. uint32_t compute_user_data_5; /* ordinal70 */
  2624. uint32_t compute_user_data_6; /* ordinal71 */
  2625. uint32_t compute_user_data_7; /* ordinal72 */
  2626. uint32_t compute_user_data_8; /* ordinal73 */
  2627. uint32_t compute_user_data_9; /* ordinal74 */
  2628. uint32_t compute_user_data_10; /* ordinal75 */
  2629. uint32_t compute_user_data_11; /* ordinal76 */
  2630. uint32_t compute_user_data_12; /* ordinal77 */
  2631. uint32_t compute_user_data_13; /* ordinal78 */
  2632. uint32_t compute_user_data_14; /* ordinal79 */
  2633. uint32_t compute_user_data_15; /* ordinal80 */
  2634. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2635. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2636. uint32_t reserved35; /* ordinal83 */
  2637. uint32_t reserved36; /* ordinal84 */
  2638. uint32_t reserved37; /* ordinal85 */
  2639. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2640. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2641. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2642. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2643. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2644. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2645. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2646. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2647. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2648. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2649. uint32_t reserved38; /* ordinal96 */
  2650. uint32_t reserved39; /* ordinal97 */
  2651. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2652. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2653. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2654. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2655. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2656. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2657. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2658. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2659. uint32_t reserved40; /* ordinal106 */
  2660. uint32_t reserved41; /* ordinal107 */
  2661. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2662. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2663. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2664. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2665. uint32_t reserved42; /* ordinal112 */
  2666. uint32_t reserved43; /* ordinal113 */
  2667. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2668. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2669. uint32_t cp_packet_id_lo; /* ordinal116 */
  2670. uint32_t cp_packet_id_hi; /* ordinal117 */
  2671. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2672. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2673. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2674. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2675. uint32_t gds_save_mask_lo; /* ordinal122 */
  2676. uint32_t gds_save_mask_hi; /* ordinal123 */
  2677. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2678. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2679. uint32_t reserved44; /* ordinal126 */
  2680. uint32_t reserved45; /* ordinal127 */
  2681. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2682. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2683. uint32_t cp_hqd_active; /* ordinal130 */
  2684. uint32_t cp_hqd_vmid; /* ordinal131 */
  2685. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2686. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2687. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2688. uint32_t cp_hqd_quantum; /* ordinal135 */
  2689. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2690. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2691. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2692. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2693. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2694. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2695. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2696. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2697. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2698. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2699. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2700. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2701. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2702. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2703. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2704. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2705. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2706. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2707. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2708. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2709. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2710. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2711. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2712. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2713. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2714. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2715. uint32_t cp_mqd_control; /* ordinal162 */
  2716. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2717. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2718. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2719. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2720. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2721. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2722. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2723. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2724. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2725. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2726. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2727. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2728. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2729. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2730. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2731. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2732. uint32_t cp_hqd_error; /* ordinal179 */
  2733. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2734. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2735. uint32_t reserved46; /* ordinal182 */
  2736. uint32_t reserved47; /* ordinal183 */
  2737. uint32_t reserved48; /* ordinal184 */
  2738. uint32_t reserved49; /* ordinal185 */
  2739. uint32_t reserved50; /* ordinal186 */
  2740. uint32_t reserved51; /* ordinal187 */
  2741. uint32_t reserved52; /* ordinal188 */
  2742. uint32_t reserved53; /* ordinal189 */
  2743. uint32_t reserved54; /* ordinal190 */
  2744. uint32_t reserved55; /* ordinal191 */
  2745. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2746. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2747. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2748. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2749. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2750. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2751. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2752. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2753. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2754. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2755. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2756. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2757. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2758. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2759. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2760. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2761. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2762. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2763. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2764. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2765. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2766. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2767. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2768. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2769. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2770. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2771. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2772. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2773. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2774. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2775. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2776. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2777. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2778. uint32_t reserved56; /* ordinal225 */
  2779. uint32_t reserved57; /* ordinal226 */
  2780. uint32_t reserved58; /* ordinal227 */
  2781. uint32_t set_resources_header; /* ordinal228 */
  2782. uint32_t set_resources_dw1; /* ordinal229 */
  2783. uint32_t set_resources_dw2; /* ordinal230 */
  2784. uint32_t set_resources_dw3; /* ordinal231 */
  2785. uint32_t set_resources_dw4; /* ordinal232 */
  2786. uint32_t set_resources_dw5; /* ordinal233 */
  2787. uint32_t set_resources_dw6; /* ordinal234 */
  2788. uint32_t set_resources_dw7; /* ordinal235 */
  2789. uint32_t reserved59; /* ordinal236 */
  2790. uint32_t reserved60; /* ordinal237 */
  2791. uint32_t reserved61; /* ordinal238 */
  2792. uint32_t reserved62; /* ordinal239 */
  2793. uint32_t reserved63; /* ordinal240 */
  2794. uint32_t reserved64; /* ordinal241 */
  2795. uint32_t reserved65; /* ordinal242 */
  2796. uint32_t reserved66; /* ordinal243 */
  2797. uint32_t reserved67; /* ordinal244 */
  2798. uint32_t reserved68; /* ordinal245 */
  2799. uint32_t reserved69; /* ordinal246 */
  2800. uint32_t reserved70; /* ordinal247 */
  2801. uint32_t reserved71; /* ordinal248 */
  2802. uint32_t reserved72; /* ordinal249 */
  2803. uint32_t reserved73; /* ordinal250 */
  2804. uint32_t reserved74; /* ordinal251 */
  2805. uint32_t reserved75; /* ordinal252 */
  2806. uint32_t reserved76; /* ordinal253 */
  2807. uint32_t reserved77; /* ordinal254 */
  2808. uint32_t reserved78; /* ordinal255 */
  2809. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2810. };
  2811. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2812. {
  2813. int i, r;
  2814. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2815. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2816. if (ring->mqd_obj) {
  2817. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2818. if (unlikely(r != 0))
  2819. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2820. amdgpu_bo_unpin(ring->mqd_obj);
  2821. amdgpu_bo_unreserve(ring->mqd_obj);
  2822. amdgpu_bo_unref(&ring->mqd_obj);
  2823. ring->mqd_obj = NULL;
  2824. }
  2825. }
  2826. }
  2827. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2828. {
  2829. int r, i, j;
  2830. u32 tmp;
  2831. bool use_doorbell = true;
  2832. u64 hqd_gpu_addr;
  2833. u64 mqd_gpu_addr;
  2834. u64 eop_gpu_addr;
  2835. u64 wb_gpu_addr;
  2836. u32 *buf;
  2837. struct vi_mqd *mqd;
  2838. /* init the pipes */
  2839. mutex_lock(&adev->srbm_mutex);
  2840. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2841. int me = (i < 4) ? 1 : 2;
  2842. int pipe = (i < 4) ? i : (i - 4);
  2843. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2844. eop_gpu_addr >>= 8;
  2845. vi_srbm_select(adev, me, pipe, 0, 0);
  2846. /* write the EOP addr */
  2847. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2848. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2849. /* set the VMID assigned */
  2850. WREG32(mmCP_HQD_VMID, 0);
  2851. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2852. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2853. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2854. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2855. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2856. }
  2857. vi_srbm_select(adev, 0, 0, 0, 0);
  2858. mutex_unlock(&adev->srbm_mutex);
  2859. /* init the queues. Just two for now. */
  2860. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2861. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2862. if (ring->mqd_obj == NULL) {
  2863. r = amdgpu_bo_create(adev,
  2864. sizeof(struct vi_mqd),
  2865. PAGE_SIZE, true,
  2866. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2867. &ring->mqd_obj);
  2868. if (r) {
  2869. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2870. return r;
  2871. }
  2872. }
  2873. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2874. if (unlikely(r != 0)) {
  2875. gfx_v8_0_cp_compute_fini(adev);
  2876. return r;
  2877. }
  2878. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2879. &mqd_gpu_addr);
  2880. if (r) {
  2881. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2882. gfx_v8_0_cp_compute_fini(adev);
  2883. return r;
  2884. }
  2885. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2886. if (r) {
  2887. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2888. gfx_v8_0_cp_compute_fini(adev);
  2889. return r;
  2890. }
  2891. /* init the mqd struct */
  2892. memset(buf, 0, sizeof(struct vi_mqd));
  2893. mqd = (struct vi_mqd *)buf;
  2894. mqd->header = 0xC0310800;
  2895. mqd->compute_pipelinestat_enable = 0x00000001;
  2896. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2897. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2898. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2899. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2900. mqd->compute_misc_reserved = 0x00000003;
  2901. mutex_lock(&adev->srbm_mutex);
  2902. vi_srbm_select(adev, ring->me,
  2903. ring->pipe,
  2904. ring->queue, 0);
  2905. /* disable wptr polling */
  2906. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2907. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2908. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2909. mqd->cp_hqd_eop_base_addr_lo =
  2910. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2911. mqd->cp_hqd_eop_base_addr_hi =
  2912. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2913. /* enable doorbell? */
  2914. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2915. if (use_doorbell) {
  2916. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2917. } else {
  2918. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2919. }
  2920. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2921. mqd->cp_hqd_pq_doorbell_control = tmp;
  2922. /* disable the queue if it's active */
  2923. mqd->cp_hqd_dequeue_request = 0;
  2924. mqd->cp_hqd_pq_rptr = 0;
  2925. mqd->cp_hqd_pq_wptr= 0;
  2926. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2927. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2928. for (j = 0; j < adev->usec_timeout; j++) {
  2929. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2930. break;
  2931. udelay(1);
  2932. }
  2933. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2934. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2935. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2936. }
  2937. /* set the pointer to the MQD */
  2938. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2939. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2940. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2941. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2942. /* set MQD vmid to 0 */
  2943. tmp = RREG32(mmCP_MQD_CONTROL);
  2944. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2945. WREG32(mmCP_MQD_CONTROL, tmp);
  2946. mqd->cp_mqd_control = tmp;
  2947. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2948. hqd_gpu_addr = ring->gpu_addr >> 8;
  2949. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2950. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2951. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2952. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2953. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2954. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2955. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2956. (order_base_2(ring->ring_size / 4) - 1));
  2957. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2958. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2959. #ifdef __BIG_ENDIAN
  2960. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2961. #endif
  2962. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2963. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2964. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2965. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2966. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2967. mqd->cp_hqd_pq_control = tmp;
  2968. /* set the wb address wether it's enabled or not */
  2969. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2970. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2971. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2972. upper_32_bits(wb_gpu_addr) & 0xffff;
  2973. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2974. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2975. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2976. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2977. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2978. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2979. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2980. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2981. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2982. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2983. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2984. /* enable the doorbell if requested */
  2985. if (use_doorbell) {
  2986. if (adev->asic_type == CHIP_CARRIZO) {
  2987. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2988. AMDGPU_DOORBELL_KIQ << 2);
  2989. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2990. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2991. }
  2992. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2993. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2994. DOORBELL_OFFSET, ring->doorbell_index);
  2995. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2996. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2997. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2998. mqd->cp_hqd_pq_doorbell_control = tmp;
  2999. } else {
  3000. mqd->cp_hqd_pq_doorbell_control = 0;
  3001. }
  3002. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3003. mqd->cp_hqd_pq_doorbell_control);
  3004. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3005. ring->wptr = 0;
  3006. mqd->cp_hqd_pq_wptr = ring->wptr;
  3007. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3008. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3009. /* set the vmid for the queue */
  3010. mqd->cp_hqd_vmid = 0;
  3011. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3012. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3013. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3014. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3015. mqd->cp_hqd_persistent_state = tmp;
  3016. /* activate the queue */
  3017. mqd->cp_hqd_active = 1;
  3018. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3019. vi_srbm_select(adev, 0, 0, 0, 0);
  3020. mutex_unlock(&adev->srbm_mutex);
  3021. amdgpu_bo_kunmap(ring->mqd_obj);
  3022. amdgpu_bo_unreserve(ring->mqd_obj);
  3023. }
  3024. if (use_doorbell) {
  3025. tmp = RREG32(mmCP_PQ_STATUS);
  3026. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3027. WREG32(mmCP_PQ_STATUS, tmp);
  3028. }
  3029. r = gfx_v8_0_cp_compute_start(adev);
  3030. if (r)
  3031. return r;
  3032. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3033. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3034. ring->ready = true;
  3035. r = amdgpu_ring_test_ring(ring);
  3036. if (r)
  3037. ring->ready = false;
  3038. }
  3039. return 0;
  3040. }
  3041. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3042. {
  3043. int r;
  3044. if (adev->asic_type != CHIP_CARRIZO)
  3045. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3046. if (!adev->firmware.smu_load) {
  3047. /* legacy firmware loading */
  3048. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3049. if (r)
  3050. return r;
  3051. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3052. if (r)
  3053. return r;
  3054. } else {
  3055. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3056. AMDGPU_UCODE_ID_CP_CE);
  3057. if (r)
  3058. return -EINVAL;
  3059. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3060. AMDGPU_UCODE_ID_CP_PFP);
  3061. if (r)
  3062. return -EINVAL;
  3063. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3064. AMDGPU_UCODE_ID_CP_ME);
  3065. if (r)
  3066. return -EINVAL;
  3067. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3068. AMDGPU_UCODE_ID_CP_MEC1);
  3069. if (r)
  3070. return -EINVAL;
  3071. }
  3072. r = gfx_v8_0_cp_gfx_resume(adev);
  3073. if (r)
  3074. return r;
  3075. r = gfx_v8_0_cp_compute_resume(adev);
  3076. if (r)
  3077. return r;
  3078. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3079. return 0;
  3080. }
  3081. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3082. {
  3083. gfx_v8_0_cp_gfx_enable(adev, enable);
  3084. gfx_v8_0_cp_compute_enable(adev, enable);
  3085. }
  3086. static int gfx_v8_0_hw_init(void *handle)
  3087. {
  3088. int r;
  3089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3090. gfx_v8_0_init_golden_registers(adev);
  3091. gfx_v8_0_gpu_init(adev);
  3092. r = gfx_v8_0_rlc_resume(adev);
  3093. if (r)
  3094. return r;
  3095. r = gfx_v8_0_cp_resume(adev);
  3096. if (r)
  3097. return r;
  3098. return r;
  3099. }
  3100. static int gfx_v8_0_hw_fini(void *handle)
  3101. {
  3102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3103. gfx_v8_0_cp_enable(adev, false);
  3104. gfx_v8_0_rlc_stop(adev);
  3105. gfx_v8_0_cp_compute_fini(adev);
  3106. return 0;
  3107. }
  3108. static int gfx_v8_0_suspend(void *handle)
  3109. {
  3110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3111. return gfx_v8_0_hw_fini(adev);
  3112. }
  3113. static int gfx_v8_0_resume(void *handle)
  3114. {
  3115. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3116. return gfx_v8_0_hw_init(adev);
  3117. }
  3118. static bool gfx_v8_0_is_idle(void *handle)
  3119. {
  3120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3121. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3122. return false;
  3123. else
  3124. return true;
  3125. }
  3126. static int gfx_v8_0_wait_for_idle(void *handle)
  3127. {
  3128. unsigned i;
  3129. u32 tmp;
  3130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3131. for (i = 0; i < adev->usec_timeout; i++) {
  3132. /* read MC_STATUS */
  3133. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3134. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3135. return 0;
  3136. udelay(1);
  3137. }
  3138. return -ETIMEDOUT;
  3139. }
  3140. static void gfx_v8_0_print_status(void *handle)
  3141. {
  3142. int i;
  3143. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3144. dev_info(adev->dev, "GFX 8.x registers\n");
  3145. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3146. RREG32(mmGRBM_STATUS));
  3147. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3148. RREG32(mmGRBM_STATUS2));
  3149. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3150. RREG32(mmGRBM_STATUS_SE0));
  3151. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3152. RREG32(mmGRBM_STATUS_SE1));
  3153. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3154. RREG32(mmGRBM_STATUS_SE2));
  3155. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3156. RREG32(mmGRBM_STATUS_SE3));
  3157. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3158. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3159. RREG32(mmCP_STALLED_STAT1));
  3160. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3161. RREG32(mmCP_STALLED_STAT2));
  3162. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3163. RREG32(mmCP_STALLED_STAT3));
  3164. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3165. RREG32(mmCP_CPF_BUSY_STAT));
  3166. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3167. RREG32(mmCP_CPF_STALLED_STAT1));
  3168. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3169. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3170. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3171. RREG32(mmCP_CPC_STALLED_STAT1));
  3172. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3173. for (i = 0; i < 32; i++) {
  3174. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3175. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3176. }
  3177. for (i = 0; i < 16; i++) {
  3178. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3179. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3180. }
  3181. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3182. dev_info(adev->dev, " se: %d\n", i);
  3183. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3184. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3185. RREG32(mmPA_SC_RASTER_CONFIG));
  3186. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3187. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3188. }
  3189. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3190. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3191. RREG32(mmGB_ADDR_CONFIG));
  3192. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3193. RREG32(mmHDP_ADDR_CONFIG));
  3194. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3195. RREG32(mmDMIF_ADDR_CALC));
  3196. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3197. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3198. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3199. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3200. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3201. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3202. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3203. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3204. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3205. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3206. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3207. RREG32(mmCP_MEQ_THRESHOLDS));
  3208. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3209. RREG32(mmSX_DEBUG_1));
  3210. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3211. RREG32(mmTA_CNTL_AUX));
  3212. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3213. RREG32(mmSPI_CONFIG_CNTL));
  3214. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3215. RREG32(mmSQ_CONFIG));
  3216. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3217. RREG32(mmDB_DEBUG));
  3218. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3219. RREG32(mmDB_DEBUG2));
  3220. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3221. RREG32(mmDB_DEBUG3));
  3222. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3223. RREG32(mmCB_HW_CONTROL));
  3224. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3225. RREG32(mmSPI_CONFIG_CNTL_1));
  3226. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3227. RREG32(mmPA_SC_FIFO_SIZE));
  3228. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3229. RREG32(mmVGT_NUM_INSTANCES));
  3230. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3231. RREG32(mmCP_PERFMON_CNTL));
  3232. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3233. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3234. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3235. RREG32(mmVGT_CACHE_INVALIDATION));
  3236. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3237. RREG32(mmVGT_GS_VERTEX_REUSE));
  3238. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3239. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3240. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3241. RREG32(mmPA_CL_ENHANCE));
  3242. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3243. RREG32(mmPA_SC_ENHANCE));
  3244. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3245. RREG32(mmCP_ME_CNTL));
  3246. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3247. RREG32(mmCP_MAX_CONTEXT));
  3248. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3249. RREG32(mmCP_ENDIAN_SWAP));
  3250. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3251. RREG32(mmCP_DEVICE_ID));
  3252. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3253. RREG32(mmCP_SEM_WAIT_TIMER));
  3254. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3255. RREG32(mmCP_RB_WPTR_DELAY));
  3256. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3257. RREG32(mmCP_RB_VMID));
  3258. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3259. RREG32(mmCP_RB0_CNTL));
  3260. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3261. RREG32(mmCP_RB0_WPTR));
  3262. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3263. RREG32(mmCP_RB0_RPTR_ADDR));
  3264. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3265. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3266. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3267. RREG32(mmCP_RB0_CNTL));
  3268. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3269. RREG32(mmCP_RB0_BASE));
  3270. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3271. RREG32(mmCP_RB0_BASE_HI));
  3272. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3273. RREG32(mmCP_MEC_CNTL));
  3274. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3275. RREG32(mmCP_CPF_DEBUG));
  3276. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3277. RREG32(mmSCRATCH_ADDR));
  3278. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3279. RREG32(mmSCRATCH_UMSK));
  3280. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3281. RREG32(mmCP_INT_CNTL_RING0));
  3282. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3283. RREG32(mmRLC_LB_CNTL));
  3284. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3285. RREG32(mmRLC_CNTL));
  3286. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3287. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3288. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3289. RREG32(mmRLC_LB_CNTR_INIT));
  3290. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3291. RREG32(mmRLC_LB_CNTR_MAX));
  3292. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3293. RREG32(mmRLC_LB_INIT_CU_MASK));
  3294. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3295. RREG32(mmRLC_LB_PARAMS));
  3296. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3297. RREG32(mmRLC_LB_CNTL));
  3298. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3299. RREG32(mmRLC_MC_CNTL));
  3300. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3301. RREG32(mmRLC_UCODE_CNTL));
  3302. mutex_lock(&adev->srbm_mutex);
  3303. for (i = 0; i < 16; i++) {
  3304. vi_srbm_select(adev, 0, 0, 0, i);
  3305. dev_info(adev->dev, " VM %d:\n", i);
  3306. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3307. RREG32(mmSH_MEM_CONFIG));
  3308. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3309. RREG32(mmSH_MEM_APE1_BASE));
  3310. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3311. RREG32(mmSH_MEM_APE1_LIMIT));
  3312. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3313. RREG32(mmSH_MEM_BASES));
  3314. }
  3315. vi_srbm_select(adev, 0, 0, 0, 0);
  3316. mutex_unlock(&adev->srbm_mutex);
  3317. }
  3318. static int gfx_v8_0_soft_reset(void *handle)
  3319. {
  3320. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3321. u32 tmp;
  3322. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3323. /* GRBM_STATUS */
  3324. tmp = RREG32(mmGRBM_STATUS);
  3325. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3326. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3327. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3328. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3329. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3330. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3331. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3332. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3333. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3334. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3335. }
  3336. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3337. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3338. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3339. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3340. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3341. }
  3342. /* GRBM_STATUS2 */
  3343. tmp = RREG32(mmGRBM_STATUS2);
  3344. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3345. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3346. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3347. /* SRBM_STATUS */
  3348. tmp = RREG32(mmSRBM_STATUS);
  3349. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3350. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3351. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3352. if (grbm_soft_reset || srbm_soft_reset) {
  3353. gfx_v8_0_print_status((void *)adev);
  3354. /* stop the rlc */
  3355. gfx_v8_0_rlc_stop(adev);
  3356. /* Disable GFX parsing/prefetching */
  3357. gfx_v8_0_cp_gfx_enable(adev, false);
  3358. /* Disable MEC parsing/prefetching */
  3359. /* XXX todo */
  3360. if (grbm_soft_reset) {
  3361. tmp = RREG32(mmGRBM_SOFT_RESET);
  3362. tmp |= grbm_soft_reset;
  3363. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3364. WREG32(mmGRBM_SOFT_RESET, tmp);
  3365. tmp = RREG32(mmGRBM_SOFT_RESET);
  3366. udelay(50);
  3367. tmp &= ~grbm_soft_reset;
  3368. WREG32(mmGRBM_SOFT_RESET, tmp);
  3369. tmp = RREG32(mmGRBM_SOFT_RESET);
  3370. }
  3371. if (srbm_soft_reset) {
  3372. tmp = RREG32(mmSRBM_SOFT_RESET);
  3373. tmp |= srbm_soft_reset;
  3374. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3375. WREG32(mmSRBM_SOFT_RESET, tmp);
  3376. tmp = RREG32(mmSRBM_SOFT_RESET);
  3377. udelay(50);
  3378. tmp &= ~srbm_soft_reset;
  3379. WREG32(mmSRBM_SOFT_RESET, tmp);
  3380. tmp = RREG32(mmSRBM_SOFT_RESET);
  3381. }
  3382. /* Wait a little for things to settle down */
  3383. udelay(50);
  3384. gfx_v8_0_print_status((void *)adev);
  3385. }
  3386. return 0;
  3387. }
  3388. /**
  3389. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3390. *
  3391. * @adev: amdgpu_device pointer
  3392. *
  3393. * Fetches a GPU clock counter snapshot.
  3394. * Returns the 64 bit clock counter snapshot.
  3395. */
  3396. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3397. {
  3398. uint64_t clock;
  3399. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3400. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3401. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3402. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3403. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3404. return clock;
  3405. }
  3406. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3407. uint32_t vmid,
  3408. uint32_t gds_base, uint32_t gds_size,
  3409. uint32_t gws_base, uint32_t gws_size,
  3410. uint32_t oa_base, uint32_t oa_size)
  3411. {
  3412. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3413. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3414. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3415. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3416. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3417. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3418. /* GDS Base */
  3419. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3420. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3421. WRITE_DATA_DST_SEL(0)));
  3422. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3423. amdgpu_ring_write(ring, 0);
  3424. amdgpu_ring_write(ring, gds_base);
  3425. /* GDS Size */
  3426. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3427. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3428. WRITE_DATA_DST_SEL(0)));
  3429. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3430. amdgpu_ring_write(ring, 0);
  3431. amdgpu_ring_write(ring, gds_size);
  3432. /* GWS */
  3433. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3434. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3435. WRITE_DATA_DST_SEL(0)));
  3436. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3437. amdgpu_ring_write(ring, 0);
  3438. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3439. /* OA */
  3440. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3441. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3442. WRITE_DATA_DST_SEL(0)));
  3443. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3444. amdgpu_ring_write(ring, 0);
  3445. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3446. }
  3447. static int gfx_v8_0_early_init(void *handle)
  3448. {
  3449. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3450. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3451. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3452. gfx_v8_0_set_ring_funcs(adev);
  3453. gfx_v8_0_set_irq_funcs(adev);
  3454. gfx_v8_0_set_gds_init(adev);
  3455. return 0;
  3456. }
  3457. static int gfx_v8_0_set_powergating_state(void *handle,
  3458. enum amd_powergating_state state)
  3459. {
  3460. return 0;
  3461. }
  3462. static int gfx_v8_0_set_clockgating_state(void *handle,
  3463. enum amd_clockgating_state state)
  3464. {
  3465. return 0;
  3466. }
  3467. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3468. {
  3469. u32 rptr;
  3470. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3471. return rptr;
  3472. }
  3473. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3474. {
  3475. struct amdgpu_device *adev = ring->adev;
  3476. u32 wptr;
  3477. if (ring->use_doorbell)
  3478. /* XXX check if swapping is necessary on BE */
  3479. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3480. else
  3481. wptr = RREG32(mmCP_RB0_WPTR);
  3482. return wptr;
  3483. }
  3484. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3485. {
  3486. struct amdgpu_device *adev = ring->adev;
  3487. if (ring->use_doorbell) {
  3488. /* XXX check if swapping is necessary on BE */
  3489. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3490. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3491. } else {
  3492. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3493. (void)RREG32(mmCP_RB0_WPTR);
  3494. }
  3495. }
  3496. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3497. {
  3498. u32 ref_and_mask, reg_mem_engine;
  3499. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3500. switch (ring->me) {
  3501. case 1:
  3502. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3503. break;
  3504. case 2:
  3505. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3506. break;
  3507. default:
  3508. return;
  3509. }
  3510. reg_mem_engine = 0;
  3511. } else {
  3512. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3513. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3514. }
  3515. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3516. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3517. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3518. reg_mem_engine));
  3519. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3520. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3521. amdgpu_ring_write(ring, ref_and_mask);
  3522. amdgpu_ring_write(ring, ref_and_mask);
  3523. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3524. }
  3525. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3526. struct amdgpu_ib *ib)
  3527. {
  3528. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3529. u32 header, control = 0;
  3530. u32 next_rptr = ring->wptr + 5;
  3531. /* drop the CE preamble IB for the same context */
  3532. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3533. return;
  3534. if (need_ctx_switch)
  3535. next_rptr += 2;
  3536. next_rptr += 4;
  3537. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3538. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3539. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3540. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3541. amdgpu_ring_write(ring, next_rptr);
  3542. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3543. if (need_ctx_switch) {
  3544. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3545. amdgpu_ring_write(ring, 0);
  3546. }
  3547. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3548. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3549. else
  3550. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3551. control |= ib->length_dw |
  3552. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3553. amdgpu_ring_write(ring, header);
  3554. amdgpu_ring_write(ring,
  3555. #ifdef __BIG_ENDIAN
  3556. (2 << 0) |
  3557. #endif
  3558. (ib->gpu_addr & 0xFFFFFFFC));
  3559. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3560. amdgpu_ring_write(ring, control);
  3561. }
  3562. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3563. struct amdgpu_ib *ib)
  3564. {
  3565. u32 header, control = 0;
  3566. u32 next_rptr = ring->wptr + 5;
  3567. control |= INDIRECT_BUFFER_VALID;
  3568. next_rptr += 4;
  3569. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3570. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3571. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3572. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3573. amdgpu_ring_write(ring, next_rptr);
  3574. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3575. control |= ib->length_dw |
  3576. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3577. amdgpu_ring_write(ring, header);
  3578. amdgpu_ring_write(ring,
  3579. #ifdef __BIG_ENDIAN
  3580. (2 << 0) |
  3581. #endif
  3582. (ib->gpu_addr & 0xFFFFFFFC));
  3583. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3584. amdgpu_ring_write(ring, control);
  3585. }
  3586. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3587. u64 seq, unsigned flags)
  3588. {
  3589. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3590. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3591. /* EVENT_WRITE_EOP - flush caches, send int */
  3592. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3593. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3594. EOP_TC_ACTION_EN |
  3595. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3596. EVENT_INDEX(5)));
  3597. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3598. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3599. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3600. amdgpu_ring_write(ring, lower_32_bits(seq));
  3601. amdgpu_ring_write(ring, upper_32_bits(seq));
  3602. }
  3603. /**
  3604. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3605. *
  3606. * @ring: amdgpu ring buffer object
  3607. * @semaphore: amdgpu semaphore object
  3608. * @emit_wait: Is this a sempahore wait?
  3609. *
  3610. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3611. * from running ahead of semaphore waits.
  3612. */
  3613. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3614. struct amdgpu_semaphore *semaphore,
  3615. bool emit_wait)
  3616. {
  3617. uint64_t addr = semaphore->gpu_addr;
  3618. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3619. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3620. ring->adev->asic_type == CHIP_TONGA ||
  3621. ring->adev->asic_type == CHIP_FIJI)
  3622. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3623. return false;
  3624. else {
  3625. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3626. amdgpu_ring_write(ring, lower_32_bits(addr));
  3627. amdgpu_ring_write(ring, upper_32_bits(addr));
  3628. amdgpu_ring_write(ring, sel);
  3629. }
  3630. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3631. /* Prevent the PFP from running ahead of the semaphore wait */
  3632. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3633. amdgpu_ring_write(ring, 0x0);
  3634. }
  3635. return true;
  3636. }
  3637. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3638. {
  3639. struct amdgpu_device *adev = ring->adev;
  3640. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3641. /* instruct DE to set a magic number */
  3642. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3643. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3644. WRITE_DATA_DST_SEL(5)));
  3645. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3646. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3647. amdgpu_ring_write(ring, 1);
  3648. /* let CE wait till condition satisfied */
  3649. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3650. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3651. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3652. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3653. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3654. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3655. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3656. amdgpu_ring_write(ring, 1);
  3657. amdgpu_ring_write(ring, 0xffffffff);
  3658. amdgpu_ring_write(ring, 4); /* poll interval */
  3659. /* instruct CE to reset wb of ce_sync to zero */
  3660. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3661. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3662. WRITE_DATA_DST_SEL(5) |
  3663. WR_CONFIRM));
  3664. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3665. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3666. amdgpu_ring_write(ring, 0);
  3667. }
  3668. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3669. unsigned vm_id, uint64_t pd_addr)
  3670. {
  3671. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3672. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3673. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3674. WRITE_DATA_DST_SEL(0)));
  3675. if (vm_id < 8) {
  3676. amdgpu_ring_write(ring,
  3677. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3678. } else {
  3679. amdgpu_ring_write(ring,
  3680. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3681. }
  3682. amdgpu_ring_write(ring, 0);
  3683. amdgpu_ring_write(ring, pd_addr >> 12);
  3684. /* bits 0-15 are the VM contexts0-15 */
  3685. /* invalidate the cache */
  3686. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3687. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3688. WRITE_DATA_DST_SEL(0)));
  3689. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3690. amdgpu_ring_write(ring, 0);
  3691. amdgpu_ring_write(ring, 1 << vm_id);
  3692. /* wait for the invalidate to complete */
  3693. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3694. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3695. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3696. WAIT_REG_MEM_ENGINE(0))); /* me */
  3697. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3698. amdgpu_ring_write(ring, 0);
  3699. amdgpu_ring_write(ring, 0); /* ref */
  3700. amdgpu_ring_write(ring, 0); /* mask */
  3701. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3702. /* compute doesn't have PFP */
  3703. if (usepfp) {
  3704. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3705. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3706. amdgpu_ring_write(ring, 0x0);
  3707. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3708. gfx_v8_0_ce_sync_me(ring);
  3709. }
  3710. }
  3711. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3712. {
  3713. if (gfx_v8_0_is_idle(ring->adev)) {
  3714. amdgpu_ring_lockup_update(ring);
  3715. return false;
  3716. }
  3717. return amdgpu_ring_test_lockup(ring);
  3718. }
  3719. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3720. {
  3721. return ring->adev->wb.wb[ring->rptr_offs];
  3722. }
  3723. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3724. {
  3725. return ring->adev->wb.wb[ring->wptr_offs];
  3726. }
  3727. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3728. {
  3729. struct amdgpu_device *adev = ring->adev;
  3730. /* XXX check if swapping is necessary on BE */
  3731. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3732. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3733. }
  3734. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3735. u64 addr, u64 seq,
  3736. unsigned flags)
  3737. {
  3738. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3739. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3740. /* RELEASE_MEM - flush caches, send int */
  3741. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3742. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3743. EOP_TC_ACTION_EN |
  3744. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3745. EVENT_INDEX(5)));
  3746. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3747. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3748. amdgpu_ring_write(ring, upper_32_bits(addr));
  3749. amdgpu_ring_write(ring, lower_32_bits(seq));
  3750. amdgpu_ring_write(ring, upper_32_bits(seq));
  3751. }
  3752. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3753. enum amdgpu_interrupt_state state)
  3754. {
  3755. u32 cp_int_cntl;
  3756. switch (state) {
  3757. case AMDGPU_IRQ_STATE_DISABLE:
  3758. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3759. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3760. TIME_STAMP_INT_ENABLE, 0);
  3761. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3762. break;
  3763. case AMDGPU_IRQ_STATE_ENABLE:
  3764. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3765. cp_int_cntl =
  3766. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3767. TIME_STAMP_INT_ENABLE, 1);
  3768. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3769. break;
  3770. default:
  3771. break;
  3772. }
  3773. }
  3774. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3775. int me, int pipe,
  3776. enum amdgpu_interrupt_state state)
  3777. {
  3778. u32 mec_int_cntl, mec_int_cntl_reg;
  3779. /*
  3780. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3781. * handles the setting of interrupts for this specific pipe. All other
  3782. * pipes' interrupts are set by amdkfd.
  3783. */
  3784. if (me == 1) {
  3785. switch (pipe) {
  3786. case 0:
  3787. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3788. break;
  3789. default:
  3790. DRM_DEBUG("invalid pipe %d\n", pipe);
  3791. return;
  3792. }
  3793. } else {
  3794. DRM_DEBUG("invalid me %d\n", me);
  3795. return;
  3796. }
  3797. switch (state) {
  3798. case AMDGPU_IRQ_STATE_DISABLE:
  3799. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3800. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3801. TIME_STAMP_INT_ENABLE, 0);
  3802. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3803. break;
  3804. case AMDGPU_IRQ_STATE_ENABLE:
  3805. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3806. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3807. TIME_STAMP_INT_ENABLE, 1);
  3808. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3809. break;
  3810. default:
  3811. break;
  3812. }
  3813. }
  3814. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3815. struct amdgpu_irq_src *source,
  3816. unsigned type,
  3817. enum amdgpu_interrupt_state state)
  3818. {
  3819. u32 cp_int_cntl;
  3820. switch (state) {
  3821. case AMDGPU_IRQ_STATE_DISABLE:
  3822. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3823. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3824. PRIV_REG_INT_ENABLE, 0);
  3825. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3826. break;
  3827. case AMDGPU_IRQ_STATE_ENABLE:
  3828. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3829. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3830. PRIV_REG_INT_ENABLE, 0);
  3831. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3832. break;
  3833. default:
  3834. break;
  3835. }
  3836. return 0;
  3837. }
  3838. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3839. struct amdgpu_irq_src *source,
  3840. unsigned type,
  3841. enum amdgpu_interrupt_state state)
  3842. {
  3843. u32 cp_int_cntl;
  3844. switch (state) {
  3845. case AMDGPU_IRQ_STATE_DISABLE:
  3846. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3847. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3848. PRIV_INSTR_INT_ENABLE, 0);
  3849. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3850. break;
  3851. case AMDGPU_IRQ_STATE_ENABLE:
  3852. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3853. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3854. PRIV_INSTR_INT_ENABLE, 1);
  3855. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3856. break;
  3857. default:
  3858. break;
  3859. }
  3860. return 0;
  3861. }
  3862. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3863. struct amdgpu_irq_src *src,
  3864. unsigned type,
  3865. enum amdgpu_interrupt_state state)
  3866. {
  3867. switch (type) {
  3868. case AMDGPU_CP_IRQ_GFX_EOP:
  3869. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3870. break;
  3871. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3872. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3873. break;
  3874. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3875. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3876. break;
  3877. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3878. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3879. break;
  3880. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3881. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3882. break;
  3883. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3884. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3885. break;
  3886. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3887. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3888. break;
  3889. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3890. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3891. break;
  3892. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3893. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3894. break;
  3895. default:
  3896. break;
  3897. }
  3898. return 0;
  3899. }
  3900. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3901. struct amdgpu_irq_src *source,
  3902. struct amdgpu_iv_entry *entry)
  3903. {
  3904. int i;
  3905. u8 me_id, pipe_id, queue_id;
  3906. struct amdgpu_ring *ring;
  3907. DRM_DEBUG("IH: CP EOP\n");
  3908. me_id = (entry->ring_id & 0x0c) >> 2;
  3909. pipe_id = (entry->ring_id & 0x03) >> 0;
  3910. queue_id = (entry->ring_id & 0x70) >> 4;
  3911. switch (me_id) {
  3912. case 0:
  3913. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3914. break;
  3915. case 1:
  3916. case 2:
  3917. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3918. ring = &adev->gfx.compute_ring[i];
  3919. /* Per-queue interrupt is supported for MEC starting from VI.
  3920. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3921. */
  3922. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3923. amdgpu_fence_process(ring);
  3924. }
  3925. break;
  3926. }
  3927. return 0;
  3928. }
  3929. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3930. struct amdgpu_irq_src *source,
  3931. struct amdgpu_iv_entry *entry)
  3932. {
  3933. DRM_ERROR("Illegal register access in command stream\n");
  3934. schedule_work(&adev->reset_work);
  3935. return 0;
  3936. }
  3937. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3938. struct amdgpu_irq_src *source,
  3939. struct amdgpu_iv_entry *entry)
  3940. {
  3941. DRM_ERROR("Illegal instruction in command stream\n");
  3942. schedule_work(&adev->reset_work);
  3943. return 0;
  3944. }
  3945. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3946. .early_init = gfx_v8_0_early_init,
  3947. .late_init = NULL,
  3948. .sw_init = gfx_v8_0_sw_init,
  3949. .sw_fini = gfx_v8_0_sw_fini,
  3950. .hw_init = gfx_v8_0_hw_init,
  3951. .hw_fini = gfx_v8_0_hw_fini,
  3952. .suspend = gfx_v8_0_suspend,
  3953. .resume = gfx_v8_0_resume,
  3954. .is_idle = gfx_v8_0_is_idle,
  3955. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3956. .soft_reset = gfx_v8_0_soft_reset,
  3957. .print_status = gfx_v8_0_print_status,
  3958. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3959. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3960. };
  3961. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3962. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3963. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3964. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3965. .parse_cs = NULL,
  3966. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  3967. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3968. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3969. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3970. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3971. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3972. .test_ring = gfx_v8_0_ring_test_ring,
  3973. .test_ib = gfx_v8_0_ring_test_ib,
  3974. .is_lockup = gfx_v8_0_ring_is_lockup,
  3975. };
  3976. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3977. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3978. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3979. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3980. .parse_cs = NULL,
  3981. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  3982. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3983. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3984. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3985. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3986. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3987. .test_ring = gfx_v8_0_ring_test_ring,
  3988. .test_ib = gfx_v8_0_ring_test_ib,
  3989. .is_lockup = gfx_v8_0_ring_is_lockup,
  3990. };
  3991. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3992. {
  3993. int i;
  3994. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3995. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3996. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3997. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3998. }
  3999. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4000. .set = gfx_v8_0_set_eop_interrupt_state,
  4001. .process = gfx_v8_0_eop_irq,
  4002. };
  4003. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4004. .set = gfx_v8_0_set_priv_reg_fault_state,
  4005. .process = gfx_v8_0_priv_reg_irq,
  4006. };
  4007. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4008. .set = gfx_v8_0_set_priv_inst_fault_state,
  4009. .process = gfx_v8_0_priv_inst_irq,
  4010. };
  4011. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4012. {
  4013. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4014. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4015. adev->gfx.priv_reg_irq.num_types = 1;
  4016. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4017. adev->gfx.priv_inst_irq.num_types = 1;
  4018. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4019. }
  4020. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4021. {
  4022. /* init asci gds info */
  4023. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4024. adev->gds.gws.total_size = 64;
  4025. adev->gds.oa.total_size = 16;
  4026. if (adev->gds.mem.total_size == 64 * 1024) {
  4027. adev->gds.mem.gfx_partition_size = 4096;
  4028. adev->gds.mem.cs_partition_size = 4096;
  4029. adev->gds.gws.gfx_partition_size = 4;
  4030. adev->gds.gws.cs_partition_size = 4;
  4031. adev->gds.oa.gfx_partition_size = 4;
  4032. adev->gds.oa.cs_partition_size = 1;
  4033. } else {
  4034. adev->gds.mem.gfx_partition_size = 1024;
  4035. adev->gds.mem.cs_partition_size = 1024;
  4036. adev->gds.gws.gfx_partition_size = 16;
  4037. adev->gds.gws.cs_partition_size = 16;
  4038. adev->gds.oa.gfx_partition_size = 4;
  4039. adev->gds.oa.cs_partition_size = 4;
  4040. }
  4041. }
  4042. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4043. u32 se, u32 sh)
  4044. {
  4045. u32 mask = 0, tmp, tmp1;
  4046. int i;
  4047. gfx_v8_0_select_se_sh(adev, se, sh);
  4048. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4049. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4050. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4051. tmp &= 0xffff0000;
  4052. tmp |= tmp1;
  4053. tmp >>= 16;
  4054. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4055. mask <<= 1;
  4056. mask |= 1;
  4057. }
  4058. return (~tmp) & mask;
  4059. }
  4060. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4061. struct amdgpu_cu_info *cu_info)
  4062. {
  4063. int i, j, k, counter, active_cu_number = 0;
  4064. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4065. if (!adev || !cu_info)
  4066. return -EINVAL;
  4067. mutex_lock(&adev->grbm_idx_mutex);
  4068. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4069. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4070. mask = 1;
  4071. ao_bitmap = 0;
  4072. counter = 0;
  4073. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4074. cu_info->bitmap[i][j] = bitmap;
  4075. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4076. if (bitmap & mask) {
  4077. if (counter < 2)
  4078. ao_bitmap |= mask;
  4079. counter ++;
  4080. }
  4081. mask <<= 1;
  4082. }
  4083. active_cu_number += counter;
  4084. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4085. }
  4086. }
  4087. cu_info->number = active_cu_number;
  4088. cu_info->ao_cu_mask = ao_cu_mask;
  4089. mutex_unlock(&adev->grbm_idx_mutex);
  4090. return 0;
  4091. }