vi.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  75. /*
  76. * Indirect registers accessor
  77. */
  78. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  79. {
  80. unsigned long flags;
  81. u32 r;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. r = RREG32(mmPCIE_DATA);
  86. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  87. return r;
  88. }
  89. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  90. {
  91. unsigned long flags;
  92. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  93. WREG32(mmPCIE_INDEX, reg);
  94. (void)RREG32(mmPCIE_INDEX);
  95. WREG32(mmPCIE_DATA, v);
  96. (void)RREG32(mmPCIE_DATA);
  97. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  98. }
  99. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  100. {
  101. unsigned long flags;
  102. u32 r;
  103. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  104. WREG32(mmSMC_IND_INDEX_0, (reg));
  105. r = RREG32(mmSMC_IND_DATA_0);
  106. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  107. return r;
  108. }
  109. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  110. {
  111. unsigned long flags;
  112. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  113. WREG32(mmSMC_IND_INDEX_0, (reg));
  114. WREG32(mmSMC_IND_DATA_0, (v));
  115. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  116. }
  117. /* smu_8_0_d.h */
  118. #define mmMP0PUB_IND_INDEX 0x180
  119. #define mmMP0PUB_IND_DATA 0x181
  120. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  121. {
  122. unsigned long flags;
  123. u32 r;
  124. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  125. WREG32(mmMP0PUB_IND_INDEX, (reg));
  126. r = RREG32(mmMP0PUB_IND_DATA);
  127. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  128. return r;
  129. }
  130. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  134. WREG32(mmMP0PUB_IND_INDEX, (reg));
  135. WREG32(mmMP0PUB_IND_DATA, (v));
  136. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  137. }
  138. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  139. {
  140. unsigned long flags;
  141. u32 r;
  142. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  143. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  144. r = RREG32(mmUVD_CTX_DATA);
  145. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  146. return r;
  147. }
  148. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  149. {
  150. unsigned long flags;
  151. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  152. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  153. WREG32(mmUVD_CTX_DATA, (v));
  154. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  155. }
  156. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  157. {
  158. unsigned long flags;
  159. u32 r;
  160. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  161. WREG32(mmDIDT_IND_INDEX, (reg));
  162. r = RREG32(mmDIDT_IND_DATA);
  163. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  164. return r;
  165. }
  166. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  170. WREG32(mmDIDT_IND_INDEX, (reg));
  171. WREG32(mmDIDT_IND_DATA, (v));
  172. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  173. }
  174. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  175. {
  176. unsigned long flags;
  177. u32 r;
  178. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  179. WREG32(mmGC_CAC_IND_INDEX, (reg));
  180. r = RREG32(mmGC_CAC_IND_DATA);
  181. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  182. return r;
  183. }
  184. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  185. {
  186. unsigned long flags;
  187. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  188. WREG32(mmGC_CAC_IND_INDEX, (reg));
  189. WREG32(mmGC_CAC_IND_DATA, (v));
  190. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  191. }
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  195. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  196. mmPCIE_DATA, 0x000f0000, 0x00000000,
  197. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  198. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  199. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  200. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  201. };
  202. static const u32 fiji_mgcg_cgcg_init[] =
  203. {
  204. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  205. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  206. mmPCIE_DATA, 0x000f0000, 0x00000000,
  207. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  208. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  209. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  210. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  211. };
  212. static const u32 iceland_mgcg_cgcg_init[] =
  213. {
  214. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  215. mmPCIE_DATA, 0x000f0000, 0x00000000,
  216. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  217. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  218. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  219. };
  220. static const u32 cz_mgcg_cgcg_init[] =
  221. {
  222. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  223. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  224. mmPCIE_DATA, 0x000f0000, 0x00000000,
  225. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  226. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  227. };
  228. static const u32 stoney_mgcg_cgcg_init[] =
  229. {
  230. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  231. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  232. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  233. };
  234. static void vi_init_golden_registers(struct amdgpu_device *adev)
  235. {
  236. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  237. mutex_lock(&adev->grbm_idx_mutex);
  238. switch (adev->asic_type) {
  239. case CHIP_TOPAZ:
  240. amdgpu_program_register_sequence(adev,
  241. iceland_mgcg_cgcg_init,
  242. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  243. break;
  244. case CHIP_FIJI:
  245. amdgpu_program_register_sequence(adev,
  246. fiji_mgcg_cgcg_init,
  247. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  248. break;
  249. case CHIP_TONGA:
  250. amdgpu_program_register_sequence(adev,
  251. tonga_mgcg_cgcg_init,
  252. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  253. break;
  254. case CHIP_CARRIZO:
  255. amdgpu_program_register_sequence(adev,
  256. cz_mgcg_cgcg_init,
  257. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  258. break;
  259. case CHIP_STONEY:
  260. amdgpu_program_register_sequence(adev,
  261. stoney_mgcg_cgcg_init,
  262. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  263. break;
  264. case CHIP_POLARIS11:
  265. case CHIP_POLARIS10:
  266. default:
  267. break;
  268. }
  269. mutex_unlock(&adev->grbm_idx_mutex);
  270. }
  271. /**
  272. * vi_get_xclk - get the xclk
  273. *
  274. * @adev: amdgpu_device pointer
  275. *
  276. * Returns the reference clock used by the gfx engine
  277. * (VI).
  278. */
  279. static u32 vi_get_xclk(struct amdgpu_device *adev)
  280. {
  281. u32 reference_clock = adev->clock.spll.reference_freq;
  282. u32 tmp;
  283. if (adev->flags & AMD_IS_APU)
  284. return reference_clock;
  285. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  286. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  287. return 1000;
  288. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  289. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  290. return reference_clock / 4;
  291. return reference_clock;
  292. }
  293. /**
  294. * vi_srbm_select - select specific register instances
  295. *
  296. * @adev: amdgpu_device pointer
  297. * @me: selected ME (micro engine)
  298. * @pipe: pipe
  299. * @queue: queue
  300. * @vmid: VMID
  301. *
  302. * Switches the currently active registers instances. Some
  303. * registers are instanced per VMID, others are instanced per
  304. * me/pipe/queue combination.
  305. */
  306. void vi_srbm_select(struct amdgpu_device *adev,
  307. u32 me, u32 pipe, u32 queue, u32 vmid)
  308. {
  309. u32 srbm_gfx_cntl = 0;
  310. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  311. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  314. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  315. }
  316. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  317. {
  318. /* todo */
  319. }
  320. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  321. {
  322. u32 bus_cntl;
  323. u32 d1vga_control = 0;
  324. u32 d2vga_control = 0;
  325. u32 vga_render_control = 0;
  326. u32 rom_cntl;
  327. bool r;
  328. bus_cntl = RREG32(mmBUS_CNTL);
  329. if (adev->mode_info.num_crtc) {
  330. d1vga_control = RREG32(mmD1VGA_CONTROL);
  331. d2vga_control = RREG32(mmD2VGA_CONTROL);
  332. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  333. }
  334. rom_cntl = RREG32_SMC(ixROM_CNTL);
  335. /* enable the rom */
  336. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  337. if (adev->mode_info.num_crtc) {
  338. /* Disable VGA mode */
  339. WREG32(mmD1VGA_CONTROL,
  340. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  341. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  342. WREG32(mmD2VGA_CONTROL,
  343. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  344. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  345. WREG32(mmVGA_RENDER_CONTROL,
  346. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  347. }
  348. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  349. r = amdgpu_read_bios(adev);
  350. /* restore regs */
  351. WREG32(mmBUS_CNTL, bus_cntl);
  352. if (adev->mode_info.num_crtc) {
  353. WREG32(mmD1VGA_CONTROL, d1vga_control);
  354. WREG32(mmD2VGA_CONTROL, d2vga_control);
  355. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  356. }
  357. WREG32_SMC(ixROM_CNTL, rom_cntl);
  358. return r;
  359. }
  360. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  361. u8 *bios, u32 length_bytes)
  362. {
  363. u32 *dw_ptr;
  364. unsigned long flags;
  365. u32 i, length_dw;
  366. if (bios == NULL)
  367. return false;
  368. if (length_bytes == 0)
  369. return false;
  370. /* APU vbios image is part of sbios image */
  371. if (adev->flags & AMD_IS_APU)
  372. return false;
  373. dw_ptr = (u32 *)bios;
  374. length_dw = ALIGN(length_bytes, 4) / 4;
  375. /* take the smc lock since we are using the smc index */
  376. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  377. /* set rom index to 0 */
  378. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  379. WREG32(mmSMC_IND_DATA_0, 0);
  380. /* set index to data for continous read */
  381. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  382. for (i = 0; i < length_dw; i++)
  383. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  384. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  385. return true;
  386. }
  387. static u32 vi_get_virtual_caps(struct amdgpu_device *adev)
  388. {
  389. u32 caps = 0;
  390. u32 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  391. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
  392. caps |= AMDGPU_VIRT_CAPS_SRIOV_EN;
  393. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
  394. caps |= AMDGPU_VIRT_CAPS_IS_VF;
  395. return caps;
  396. }
  397. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  398. {mmGB_MACROTILE_MODE7, true},
  399. };
  400. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  401. {mmGB_TILE_MODE7, true},
  402. {mmGB_TILE_MODE12, true},
  403. {mmGB_TILE_MODE17, true},
  404. {mmGB_TILE_MODE23, true},
  405. {mmGB_MACROTILE_MODE7, true},
  406. };
  407. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  408. {mmGRBM_STATUS, false},
  409. {mmGRBM_STATUS2, false},
  410. {mmGRBM_STATUS_SE0, false},
  411. {mmGRBM_STATUS_SE1, false},
  412. {mmGRBM_STATUS_SE2, false},
  413. {mmGRBM_STATUS_SE3, false},
  414. {mmSRBM_STATUS, false},
  415. {mmSRBM_STATUS2, false},
  416. {mmSRBM_STATUS3, false},
  417. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  418. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  419. {mmCP_STAT, false},
  420. {mmCP_STALLED_STAT1, false},
  421. {mmCP_STALLED_STAT2, false},
  422. {mmCP_STALLED_STAT3, false},
  423. {mmCP_CPF_BUSY_STAT, false},
  424. {mmCP_CPF_STALLED_STAT1, false},
  425. {mmCP_CPF_STATUS, false},
  426. {mmCP_CPC_BUSY_STAT, false},
  427. {mmCP_CPC_STALLED_STAT1, false},
  428. {mmCP_CPC_STATUS, false},
  429. {mmGB_ADDR_CONFIG, false},
  430. {mmMC_ARB_RAMCFG, false},
  431. {mmGB_TILE_MODE0, false},
  432. {mmGB_TILE_MODE1, false},
  433. {mmGB_TILE_MODE2, false},
  434. {mmGB_TILE_MODE3, false},
  435. {mmGB_TILE_MODE4, false},
  436. {mmGB_TILE_MODE5, false},
  437. {mmGB_TILE_MODE6, false},
  438. {mmGB_TILE_MODE7, false},
  439. {mmGB_TILE_MODE8, false},
  440. {mmGB_TILE_MODE9, false},
  441. {mmGB_TILE_MODE10, false},
  442. {mmGB_TILE_MODE11, false},
  443. {mmGB_TILE_MODE12, false},
  444. {mmGB_TILE_MODE13, false},
  445. {mmGB_TILE_MODE14, false},
  446. {mmGB_TILE_MODE15, false},
  447. {mmGB_TILE_MODE16, false},
  448. {mmGB_TILE_MODE17, false},
  449. {mmGB_TILE_MODE18, false},
  450. {mmGB_TILE_MODE19, false},
  451. {mmGB_TILE_MODE20, false},
  452. {mmGB_TILE_MODE21, false},
  453. {mmGB_TILE_MODE22, false},
  454. {mmGB_TILE_MODE23, false},
  455. {mmGB_TILE_MODE24, false},
  456. {mmGB_TILE_MODE25, false},
  457. {mmGB_TILE_MODE26, false},
  458. {mmGB_TILE_MODE27, false},
  459. {mmGB_TILE_MODE28, false},
  460. {mmGB_TILE_MODE29, false},
  461. {mmGB_TILE_MODE30, false},
  462. {mmGB_TILE_MODE31, false},
  463. {mmGB_MACROTILE_MODE0, false},
  464. {mmGB_MACROTILE_MODE1, false},
  465. {mmGB_MACROTILE_MODE2, false},
  466. {mmGB_MACROTILE_MODE3, false},
  467. {mmGB_MACROTILE_MODE4, false},
  468. {mmGB_MACROTILE_MODE5, false},
  469. {mmGB_MACROTILE_MODE6, false},
  470. {mmGB_MACROTILE_MODE7, false},
  471. {mmGB_MACROTILE_MODE8, false},
  472. {mmGB_MACROTILE_MODE9, false},
  473. {mmGB_MACROTILE_MODE10, false},
  474. {mmGB_MACROTILE_MODE11, false},
  475. {mmGB_MACROTILE_MODE12, false},
  476. {mmGB_MACROTILE_MODE13, false},
  477. {mmGB_MACROTILE_MODE14, false},
  478. {mmGB_MACROTILE_MODE15, false},
  479. {mmCC_RB_BACKEND_DISABLE, false, true},
  480. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  481. {mmGB_BACKEND_MAP, false, false},
  482. {mmPA_SC_RASTER_CONFIG, false, true},
  483. {mmPA_SC_RASTER_CONFIG_1, false, true},
  484. };
  485. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  486. u32 sh_num, u32 reg_offset)
  487. {
  488. uint32_t val;
  489. mutex_lock(&adev->grbm_idx_mutex);
  490. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  491. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  492. val = RREG32(reg_offset);
  493. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  494. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  495. mutex_unlock(&adev->grbm_idx_mutex);
  496. return val;
  497. }
  498. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  499. u32 sh_num, u32 reg_offset, u32 *value)
  500. {
  501. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  502. const struct amdgpu_allowed_register_entry *asic_register_entry;
  503. uint32_t size, i;
  504. *value = 0;
  505. switch (adev->asic_type) {
  506. case CHIP_TOPAZ:
  507. asic_register_table = tonga_allowed_read_registers;
  508. size = ARRAY_SIZE(tonga_allowed_read_registers);
  509. break;
  510. case CHIP_FIJI:
  511. case CHIP_TONGA:
  512. case CHIP_POLARIS11:
  513. case CHIP_POLARIS10:
  514. case CHIP_CARRIZO:
  515. case CHIP_STONEY:
  516. asic_register_table = cz_allowed_read_registers;
  517. size = ARRAY_SIZE(cz_allowed_read_registers);
  518. break;
  519. default:
  520. return -EINVAL;
  521. }
  522. if (asic_register_table) {
  523. for (i = 0; i < size; i++) {
  524. asic_register_entry = asic_register_table + i;
  525. if (reg_offset != asic_register_entry->reg_offset)
  526. continue;
  527. if (!asic_register_entry->untouched)
  528. *value = asic_register_entry->grbm_indexed ?
  529. vi_read_indexed_register(adev, se_num,
  530. sh_num, reg_offset) :
  531. RREG32(reg_offset);
  532. return 0;
  533. }
  534. }
  535. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  536. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  537. continue;
  538. if (!vi_allowed_read_registers[i].untouched)
  539. *value = vi_allowed_read_registers[i].grbm_indexed ?
  540. vi_read_indexed_register(adev, se_num,
  541. sh_num, reg_offset) :
  542. RREG32(reg_offset);
  543. return 0;
  544. }
  545. return -EINVAL;
  546. }
  547. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  548. {
  549. u32 i;
  550. dev_info(adev->dev, "GPU pci config reset\n");
  551. /* disable BM */
  552. pci_clear_master(adev->pdev);
  553. /* reset */
  554. amdgpu_pci_config_reset(adev);
  555. udelay(100);
  556. /* wait for asic to come out of reset */
  557. for (i = 0; i < adev->usec_timeout; i++) {
  558. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  559. /* enable BM */
  560. pci_set_master(adev->pdev);
  561. return 0;
  562. }
  563. udelay(1);
  564. }
  565. return -EINVAL;
  566. }
  567. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  568. {
  569. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  570. if (hung)
  571. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  572. else
  573. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  574. WREG32(mmBIOS_SCRATCH_3, tmp);
  575. }
  576. /**
  577. * vi_asic_reset - soft reset GPU
  578. *
  579. * @adev: amdgpu_device pointer
  580. *
  581. * Look up which blocks are hung and attempt
  582. * to reset them.
  583. * Returns 0 for success.
  584. */
  585. static int vi_asic_reset(struct amdgpu_device *adev)
  586. {
  587. int r;
  588. vi_set_bios_scratch_engine_hung(adev, true);
  589. r = vi_gpu_pci_config_reset(adev);
  590. vi_set_bios_scratch_engine_hung(adev, false);
  591. return r;
  592. }
  593. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  594. u32 cntl_reg, u32 status_reg)
  595. {
  596. int r, i;
  597. struct atom_clock_dividers dividers;
  598. uint32_t tmp;
  599. r = amdgpu_atombios_get_clock_dividers(adev,
  600. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  601. clock, false, &dividers);
  602. if (r)
  603. return r;
  604. tmp = RREG32_SMC(cntl_reg);
  605. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  606. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  607. tmp |= dividers.post_divider;
  608. WREG32_SMC(cntl_reg, tmp);
  609. for (i = 0; i < 100; i++) {
  610. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  611. break;
  612. mdelay(10);
  613. }
  614. if (i == 100)
  615. return -ETIMEDOUT;
  616. return 0;
  617. }
  618. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  619. {
  620. int r;
  621. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  622. if (r)
  623. return r;
  624. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  625. return 0;
  626. }
  627. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  628. {
  629. /* todo */
  630. return 0;
  631. }
  632. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  633. {
  634. if (pci_is_root_bus(adev->pdev->bus))
  635. return;
  636. if (amdgpu_pcie_gen2 == 0)
  637. return;
  638. if (adev->flags & AMD_IS_APU)
  639. return;
  640. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  641. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  642. return;
  643. /* todo */
  644. }
  645. static void vi_program_aspm(struct amdgpu_device *adev)
  646. {
  647. if (amdgpu_aspm == 0)
  648. return;
  649. /* todo */
  650. }
  651. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  652. bool enable)
  653. {
  654. u32 tmp;
  655. /* not necessary on CZ */
  656. if (adev->flags & AMD_IS_APU)
  657. return;
  658. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  659. if (enable)
  660. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  661. else
  662. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  663. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  664. }
  665. /* topaz has no DCE, UVD, VCE */
  666. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  667. {
  668. /* ORDER MATTERS! */
  669. {
  670. .type = AMD_IP_BLOCK_TYPE_COMMON,
  671. .major = 2,
  672. .minor = 0,
  673. .rev = 0,
  674. .funcs = &vi_common_ip_funcs,
  675. },
  676. {
  677. .type = AMD_IP_BLOCK_TYPE_GMC,
  678. .major = 7,
  679. .minor = 4,
  680. .rev = 0,
  681. .funcs = &gmc_v7_0_ip_funcs,
  682. },
  683. {
  684. .type = AMD_IP_BLOCK_TYPE_IH,
  685. .major = 2,
  686. .minor = 4,
  687. .rev = 0,
  688. .funcs = &iceland_ih_ip_funcs,
  689. },
  690. {
  691. .type = AMD_IP_BLOCK_TYPE_SMC,
  692. .major = 7,
  693. .minor = 1,
  694. .rev = 0,
  695. .funcs = &amdgpu_pp_ip_funcs,
  696. },
  697. {
  698. .type = AMD_IP_BLOCK_TYPE_GFX,
  699. .major = 8,
  700. .minor = 0,
  701. .rev = 0,
  702. .funcs = &gfx_v8_0_ip_funcs,
  703. },
  704. {
  705. .type = AMD_IP_BLOCK_TYPE_SDMA,
  706. .major = 2,
  707. .minor = 4,
  708. .rev = 0,
  709. .funcs = &sdma_v2_4_ip_funcs,
  710. },
  711. };
  712. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  713. {
  714. /* ORDER MATTERS! */
  715. {
  716. .type = AMD_IP_BLOCK_TYPE_COMMON,
  717. .major = 2,
  718. .minor = 0,
  719. .rev = 0,
  720. .funcs = &vi_common_ip_funcs,
  721. },
  722. {
  723. .type = AMD_IP_BLOCK_TYPE_GMC,
  724. .major = 8,
  725. .minor = 0,
  726. .rev = 0,
  727. .funcs = &gmc_v8_0_ip_funcs,
  728. },
  729. {
  730. .type = AMD_IP_BLOCK_TYPE_IH,
  731. .major = 3,
  732. .minor = 0,
  733. .rev = 0,
  734. .funcs = &tonga_ih_ip_funcs,
  735. },
  736. {
  737. .type = AMD_IP_BLOCK_TYPE_SMC,
  738. .major = 7,
  739. .minor = 1,
  740. .rev = 0,
  741. .funcs = &amdgpu_pp_ip_funcs,
  742. },
  743. {
  744. .type = AMD_IP_BLOCK_TYPE_DCE,
  745. .major = 10,
  746. .minor = 0,
  747. .rev = 0,
  748. .funcs = &dce_v10_0_ip_funcs,
  749. },
  750. {
  751. .type = AMD_IP_BLOCK_TYPE_GFX,
  752. .major = 8,
  753. .minor = 0,
  754. .rev = 0,
  755. .funcs = &gfx_v8_0_ip_funcs,
  756. },
  757. {
  758. .type = AMD_IP_BLOCK_TYPE_SDMA,
  759. .major = 3,
  760. .minor = 0,
  761. .rev = 0,
  762. .funcs = &sdma_v3_0_ip_funcs,
  763. },
  764. {
  765. .type = AMD_IP_BLOCK_TYPE_UVD,
  766. .major = 5,
  767. .minor = 0,
  768. .rev = 0,
  769. .funcs = &uvd_v5_0_ip_funcs,
  770. },
  771. {
  772. .type = AMD_IP_BLOCK_TYPE_VCE,
  773. .major = 3,
  774. .minor = 0,
  775. .rev = 0,
  776. .funcs = &vce_v3_0_ip_funcs,
  777. },
  778. };
  779. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  780. {
  781. /* ORDER MATTERS! */
  782. {
  783. .type = AMD_IP_BLOCK_TYPE_COMMON,
  784. .major = 2,
  785. .minor = 0,
  786. .rev = 0,
  787. .funcs = &vi_common_ip_funcs,
  788. },
  789. {
  790. .type = AMD_IP_BLOCK_TYPE_GMC,
  791. .major = 8,
  792. .minor = 5,
  793. .rev = 0,
  794. .funcs = &gmc_v8_0_ip_funcs,
  795. },
  796. {
  797. .type = AMD_IP_BLOCK_TYPE_IH,
  798. .major = 3,
  799. .minor = 0,
  800. .rev = 0,
  801. .funcs = &tonga_ih_ip_funcs,
  802. },
  803. {
  804. .type = AMD_IP_BLOCK_TYPE_SMC,
  805. .major = 7,
  806. .minor = 1,
  807. .rev = 0,
  808. .funcs = &amdgpu_pp_ip_funcs,
  809. },
  810. {
  811. .type = AMD_IP_BLOCK_TYPE_DCE,
  812. .major = 10,
  813. .minor = 1,
  814. .rev = 0,
  815. .funcs = &dce_v10_0_ip_funcs,
  816. },
  817. {
  818. .type = AMD_IP_BLOCK_TYPE_GFX,
  819. .major = 8,
  820. .minor = 0,
  821. .rev = 0,
  822. .funcs = &gfx_v8_0_ip_funcs,
  823. },
  824. {
  825. .type = AMD_IP_BLOCK_TYPE_SDMA,
  826. .major = 3,
  827. .minor = 0,
  828. .rev = 0,
  829. .funcs = &sdma_v3_0_ip_funcs,
  830. },
  831. {
  832. .type = AMD_IP_BLOCK_TYPE_UVD,
  833. .major = 6,
  834. .minor = 0,
  835. .rev = 0,
  836. .funcs = &uvd_v6_0_ip_funcs,
  837. },
  838. {
  839. .type = AMD_IP_BLOCK_TYPE_VCE,
  840. .major = 3,
  841. .minor = 0,
  842. .rev = 0,
  843. .funcs = &vce_v3_0_ip_funcs,
  844. },
  845. };
  846. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  847. {
  848. /* ORDER MATTERS! */
  849. {
  850. .type = AMD_IP_BLOCK_TYPE_COMMON,
  851. .major = 2,
  852. .minor = 0,
  853. .rev = 0,
  854. .funcs = &vi_common_ip_funcs,
  855. },
  856. {
  857. .type = AMD_IP_BLOCK_TYPE_GMC,
  858. .major = 8,
  859. .minor = 1,
  860. .rev = 0,
  861. .funcs = &gmc_v8_0_ip_funcs,
  862. },
  863. {
  864. .type = AMD_IP_BLOCK_TYPE_IH,
  865. .major = 3,
  866. .minor = 1,
  867. .rev = 0,
  868. .funcs = &tonga_ih_ip_funcs,
  869. },
  870. {
  871. .type = AMD_IP_BLOCK_TYPE_SMC,
  872. .major = 7,
  873. .minor = 2,
  874. .rev = 0,
  875. .funcs = &amdgpu_pp_ip_funcs,
  876. },
  877. {
  878. .type = AMD_IP_BLOCK_TYPE_DCE,
  879. .major = 11,
  880. .minor = 2,
  881. .rev = 0,
  882. .funcs = &dce_v11_0_ip_funcs,
  883. },
  884. {
  885. .type = AMD_IP_BLOCK_TYPE_GFX,
  886. .major = 8,
  887. .minor = 0,
  888. .rev = 0,
  889. .funcs = &gfx_v8_0_ip_funcs,
  890. },
  891. {
  892. .type = AMD_IP_BLOCK_TYPE_SDMA,
  893. .major = 3,
  894. .minor = 1,
  895. .rev = 0,
  896. .funcs = &sdma_v3_0_ip_funcs,
  897. },
  898. {
  899. .type = AMD_IP_BLOCK_TYPE_UVD,
  900. .major = 6,
  901. .minor = 3,
  902. .rev = 0,
  903. .funcs = &uvd_v6_0_ip_funcs,
  904. },
  905. {
  906. .type = AMD_IP_BLOCK_TYPE_VCE,
  907. .major = 3,
  908. .minor = 4,
  909. .rev = 0,
  910. .funcs = &vce_v3_0_ip_funcs,
  911. },
  912. };
  913. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  914. {
  915. /* ORDER MATTERS! */
  916. {
  917. .type = AMD_IP_BLOCK_TYPE_COMMON,
  918. .major = 2,
  919. .minor = 0,
  920. .rev = 0,
  921. .funcs = &vi_common_ip_funcs,
  922. },
  923. {
  924. .type = AMD_IP_BLOCK_TYPE_GMC,
  925. .major = 8,
  926. .minor = 0,
  927. .rev = 0,
  928. .funcs = &gmc_v8_0_ip_funcs,
  929. },
  930. {
  931. .type = AMD_IP_BLOCK_TYPE_IH,
  932. .major = 3,
  933. .minor = 0,
  934. .rev = 0,
  935. .funcs = &cz_ih_ip_funcs,
  936. },
  937. {
  938. .type = AMD_IP_BLOCK_TYPE_SMC,
  939. .major = 8,
  940. .minor = 0,
  941. .rev = 0,
  942. .funcs = &amdgpu_pp_ip_funcs
  943. },
  944. {
  945. .type = AMD_IP_BLOCK_TYPE_DCE,
  946. .major = 11,
  947. .minor = 0,
  948. .rev = 0,
  949. .funcs = &dce_v11_0_ip_funcs,
  950. },
  951. {
  952. .type = AMD_IP_BLOCK_TYPE_GFX,
  953. .major = 8,
  954. .minor = 0,
  955. .rev = 0,
  956. .funcs = &gfx_v8_0_ip_funcs,
  957. },
  958. {
  959. .type = AMD_IP_BLOCK_TYPE_SDMA,
  960. .major = 3,
  961. .minor = 0,
  962. .rev = 0,
  963. .funcs = &sdma_v3_0_ip_funcs,
  964. },
  965. {
  966. .type = AMD_IP_BLOCK_TYPE_UVD,
  967. .major = 6,
  968. .minor = 0,
  969. .rev = 0,
  970. .funcs = &uvd_v6_0_ip_funcs,
  971. },
  972. {
  973. .type = AMD_IP_BLOCK_TYPE_VCE,
  974. .major = 3,
  975. .minor = 0,
  976. .rev = 0,
  977. .funcs = &vce_v3_0_ip_funcs,
  978. },
  979. #if defined(CONFIG_DRM_AMD_ACP)
  980. {
  981. .type = AMD_IP_BLOCK_TYPE_ACP,
  982. .major = 2,
  983. .minor = 2,
  984. .rev = 0,
  985. .funcs = &acp_ip_funcs,
  986. },
  987. #endif
  988. };
  989. int vi_set_ip_blocks(struct amdgpu_device *adev)
  990. {
  991. switch (adev->asic_type) {
  992. case CHIP_TOPAZ:
  993. adev->ip_blocks = topaz_ip_blocks;
  994. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  995. break;
  996. case CHIP_FIJI:
  997. adev->ip_blocks = fiji_ip_blocks;
  998. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  999. break;
  1000. case CHIP_TONGA:
  1001. adev->ip_blocks = tonga_ip_blocks;
  1002. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1003. break;
  1004. case CHIP_POLARIS11:
  1005. case CHIP_POLARIS10:
  1006. adev->ip_blocks = polaris11_ip_blocks;
  1007. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  1008. break;
  1009. case CHIP_CARRIZO:
  1010. case CHIP_STONEY:
  1011. adev->ip_blocks = cz_ip_blocks;
  1012. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1013. break;
  1014. default:
  1015. /* FIXME: not supported yet */
  1016. return -EINVAL;
  1017. }
  1018. return 0;
  1019. }
  1020. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1021. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1022. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1023. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1024. {
  1025. if (adev->flags & AMD_IS_APU)
  1026. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1027. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1028. else
  1029. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1030. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1031. }
  1032. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1033. {
  1034. .read_disabled_bios = &vi_read_disabled_bios,
  1035. .read_bios_from_rom = &vi_read_bios_from_rom,
  1036. .read_register = &vi_read_register,
  1037. .reset = &vi_asic_reset,
  1038. .set_vga_state = &vi_vga_set_state,
  1039. .get_xclk = &vi_get_xclk,
  1040. .set_uvd_clocks = &vi_set_uvd_clocks,
  1041. .set_vce_clocks = &vi_set_vce_clocks,
  1042. .get_virtual_caps = &vi_get_virtual_caps,
  1043. };
  1044. static int vi_common_early_init(void *handle)
  1045. {
  1046. bool smc_enabled = false;
  1047. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1048. if (adev->flags & AMD_IS_APU) {
  1049. adev->smc_rreg = &cz_smc_rreg;
  1050. adev->smc_wreg = &cz_smc_wreg;
  1051. } else {
  1052. adev->smc_rreg = &vi_smc_rreg;
  1053. adev->smc_wreg = &vi_smc_wreg;
  1054. }
  1055. adev->pcie_rreg = &vi_pcie_rreg;
  1056. adev->pcie_wreg = &vi_pcie_wreg;
  1057. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1058. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1059. adev->didt_rreg = &vi_didt_rreg;
  1060. adev->didt_wreg = &vi_didt_wreg;
  1061. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1062. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1063. adev->asic_funcs = &vi_asic_funcs;
  1064. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1065. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1066. smc_enabled = true;
  1067. adev->rev_id = vi_get_rev_id(adev);
  1068. adev->external_rev_id = 0xFF;
  1069. switch (adev->asic_type) {
  1070. case CHIP_TOPAZ:
  1071. adev->cg_flags = 0;
  1072. adev->pg_flags = 0;
  1073. adev->external_rev_id = 0x1;
  1074. break;
  1075. case CHIP_FIJI:
  1076. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1077. AMD_CG_SUPPORT_GFX_MGLS |
  1078. AMD_CG_SUPPORT_GFX_RLC_LS |
  1079. AMD_CG_SUPPORT_GFX_CP_LS |
  1080. AMD_CG_SUPPORT_GFX_CGTS |
  1081. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1082. AMD_CG_SUPPORT_GFX_CGCG |
  1083. AMD_CG_SUPPORT_GFX_CGLS |
  1084. AMD_CG_SUPPORT_SDMA_MGCG |
  1085. AMD_CG_SUPPORT_SDMA_LS |
  1086. AMD_CG_SUPPORT_BIF_LS |
  1087. AMD_CG_SUPPORT_HDP_MGCG |
  1088. AMD_CG_SUPPORT_HDP_LS |
  1089. AMD_CG_SUPPORT_ROM_MGCG |
  1090. AMD_CG_SUPPORT_MC_MGCG |
  1091. AMD_CG_SUPPORT_MC_LS;
  1092. adev->pg_flags = 0;
  1093. adev->external_rev_id = adev->rev_id + 0x3c;
  1094. break;
  1095. case CHIP_TONGA:
  1096. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1097. adev->pg_flags = 0;
  1098. adev->external_rev_id = adev->rev_id + 0x14;
  1099. break;
  1100. case CHIP_POLARIS11:
  1101. adev->cg_flags = 0;
  1102. adev->pg_flags = 0;
  1103. adev->external_rev_id = adev->rev_id + 0x5A;
  1104. break;
  1105. case CHIP_POLARIS10:
  1106. adev->cg_flags = 0;
  1107. adev->pg_flags = 0;
  1108. adev->external_rev_id = adev->rev_id + 0x50;
  1109. break;
  1110. case CHIP_CARRIZO:
  1111. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1112. AMD_CG_SUPPORT_GFX_MGCG |
  1113. AMD_CG_SUPPORT_GFX_MGLS |
  1114. AMD_CG_SUPPORT_GFX_RLC_LS |
  1115. AMD_CG_SUPPORT_GFX_CP_LS |
  1116. AMD_CG_SUPPORT_GFX_CGTS |
  1117. AMD_CG_SUPPORT_GFX_MGLS |
  1118. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1119. AMD_CG_SUPPORT_GFX_CGCG |
  1120. AMD_CG_SUPPORT_GFX_CGLS |
  1121. AMD_CG_SUPPORT_BIF_LS |
  1122. AMD_CG_SUPPORT_HDP_MGCG |
  1123. AMD_CG_SUPPORT_HDP_LS |
  1124. AMD_CG_SUPPORT_SDMA_MGCG |
  1125. AMD_CG_SUPPORT_SDMA_LS;
  1126. /* rev0 hardware doesn't support PG */
  1127. adev->pg_flags = 0;
  1128. if (adev->rev_id != 0x00)
  1129. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1130. AMD_PG_SUPPORT_GFX_SMG |
  1131. AMD_PG_SUPPORT_GFX_DMG |
  1132. AMD_PG_SUPPORT_CP |
  1133. AMD_PG_SUPPORT_RLC_SMU_HS |
  1134. AMD_PG_SUPPORT_GFX_PIPELINE;
  1135. adev->external_rev_id = adev->rev_id + 0x1;
  1136. break;
  1137. case CHIP_STONEY:
  1138. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1139. AMD_CG_SUPPORT_GFX_MGCG |
  1140. AMD_CG_SUPPORT_GFX_MGLS |
  1141. AMD_CG_SUPPORT_GFX_RLC_LS |
  1142. AMD_CG_SUPPORT_GFX_CP_LS |
  1143. AMD_CG_SUPPORT_GFX_CGTS |
  1144. AMD_CG_SUPPORT_GFX_MGLS |
  1145. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1146. AMD_CG_SUPPORT_GFX_CGCG |
  1147. AMD_CG_SUPPORT_GFX_CGLS |
  1148. AMD_CG_SUPPORT_BIF_LS |
  1149. AMD_CG_SUPPORT_HDP_MGCG |
  1150. AMD_CG_SUPPORT_HDP_LS |
  1151. AMD_CG_SUPPORT_SDMA_MGCG |
  1152. AMD_CG_SUPPORT_SDMA_LS;
  1153. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  1154. AMD_PG_SUPPORT_GFX_SMG |
  1155. AMD_PG_SUPPORT_GFX_DMG |
  1156. AMD_PG_SUPPORT_GFX_PIPELINE |
  1157. AMD_PG_SUPPORT_CP |
  1158. AMD_PG_SUPPORT_RLC_SMU_HS;
  1159. adev->external_rev_id = adev->rev_id + 0x1;
  1160. break;
  1161. default:
  1162. /* FIXME: not supported yet */
  1163. return -EINVAL;
  1164. }
  1165. if (amdgpu_smc_load_fw && smc_enabled)
  1166. adev->firmware.smu_load = true;
  1167. amdgpu_get_pcie_info(adev);
  1168. return 0;
  1169. }
  1170. static int vi_common_sw_init(void *handle)
  1171. {
  1172. return 0;
  1173. }
  1174. static int vi_common_sw_fini(void *handle)
  1175. {
  1176. return 0;
  1177. }
  1178. static int vi_common_hw_init(void *handle)
  1179. {
  1180. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1181. /* move the golden regs per IP block */
  1182. vi_init_golden_registers(adev);
  1183. /* enable pcie gen2/3 link */
  1184. vi_pcie_gen3_enable(adev);
  1185. /* enable aspm */
  1186. vi_program_aspm(adev);
  1187. /* enable the doorbell aperture */
  1188. vi_enable_doorbell_aperture(adev, true);
  1189. return 0;
  1190. }
  1191. static int vi_common_hw_fini(void *handle)
  1192. {
  1193. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1194. /* enable the doorbell aperture */
  1195. vi_enable_doorbell_aperture(adev, false);
  1196. return 0;
  1197. }
  1198. static int vi_common_suspend(void *handle)
  1199. {
  1200. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1201. return vi_common_hw_fini(adev);
  1202. }
  1203. static int vi_common_resume(void *handle)
  1204. {
  1205. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1206. return vi_common_hw_init(adev);
  1207. }
  1208. static bool vi_common_is_idle(void *handle)
  1209. {
  1210. return true;
  1211. }
  1212. static int vi_common_wait_for_idle(void *handle)
  1213. {
  1214. return 0;
  1215. }
  1216. static int vi_common_soft_reset(void *handle)
  1217. {
  1218. return 0;
  1219. }
  1220. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1221. bool enable)
  1222. {
  1223. uint32_t temp, data;
  1224. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1225. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1226. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1227. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1228. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1229. else
  1230. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1231. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1232. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1233. if (temp != data)
  1234. WREG32_PCIE(ixPCIE_CNTL2, data);
  1235. }
  1236. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1237. bool enable)
  1238. {
  1239. uint32_t temp, data;
  1240. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1241. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1242. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1243. else
  1244. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1245. if (temp != data)
  1246. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1247. }
  1248. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1249. bool enable)
  1250. {
  1251. uint32_t temp, data;
  1252. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1253. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1254. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1255. else
  1256. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1257. if (temp != data)
  1258. WREG32(mmHDP_MEM_POWER_LS, data);
  1259. }
  1260. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1261. bool enable)
  1262. {
  1263. uint32_t temp, data;
  1264. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1265. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1266. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1267. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1268. else
  1269. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1270. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1271. if (temp != data)
  1272. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1273. }
  1274. static int vi_common_set_clockgating_state(void *handle,
  1275. enum amd_clockgating_state state)
  1276. {
  1277. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1278. switch (adev->asic_type) {
  1279. case CHIP_FIJI:
  1280. vi_update_bif_medium_grain_light_sleep(adev,
  1281. state == AMD_CG_STATE_GATE ? true : false);
  1282. vi_update_hdp_medium_grain_clock_gating(adev,
  1283. state == AMD_CG_STATE_GATE ? true : false);
  1284. vi_update_hdp_light_sleep(adev,
  1285. state == AMD_CG_STATE_GATE ? true : false);
  1286. vi_update_rom_medium_grain_clock_gating(adev,
  1287. state == AMD_CG_STATE_GATE ? true : false);
  1288. break;
  1289. case CHIP_CARRIZO:
  1290. case CHIP_STONEY:
  1291. vi_update_bif_medium_grain_light_sleep(adev,
  1292. state == AMD_CG_STATE_GATE ? true : false);
  1293. vi_update_hdp_medium_grain_clock_gating(adev,
  1294. state == AMD_CG_STATE_GATE ? true : false);
  1295. vi_update_hdp_light_sleep(adev,
  1296. state == AMD_CG_STATE_GATE ? true : false);
  1297. break;
  1298. default:
  1299. break;
  1300. }
  1301. return 0;
  1302. }
  1303. static int vi_common_set_powergating_state(void *handle,
  1304. enum amd_powergating_state state)
  1305. {
  1306. return 0;
  1307. }
  1308. const struct amd_ip_funcs vi_common_ip_funcs = {
  1309. .name = "vi_common",
  1310. .early_init = vi_common_early_init,
  1311. .late_init = NULL,
  1312. .sw_init = vi_common_sw_init,
  1313. .sw_fini = vi_common_sw_fini,
  1314. .hw_init = vi_common_hw_init,
  1315. .hw_fini = vi_common_hw_fini,
  1316. .suspend = vi_common_suspend,
  1317. .resume = vi_common_resume,
  1318. .is_idle = vi_common_is_idle,
  1319. .wait_for_idle = vi_common_wait_for_idle,
  1320. .soft_reset = vi_common_soft_reset,
  1321. .set_clockgating_state = vi_common_set_clockgating_state,
  1322. .set_powergating_state = vi_common_set_powergating_state,
  1323. };