params.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Copyright (C) 2004-2016 Synopsys, Inc.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions, and the following disclaimer,
  10. * without modification.
  11. * 2. Redistributions in binary form must reproduce the above copyright
  12. * notice, this list of conditions and the following disclaimer in the
  13. * documentation and/or other materials provided with the distribution.
  14. * 3. The names of the above-listed copyright holders may not be used
  15. * to endorse or promote products derived from this software without
  16. * specific prior written permission.
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation; either version 2 of the License, or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  24. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  25. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  26. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  27. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  28. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  29. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  30. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  31. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  32. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  33. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/of_device.h>
  38. #include "core.h"
  39. static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
  40. {
  41. struct dwc2_core_params *p = &hsotg->params;
  42. p->host_rx_fifo_size = 774;
  43. p->max_transfer_size = 65535;
  44. p->max_packet_count = 511;
  45. p->ahbcfg = 0x10;
  46. p->uframe_sched = false;
  47. }
  48. static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
  49. {
  50. struct dwc2_core_params *p = &hsotg->params;
  51. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  52. p->speed = DWC2_SPEED_PARAM_HIGH;
  53. p->host_rx_fifo_size = 512;
  54. p->host_nperio_tx_fifo_size = 512;
  55. p->host_perio_tx_fifo_size = 512;
  56. p->max_transfer_size = 65535;
  57. p->max_packet_count = 511;
  58. p->host_channels = 16;
  59. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  60. p->phy_utmi_width = 8;
  61. p->i2c_enable = false;
  62. p->reload_ctl = false;
  63. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  64. GAHBCFG_HBSTLEN_SHIFT;
  65. p->uframe_sched = false;
  66. p->change_speed_quirk = true;
  67. }
  68. static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
  69. {
  70. struct dwc2_core_params *p = &hsotg->params;
  71. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  72. p->host_rx_fifo_size = 525;
  73. p->host_nperio_tx_fifo_size = 128;
  74. p->host_perio_tx_fifo_size = 256;
  75. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  76. GAHBCFG_HBSTLEN_SHIFT;
  77. }
  78. static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
  79. {
  80. struct dwc2_core_params *p = &hsotg->params;
  81. p->otg_cap = 2;
  82. p->host_rx_fifo_size = 288;
  83. p->host_nperio_tx_fifo_size = 128;
  84. p->host_perio_tx_fifo_size = 96;
  85. p->max_transfer_size = 65535;
  86. p->max_packet_count = 511;
  87. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  88. GAHBCFG_HBSTLEN_SHIFT;
  89. }
  90. static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
  91. {
  92. struct dwc2_core_params *p = &hsotg->params;
  93. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  94. p->speed = DWC2_SPEED_PARAM_HIGH;
  95. p->host_rx_fifo_size = 512;
  96. p->host_nperio_tx_fifo_size = 500;
  97. p->host_perio_tx_fifo_size = 500;
  98. p->host_channels = 16;
  99. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  100. p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
  101. GAHBCFG_HBSTLEN_SHIFT;
  102. p->uframe_sched = false;
  103. }
  104. static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
  105. {
  106. struct dwc2_core_params *p = &hsotg->params;
  107. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  108. }
  109. static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
  110. {
  111. struct dwc2_core_params *p = &hsotg->params;
  112. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  113. p->speed = DWC2_SPEED_PARAM_FULL;
  114. p->host_rx_fifo_size = 128;
  115. p->host_nperio_tx_fifo_size = 96;
  116. p->host_perio_tx_fifo_size = 96;
  117. p->max_packet_count = 256;
  118. p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
  119. p->i2c_enable = false;
  120. p->uframe_sched = false;
  121. p->activate_stm_fs_transceiver = true;
  122. }
  123. static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
  124. {
  125. struct dwc2_core_params *p = &hsotg->params;
  126. p->host_rx_fifo_size = 622;
  127. p->host_nperio_tx_fifo_size = 128;
  128. p->host_perio_tx_fifo_size = 256;
  129. }
  130. const struct of_device_id dwc2_of_match_table[] = {
  131. { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
  132. { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
  133. { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
  134. { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
  135. { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
  136. { .compatible = "snps,dwc2" },
  137. { .compatible = "samsung,s3c6400-hsotg" },
  138. { .compatible = "amlogic,meson8-usb",
  139. .data = dwc2_set_amlogic_params },
  140. { .compatible = "amlogic,meson8b-usb",
  141. .data = dwc2_set_amlogic_params },
  142. { .compatible = "amlogic,meson-gxbb-usb",
  143. .data = dwc2_set_amlogic_params },
  144. { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
  145. { .compatible = "st,stm32f4x9-fsotg",
  146. .data = dwc2_set_stm32f4x9_fsotg_params },
  147. { .compatible = "st,stm32f4x9-hsotg" },
  148. { .compatible = "st,stm32f7-hsotg",
  149. .data = dwc2_set_stm32f7_hsotg_params },
  150. {},
  151. };
  152. MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
  153. static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
  154. {
  155. u8 val;
  156. switch (hsotg->hw_params.op_mode) {
  157. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  158. val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
  159. break;
  160. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  161. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  162. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  163. val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
  164. break;
  165. default:
  166. val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  167. break;
  168. }
  169. hsotg->params.otg_cap = val;
  170. }
  171. static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
  172. {
  173. int val;
  174. u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
  175. val = DWC2_PHY_TYPE_PARAM_FS;
  176. if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
  177. if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
  178. hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
  179. val = DWC2_PHY_TYPE_PARAM_UTMI;
  180. else
  181. val = DWC2_PHY_TYPE_PARAM_ULPI;
  182. }
  183. if (dwc2_is_fs_iot(hsotg))
  184. hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
  185. hsotg->params.phy_type = val;
  186. }
  187. static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
  188. {
  189. int val;
  190. val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
  191. DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
  192. if (dwc2_is_fs_iot(hsotg))
  193. val = DWC2_SPEED_PARAM_FULL;
  194. if (dwc2_is_hs_iot(hsotg))
  195. val = DWC2_SPEED_PARAM_HIGH;
  196. hsotg->params.speed = val;
  197. }
  198. static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  199. {
  200. int val;
  201. val = (hsotg->hw_params.utmi_phy_data_width ==
  202. GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
  203. hsotg->params.phy_utmi_width = val;
  204. }
  205. static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  206. {
  207. struct dwc2_core_params *p = &hsotg->params;
  208. int depth_average;
  209. int fifo_count;
  210. int i;
  211. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  212. memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
  213. depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
  214. for (i = 1; i <= fifo_count; i++)
  215. p->g_tx_fifo_size[i] = depth_average;
  216. }
  217. static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
  218. {
  219. int val;
  220. if (hsotg->hw_params.hibernation)
  221. val = 2;
  222. else if (hsotg->hw_params.power_optimized)
  223. val = 1;
  224. else
  225. val = 0;
  226. hsotg->params.power_down = val;
  227. }
  228. /**
  229. * dwc2_set_default_params() - Set all core parameters to their
  230. * auto-detected default values.
  231. *
  232. * @hsotg: Programming view of the DWC_otg controller
  233. *
  234. */
  235. static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
  236. {
  237. struct dwc2_hw_params *hw = &hsotg->hw_params;
  238. struct dwc2_core_params *p = &hsotg->params;
  239. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  240. dwc2_set_param_otg_cap(hsotg);
  241. dwc2_set_param_phy_type(hsotg);
  242. dwc2_set_param_speed(hsotg);
  243. dwc2_set_param_phy_utmi_width(hsotg);
  244. dwc2_set_param_power_down(hsotg);
  245. p->phy_ulpi_ddr = false;
  246. p->phy_ulpi_ext_vbus = false;
  247. p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
  248. p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
  249. p->i2c_enable = hw->i2c_enable;
  250. p->acg_enable = hw->acg_enable;
  251. p->ulpi_fs_ls = false;
  252. p->ts_dline = false;
  253. p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
  254. p->uframe_sched = true;
  255. p->external_id_pin_ctl = false;
  256. p->lpm = true;
  257. p->lpm_clock_gating = true;
  258. p->besl = true;
  259. p->hird_threshold_en = true;
  260. p->hird_threshold = 4;
  261. p->ipg_isoc_en = false;
  262. p->max_packet_count = hw->max_packet_count;
  263. p->max_transfer_size = hw->max_transfer_size;
  264. p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
  265. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  266. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  267. p->host_dma = dma_capable;
  268. p->dma_desc_enable = false;
  269. p->dma_desc_fs_enable = false;
  270. p->host_support_fs_ls_low_power = false;
  271. p->host_ls_low_power_phy_clk = false;
  272. p->host_channels = hw->host_channels;
  273. p->host_rx_fifo_size = hw->rx_fifo_size;
  274. p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
  275. p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
  276. }
  277. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  278. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  279. p->g_dma = dma_capable;
  280. p->g_dma_desc = hw->dma_desc_enable;
  281. /*
  282. * The values for g_rx_fifo_size (2048) and
  283. * g_np_tx_fifo_size (1024) come from the legacy s3c
  284. * gadget driver. These defaults have been hard-coded
  285. * for some time so many platforms depend on these
  286. * values. Leave them as defaults for now and only
  287. * auto-detect if the hardware does not support the
  288. * default.
  289. */
  290. p->g_rx_fifo_size = 2048;
  291. p->g_np_tx_fifo_size = 1024;
  292. dwc2_set_param_tx_fifo_sizes(hsotg);
  293. }
  294. }
  295. /**
  296. * dwc2_get_device_properties() - Read in device properties.
  297. *
  298. * @hsotg: Programming view of the DWC_otg controller
  299. *
  300. * Read in the device properties and adjust core parameters if needed.
  301. */
  302. static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
  303. {
  304. struct dwc2_core_params *p = &hsotg->params;
  305. int num;
  306. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  307. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  308. device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
  309. &p->g_rx_fifo_size);
  310. device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
  311. &p->g_np_tx_fifo_size);
  312. num = device_property_read_u32_array(hsotg->dev,
  313. "g-tx-fifo-size",
  314. NULL, 0);
  315. if (num > 0) {
  316. num = min(num, 15);
  317. memset(p->g_tx_fifo_size, 0,
  318. sizeof(p->g_tx_fifo_size));
  319. device_property_read_u32_array(hsotg->dev,
  320. "g-tx-fifo-size",
  321. &p->g_tx_fifo_size[1],
  322. num);
  323. }
  324. }
  325. if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
  326. p->oc_disable = true;
  327. }
  328. static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
  329. {
  330. int valid = 1;
  331. switch (hsotg->params.otg_cap) {
  332. case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
  333. if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
  334. valid = 0;
  335. break;
  336. case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
  337. switch (hsotg->hw_params.op_mode) {
  338. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  339. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  340. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  341. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  342. break;
  343. default:
  344. valid = 0;
  345. break;
  346. }
  347. break;
  348. case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
  349. /* always valid */
  350. break;
  351. default:
  352. valid = 0;
  353. break;
  354. }
  355. if (!valid)
  356. dwc2_set_param_otg_cap(hsotg);
  357. }
  358. static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
  359. {
  360. int valid = 0;
  361. u32 hs_phy_type;
  362. u32 fs_phy_type;
  363. hs_phy_type = hsotg->hw_params.hs_phy_type;
  364. fs_phy_type = hsotg->hw_params.fs_phy_type;
  365. switch (hsotg->params.phy_type) {
  366. case DWC2_PHY_TYPE_PARAM_FS:
  367. if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
  368. valid = 1;
  369. break;
  370. case DWC2_PHY_TYPE_PARAM_UTMI:
  371. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  372. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  373. valid = 1;
  374. break;
  375. case DWC2_PHY_TYPE_PARAM_ULPI:
  376. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  377. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  378. valid = 1;
  379. break;
  380. default:
  381. break;
  382. }
  383. if (!valid)
  384. dwc2_set_param_phy_type(hsotg);
  385. }
  386. static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
  387. {
  388. int valid = 1;
  389. int phy_type = hsotg->params.phy_type;
  390. int speed = hsotg->params.speed;
  391. switch (speed) {
  392. case DWC2_SPEED_PARAM_HIGH:
  393. if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
  394. (phy_type == DWC2_PHY_TYPE_PARAM_FS))
  395. valid = 0;
  396. break;
  397. case DWC2_SPEED_PARAM_FULL:
  398. case DWC2_SPEED_PARAM_LOW:
  399. break;
  400. default:
  401. valid = 0;
  402. break;
  403. }
  404. if (!valid)
  405. dwc2_set_param_speed(hsotg);
  406. }
  407. static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  408. {
  409. int valid = 0;
  410. int param = hsotg->params.phy_utmi_width;
  411. int width = hsotg->hw_params.utmi_phy_data_width;
  412. switch (width) {
  413. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
  414. valid = (param == 8);
  415. break;
  416. case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
  417. valid = (param == 16);
  418. break;
  419. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
  420. valid = (param == 8 || param == 16);
  421. break;
  422. }
  423. if (!valid)
  424. dwc2_set_param_phy_utmi_width(hsotg);
  425. }
  426. static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
  427. {
  428. int param = hsotg->params.power_down;
  429. switch (param) {
  430. case DWC2_POWER_DOWN_PARAM_NONE:
  431. break;
  432. case DWC2_POWER_DOWN_PARAM_PARTIAL:
  433. if (hsotg->hw_params.power_optimized)
  434. break;
  435. dev_dbg(hsotg->dev,
  436. "Partial power down isn't supported by HW\n");
  437. param = DWC2_POWER_DOWN_PARAM_NONE;
  438. break;
  439. case DWC2_POWER_DOWN_PARAM_HIBERNATION:
  440. if (hsotg->hw_params.hibernation)
  441. break;
  442. dev_dbg(hsotg->dev,
  443. "Hibernation isn't supported by HW\n");
  444. param = DWC2_POWER_DOWN_PARAM_NONE;
  445. break;
  446. default:
  447. dev_err(hsotg->dev,
  448. "%s: Invalid parameter power_down=%d\n",
  449. __func__, param);
  450. param = DWC2_POWER_DOWN_PARAM_NONE;
  451. break;
  452. }
  453. hsotg->params.power_down = param;
  454. }
  455. static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  456. {
  457. int fifo_count;
  458. int fifo;
  459. int min;
  460. u32 total = 0;
  461. u32 dptxfszn;
  462. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  463. min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
  464. for (fifo = 1; fifo <= fifo_count; fifo++)
  465. total += hsotg->params.g_tx_fifo_size[fifo];
  466. if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
  467. dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
  468. __func__);
  469. dwc2_set_param_tx_fifo_sizes(hsotg);
  470. }
  471. for (fifo = 1; fifo <= fifo_count; fifo++) {
  472. dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
  473. if (hsotg->params.g_tx_fifo_size[fifo] < min ||
  474. hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) {
  475. dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
  476. __func__, fifo,
  477. hsotg->params.g_tx_fifo_size[fifo]);
  478. hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
  479. }
  480. }
  481. }
  482. #define CHECK_RANGE(_param, _min, _max, _def) do { \
  483. if ((hsotg->params._param) < (_min) || \
  484. (hsotg->params._param) > (_max)) { \
  485. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  486. __func__, #_param, hsotg->params._param); \
  487. hsotg->params._param = (_def); \
  488. } \
  489. } while (0)
  490. #define CHECK_BOOL(_param, _check) do { \
  491. if (hsotg->params._param && !(_check)) { \
  492. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  493. __func__, #_param, hsotg->params._param); \
  494. hsotg->params._param = false; \
  495. } \
  496. } while (0)
  497. static void dwc2_check_params(struct dwc2_hsotg *hsotg)
  498. {
  499. struct dwc2_hw_params *hw = &hsotg->hw_params;
  500. struct dwc2_core_params *p = &hsotg->params;
  501. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  502. dwc2_check_param_otg_cap(hsotg);
  503. dwc2_check_param_phy_type(hsotg);
  504. dwc2_check_param_speed(hsotg);
  505. dwc2_check_param_phy_utmi_width(hsotg);
  506. dwc2_check_param_power_down(hsotg);
  507. CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
  508. CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
  509. CHECK_BOOL(i2c_enable, hw->i2c_enable);
  510. CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
  511. CHECK_BOOL(acg_enable, hw->acg_enable);
  512. CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
  513. CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
  514. CHECK_BOOL(lpm, hw->lpm_mode);
  515. CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
  516. CHECK_BOOL(besl, hsotg->params.lpm);
  517. CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
  518. CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
  519. CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
  520. CHECK_RANGE(max_packet_count,
  521. 15, hw->max_packet_count,
  522. hw->max_packet_count);
  523. CHECK_RANGE(max_transfer_size,
  524. 2047, hw->max_transfer_size,
  525. hw->max_transfer_size);
  526. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  527. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  528. CHECK_BOOL(host_dma, dma_capable);
  529. CHECK_BOOL(dma_desc_enable, p->host_dma);
  530. CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
  531. CHECK_BOOL(host_ls_low_power_phy_clk,
  532. p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
  533. CHECK_RANGE(host_channels,
  534. 1, hw->host_channels,
  535. hw->host_channels);
  536. CHECK_RANGE(host_rx_fifo_size,
  537. 16, hw->rx_fifo_size,
  538. hw->rx_fifo_size);
  539. CHECK_RANGE(host_nperio_tx_fifo_size,
  540. 16, hw->host_nperio_tx_fifo_size,
  541. hw->host_nperio_tx_fifo_size);
  542. CHECK_RANGE(host_perio_tx_fifo_size,
  543. 16, hw->host_perio_tx_fifo_size,
  544. hw->host_perio_tx_fifo_size);
  545. }
  546. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  547. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  548. CHECK_BOOL(g_dma, dma_capable);
  549. CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
  550. CHECK_RANGE(g_rx_fifo_size,
  551. 16, hw->rx_fifo_size,
  552. hw->rx_fifo_size);
  553. CHECK_RANGE(g_np_tx_fifo_size,
  554. 16, hw->dev_nperio_tx_fifo_size,
  555. hw->dev_nperio_tx_fifo_size);
  556. dwc2_check_param_tx_fifo_sizes(hsotg);
  557. }
  558. }
  559. /*
  560. * Gets host hardware parameters. Forces host mode if not currently in
  561. * host mode. Should be called immediately after a core soft reset in
  562. * order to get the reset values.
  563. */
  564. static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
  565. {
  566. struct dwc2_hw_params *hw = &hsotg->hw_params;
  567. u32 gnptxfsiz;
  568. u32 hptxfsiz;
  569. if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
  570. return;
  571. dwc2_force_mode(hsotg, true);
  572. gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
  573. hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
  574. hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  575. FIFOSIZE_DEPTH_SHIFT;
  576. hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  577. FIFOSIZE_DEPTH_SHIFT;
  578. }
  579. /*
  580. * Gets device hardware parameters. Forces device mode if not
  581. * currently in device mode. Should be called immediately after a core
  582. * soft reset in order to get the reset values.
  583. */
  584. static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
  585. {
  586. struct dwc2_hw_params *hw = &hsotg->hw_params;
  587. u32 gnptxfsiz;
  588. int fifo, fifo_count;
  589. if (hsotg->dr_mode == USB_DR_MODE_HOST)
  590. return;
  591. dwc2_force_mode(hsotg, false);
  592. gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
  593. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  594. for (fifo = 1; fifo <= fifo_count; fifo++) {
  595. hw->g_tx_fifo_size[fifo] =
  596. (dwc2_readl(hsotg->regs + DPTXFSIZN(fifo)) &
  597. FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
  598. }
  599. hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  600. FIFOSIZE_DEPTH_SHIFT;
  601. }
  602. /**
  603. * During device initialization, read various hardware configuration
  604. * registers and interpret the contents.
  605. *
  606. * @hsotg: Programming view of the DWC_otg controller
  607. *
  608. */
  609. int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
  610. {
  611. struct dwc2_hw_params *hw = &hsotg->hw_params;
  612. unsigned int width;
  613. u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
  614. u32 grxfsiz;
  615. /*
  616. * Attempt to ensure this device is really a DWC_otg Controller.
  617. * Read and verify the GSNPSID register contents. The value should be
  618. * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
  619. */
  620. hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
  621. if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
  622. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
  623. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
  624. dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
  625. hw->snpsid);
  626. return -ENODEV;
  627. }
  628. dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
  629. hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
  630. hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
  631. hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
  632. hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
  633. hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
  634. hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
  635. grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
  636. /* hwcfg1 */
  637. hw->dev_ep_dirs = hwcfg1;
  638. /* hwcfg2 */
  639. hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
  640. GHWCFG2_OP_MODE_SHIFT;
  641. hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
  642. GHWCFG2_ARCHITECTURE_SHIFT;
  643. hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
  644. hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
  645. GHWCFG2_NUM_HOST_CHAN_SHIFT);
  646. hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
  647. GHWCFG2_HS_PHY_TYPE_SHIFT;
  648. hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
  649. GHWCFG2_FS_PHY_TYPE_SHIFT;
  650. hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
  651. GHWCFG2_NUM_DEV_EP_SHIFT;
  652. hw->nperio_tx_q_depth =
  653. (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
  654. GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
  655. hw->host_perio_tx_q_depth =
  656. (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
  657. GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
  658. hw->dev_token_q_depth =
  659. (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
  660. GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
  661. /* hwcfg3 */
  662. width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
  663. GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
  664. hw->max_transfer_size = (1 << (width + 11)) - 1;
  665. width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
  666. GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
  667. hw->max_packet_count = (1 << (width + 4)) - 1;
  668. hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
  669. hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
  670. GHWCFG3_DFIFO_DEPTH_SHIFT;
  671. hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
  672. /* hwcfg4 */
  673. hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
  674. hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
  675. GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
  676. hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
  677. GHWCFG4_NUM_IN_EPS_SHIFT;
  678. hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
  679. hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
  680. hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
  681. hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
  682. GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
  683. hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
  684. hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
  685. /* fifo sizes */
  686. hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
  687. GRXFSIZ_DEPTH_SHIFT;
  688. /*
  689. * Host specific hardware parameters. Reading these parameters
  690. * requires the controller to be in host mode. The mode will
  691. * be forced, if necessary, to read these values.
  692. */
  693. dwc2_get_host_hwparams(hsotg);
  694. dwc2_get_dev_hwparams(hsotg);
  695. return 0;
  696. }
  697. int dwc2_init_params(struct dwc2_hsotg *hsotg)
  698. {
  699. const struct of_device_id *match;
  700. void (*set_params)(void *data);
  701. dwc2_set_default_params(hsotg);
  702. dwc2_get_device_properties(hsotg);
  703. match = of_match_device(dwc2_of_match_table, hsotg->dev);
  704. if (match && match->data) {
  705. set_params = match->data;
  706. set_params(hsotg);
  707. }
  708. dwc2_check_params(hsotg);
  709. return 0;
  710. }