amdgpu_object.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. #include "amdgpu_amdkfd.h"
  40. static bool amdgpu_need_backup(struct amdgpu_device *adev)
  41. {
  42. if (adev->flags & AMD_IS_APU)
  43. return false;
  44. if (amdgpu_gpu_recovery == 0 ||
  45. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
  46. return false;
  47. return true;
  48. }
  49. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  50. {
  51. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  52. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  53. if (bo->kfd_bo)
  54. amdgpu_amdkfd_unreserve_system_memory_limit(bo);
  55. amdgpu_bo_kunmap(bo);
  56. if (bo->gem_base.import_attach)
  57. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  58. drm_gem_object_release(&bo->gem_base);
  59. amdgpu_bo_unref(&bo->parent);
  60. if (!list_empty(&bo->shadow_list)) {
  61. mutex_lock(&adev->shadow_list_lock);
  62. list_del_init(&bo->shadow_list);
  63. mutex_unlock(&adev->shadow_list_lock);
  64. }
  65. kfree(bo->metadata);
  66. kfree(bo);
  67. }
  68. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  69. {
  70. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  71. return true;
  72. return false;
  73. }
  74. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  75. {
  76. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  77. struct ttm_placement *placement = &abo->placement;
  78. struct ttm_place *places = abo->placements;
  79. u64 flags = abo->flags;
  80. u32 c = 0;
  81. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  82. unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  83. places[c].fpfn = 0;
  84. places[c].lpfn = 0;
  85. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  86. TTM_PL_FLAG_VRAM;
  87. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  88. places[c].lpfn = visible_pfn;
  89. else
  90. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  91. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  92. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  96. places[c].fpfn = 0;
  97. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  98. places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  99. else
  100. places[c].lpfn = 0;
  101. places[c].flags = TTM_PL_FLAG_TT;
  102. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  103. places[c].flags |= TTM_PL_FLAG_WC |
  104. TTM_PL_FLAG_UNCACHED;
  105. else
  106. places[c].flags |= TTM_PL_FLAG_CACHED;
  107. c++;
  108. }
  109. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  110. places[c].fpfn = 0;
  111. places[c].lpfn = 0;
  112. places[c].flags = TTM_PL_FLAG_SYSTEM;
  113. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  114. places[c].flags |= TTM_PL_FLAG_WC |
  115. TTM_PL_FLAG_UNCACHED;
  116. else
  117. places[c].flags |= TTM_PL_FLAG_CACHED;
  118. c++;
  119. }
  120. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  121. places[c].fpfn = 0;
  122. places[c].lpfn = 0;
  123. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  124. c++;
  125. }
  126. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  127. places[c].fpfn = 0;
  128. places[c].lpfn = 0;
  129. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  130. c++;
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  133. places[c].fpfn = 0;
  134. places[c].lpfn = 0;
  135. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  136. c++;
  137. }
  138. if (!c) {
  139. places[c].fpfn = 0;
  140. places[c].lpfn = 0;
  141. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  142. c++;
  143. }
  144. placement->num_placement = c;
  145. placement->placement = places;
  146. placement->num_busy_placement = c;
  147. placement->busy_placement = places;
  148. }
  149. /**
  150. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  151. *
  152. * @adev: amdgpu device object
  153. * @size: size for the new BO
  154. * @align: alignment for the new BO
  155. * @domain: where to place it
  156. * @bo_ptr: used to initialize BOs in structures
  157. * @gpu_addr: GPU addr of the pinned BO
  158. * @cpu_addr: optional CPU address mapping
  159. *
  160. * Allocates and pins a BO for kernel internal use, and returns it still
  161. * reserved.
  162. *
  163. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  164. *
  165. * Returns 0 on success, negative error code otherwise.
  166. */
  167. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  168. unsigned long size, int align,
  169. u32 domain, struct amdgpu_bo **bo_ptr,
  170. u64 *gpu_addr, void **cpu_addr)
  171. {
  172. bool free = false;
  173. int r;
  174. if (!*bo_ptr) {
  175. r = amdgpu_bo_create(adev, size, align, domain,
  176. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  177. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  178. ttm_bo_type_kernel, NULL, bo_ptr);
  179. if (r) {
  180. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  181. r);
  182. return r;
  183. }
  184. free = true;
  185. }
  186. r = amdgpu_bo_reserve(*bo_ptr, false);
  187. if (r) {
  188. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  189. goto error_free;
  190. }
  191. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  192. if (r) {
  193. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  194. goto error_unreserve;
  195. }
  196. if (cpu_addr) {
  197. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  198. if (r) {
  199. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  200. goto error_unreserve;
  201. }
  202. }
  203. return 0;
  204. error_unreserve:
  205. amdgpu_bo_unreserve(*bo_ptr);
  206. error_free:
  207. if (free)
  208. amdgpu_bo_unref(bo_ptr);
  209. return r;
  210. }
  211. /**
  212. * amdgpu_bo_create_kernel - create BO for kernel use
  213. *
  214. * @adev: amdgpu device object
  215. * @size: size for the new BO
  216. * @align: alignment for the new BO
  217. * @domain: where to place it
  218. * @bo_ptr: used to initialize BOs in structures
  219. * @gpu_addr: GPU addr of the pinned BO
  220. * @cpu_addr: optional CPU address mapping
  221. *
  222. * Allocates and pins a BO for kernel internal use.
  223. *
  224. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  225. *
  226. * Returns 0 on success, negative error code otherwise.
  227. */
  228. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  229. unsigned long size, int align,
  230. u32 domain, struct amdgpu_bo **bo_ptr,
  231. u64 *gpu_addr, void **cpu_addr)
  232. {
  233. int r;
  234. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  235. gpu_addr, cpu_addr);
  236. if (r)
  237. return r;
  238. amdgpu_bo_unreserve(*bo_ptr);
  239. return 0;
  240. }
  241. /**
  242. * amdgpu_bo_free_kernel - free BO for kernel use
  243. *
  244. * @bo: amdgpu BO to free
  245. *
  246. * unmaps and unpin a BO for kernel internal use.
  247. */
  248. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  249. void **cpu_addr)
  250. {
  251. if (*bo == NULL)
  252. return;
  253. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  254. if (cpu_addr)
  255. amdgpu_bo_kunmap(*bo);
  256. amdgpu_bo_unpin(*bo);
  257. amdgpu_bo_unreserve(*bo);
  258. }
  259. amdgpu_bo_unref(bo);
  260. if (gpu_addr)
  261. *gpu_addr = 0;
  262. if (cpu_addr)
  263. *cpu_addr = NULL;
  264. }
  265. /* Validate bo size is bit bigger then the request domain */
  266. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  267. unsigned long size, u32 domain)
  268. {
  269. struct ttm_mem_type_manager *man = NULL;
  270. /*
  271. * If GTT is part of requested domains the check must succeed to
  272. * allow fall back to GTT
  273. */
  274. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  275. man = &adev->mman.bdev.man[TTM_PL_TT];
  276. if (size < (man->size << PAGE_SHIFT))
  277. return true;
  278. else
  279. goto fail;
  280. }
  281. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  282. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  283. if (size < (man->size << PAGE_SHIFT))
  284. return true;
  285. else
  286. goto fail;
  287. }
  288. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  289. return true;
  290. fail:
  291. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  292. man->size << PAGE_SHIFT);
  293. return false;
  294. }
  295. static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
  296. int byte_align, u32 domain,
  297. u64 flags, enum ttm_bo_type type,
  298. struct reservation_object *resv,
  299. struct amdgpu_bo **bo_ptr)
  300. {
  301. struct ttm_operation_ctx ctx = {
  302. .interruptible = (type != ttm_bo_type_kernel),
  303. .no_wait_gpu = false,
  304. .resv = resv,
  305. .flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
  306. };
  307. struct amdgpu_bo *bo;
  308. unsigned long page_align;
  309. size_t acc_size;
  310. u32 domains, preferred_domains, allowed_domains;
  311. int r;
  312. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  313. size = ALIGN(size, PAGE_SIZE);
  314. if (!amdgpu_bo_validate_size(adev, size, domain))
  315. return -ENOMEM;
  316. *bo_ptr = NULL;
  317. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  318. sizeof(struct amdgpu_bo));
  319. preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  320. AMDGPU_GEM_DOMAIN_GTT |
  321. AMDGPU_GEM_DOMAIN_CPU |
  322. AMDGPU_GEM_DOMAIN_GDS |
  323. AMDGPU_GEM_DOMAIN_GWS |
  324. AMDGPU_GEM_DOMAIN_OA);
  325. allowed_domains = preferred_domains;
  326. if (type != ttm_bo_type_kernel &&
  327. allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  328. allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  329. domains = preferred_domains;
  330. retry:
  331. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  332. if (bo == NULL)
  333. return -ENOMEM;
  334. drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
  335. INIT_LIST_HEAD(&bo->shadow_list);
  336. INIT_LIST_HEAD(&bo->va);
  337. bo->preferred_domains = preferred_domains;
  338. bo->allowed_domains = allowed_domains;
  339. bo->flags = flags;
  340. #ifdef CONFIG_X86_32
  341. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  342. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  343. */
  344. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  345. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  346. /* Don't try to enable write-combining when it can't work, or things
  347. * may be slow
  348. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  349. */
  350. #ifndef CONFIG_COMPILE_TEST
  351. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  352. thanks to write-combining
  353. #endif
  354. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  355. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  356. "better performance thanks to write-combining\n");
  357. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  358. #else
  359. /* For architectures that don't support WC memory,
  360. * mask out the WC flag from the BO
  361. */
  362. if (!drm_arch_can_wc_memory())
  363. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  364. #endif
  365. bo->tbo.bdev = &adev->mman.bdev;
  366. amdgpu_ttm_placement_from_domain(bo, domains);
  367. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  368. &bo->placement, page_align, &ctx, acc_size,
  369. NULL, resv, &amdgpu_ttm_bo_destroy);
  370. if (unlikely(r && r != -ERESTARTSYS) && type == ttm_bo_type_device &&
  371. !(flags & AMDGPU_GEM_CREATE_NO_FALLBACK)) {
  372. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
  373. flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  374. goto retry;
  375. } else if (domains != allowed_domains) {
  376. domains = allowed_domains;
  377. goto retry;
  378. }
  379. }
  380. if (unlikely(r))
  381. return r;
  382. if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  383. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  384. bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
  385. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  386. ctx.bytes_moved);
  387. else
  388. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  389. if (type == ttm_bo_type_kernel)
  390. bo->tbo.priority = 1;
  391. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  392. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  393. struct dma_fence *fence;
  394. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  395. if (unlikely(r))
  396. goto fail_unreserve;
  397. amdgpu_bo_fence(bo, fence, false);
  398. dma_fence_put(bo->tbo.moving);
  399. bo->tbo.moving = dma_fence_get(fence);
  400. dma_fence_put(fence);
  401. }
  402. if (!resv)
  403. amdgpu_bo_unreserve(bo);
  404. *bo_ptr = bo;
  405. trace_amdgpu_bo_create(bo);
  406. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  407. if (type == ttm_bo_type_device)
  408. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  409. return 0;
  410. fail_unreserve:
  411. if (!resv)
  412. ww_mutex_unlock(&bo->tbo.resv->lock);
  413. amdgpu_bo_unref(&bo);
  414. return r;
  415. }
  416. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  417. unsigned long size, int byte_align,
  418. struct amdgpu_bo *bo)
  419. {
  420. int r;
  421. if (bo->shadow)
  422. return 0;
  423. r = amdgpu_bo_do_create(adev, size, byte_align, AMDGPU_GEM_DOMAIN_GTT,
  424. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  425. AMDGPU_GEM_CREATE_SHADOW,
  426. ttm_bo_type_kernel,
  427. bo->tbo.resv, &bo->shadow);
  428. if (!r) {
  429. bo->shadow->parent = amdgpu_bo_ref(bo);
  430. mutex_lock(&adev->shadow_list_lock);
  431. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  432. mutex_unlock(&adev->shadow_list_lock);
  433. }
  434. return r;
  435. }
  436. int amdgpu_bo_create(struct amdgpu_device *adev, unsigned long size,
  437. int byte_align, u32 domain,
  438. u64 flags, enum ttm_bo_type type,
  439. struct reservation_object *resv,
  440. struct amdgpu_bo **bo_ptr)
  441. {
  442. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  443. int r;
  444. r = amdgpu_bo_do_create(adev, size, byte_align, domain,
  445. parent_flags, type, resv, bo_ptr);
  446. if (r)
  447. return r;
  448. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  449. if (!resv)
  450. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  451. NULL));
  452. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  453. if (!resv)
  454. reservation_object_unlock((*bo_ptr)->tbo.resv);
  455. if (r)
  456. amdgpu_bo_unref(bo_ptr);
  457. }
  458. return r;
  459. }
  460. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  461. struct amdgpu_ring *ring,
  462. struct amdgpu_bo *bo,
  463. struct reservation_object *resv,
  464. struct dma_fence **fence,
  465. bool direct)
  466. {
  467. struct amdgpu_bo *shadow = bo->shadow;
  468. uint64_t bo_addr, shadow_addr;
  469. int r;
  470. if (!shadow)
  471. return -EINVAL;
  472. bo_addr = amdgpu_bo_gpu_offset(bo);
  473. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  474. r = reservation_object_reserve_shared(bo->tbo.resv);
  475. if (r)
  476. goto err;
  477. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  478. amdgpu_bo_size(bo), resv, fence,
  479. direct, false);
  480. if (!r)
  481. amdgpu_bo_fence(bo, *fence, true);
  482. err:
  483. return r;
  484. }
  485. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  486. {
  487. struct ttm_operation_ctx ctx = { false, false };
  488. uint32_t domain;
  489. int r;
  490. if (bo->pin_count)
  491. return 0;
  492. domain = bo->preferred_domains;
  493. retry:
  494. amdgpu_ttm_placement_from_domain(bo, domain);
  495. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  496. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  497. domain = bo->allowed_domains;
  498. goto retry;
  499. }
  500. return r;
  501. }
  502. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  503. struct amdgpu_ring *ring,
  504. struct amdgpu_bo *bo,
  505. struct reservation_object *resv,
  506. struct dma_fence **fence,
  507. bool direct)
  508. {
  509. struct amdgpu_bo *shadow = bo->shadow;
  510. uint64_t bo_addr, shadow_addr;
  511. int r;
  512. if (!shadow)
  513. return -EINVAL;
  514. bo_addr = amdgpu_bo_gpu_offset(bo);
  515. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  516. r = reservation_object_reserve_shared(bo->tbo.resv);
  517. if (r)
  518. goto err;
  519. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  520. amdgpu_bo_size(bo), resv, fence,
  521. direct, false);
  522. if (!r)
  523. amdgpu_bo_fence(bo, *fence, true);
  524. err:
  525. return r;
  526. }
  527. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  528. {
  529. void *kptr;
  530. long r;
  531. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  532. return -EPERM;
  533. kptr = amdgpu_bo_kptr(bo);
  534. if (kptr) {
  535. if (ptr)
  536. *ptr = kptr;
  537. return 0;
  538. }
  539. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  540. MAX_SCHEDULE_TIMEOUT);
  541. if (r < 0)
  542. return r;
  543. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  544. if (r)
  545. return r;
  546. if (ptr)
  547. *ptr = amdgpu_bo_kptr(bo);
  548. return 0;
  549. }
  550. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  551. {
  552. bool is_iomem;
  553. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  554. }
  555. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  556. {
  557. if (bo->kmap.bo)
  558. ttm_bo_kunmap(&bo->kmap);
  559. }
  560. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  561. {
  562. if (bo == NULL)
  563. return NULL;
  564. ttm_bo_reference(&bo->tbo);
  565. return bo;
  566. }
  567. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  568. {
  569. struct ttm_buffer_object *tbo;
  570. if ((*bo) == NULL)
  571. return;
  572. tbo = &((*bo)->tbo);
  573. ttm_bo_unref(&tbo);
  574. if (tbo == NULL)
  575. *bo = NULL;
  576. }
  577. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  578. u64 min_offset, u64 max_offset,
  579. u64 *gpu_addr)
  580. {
  581. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  582. struct ttm_operation_ctx ctx = { false, false };
  583. int r, i;
  584. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  585. return -EPERM;
  586. if (WARN_ON_ONCE(min_offset > max_offset))
  587. return -EINVAL;
  588. /* A shared bo cannot be migrated to VRAM */
  589. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  590. return -EINVAL;
  591. if (bo->pin_count) {
  592. uint32_t mem_type = bo->tbo.mem.mem_type;
  593. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  594. return -EINVAL;
  595. bo->pin_count++;
  596. if (gpu_addr)
  597. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  598. if (max_offset != 0) {
  599. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  600. WARN_ON_ONCE(max_offset <
  601. (amdgpu_bo_gpu_offset(bo) - domain_start));
  602. }
  603. return 0;
  604. }
  605. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  606. /* force to pin into visible video ram */
  607. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  608. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  609. amdgpu_ttm_placement_from_domain(bo, domain);
  610. for (i = 0; i < bo->placement.num_placement; i++) {
  611. unsigned fpfn, lpfn;
  612. fpfn = min_offset >> PAGE_SHIFT;
  613. lpfn = max_offset >> PAGE_SHIFT;
  614. if (fpfn > bo->placements[i].fpfn)
  615. bo->placements[i].fpfn = fpfn;
  616. if (!bo->placements[i].lpfn ||
  617. (lpfn && lpfn < bo->placements[i].lpfn))
  618. bo->placements[i].lpfn = lpfn;
  619. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  620. }
  621. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  622. if (unlikely(r)) {
  623. dev_err(adev->dev, "%p pin failed\n", bo);
  624. goto error;
  625. }
  626. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  627. if (unlikely(r)) {
  628. dev_err(adev->dev, "%p bind failed\n", bo);
  629. goto error;
  630. }
  631. bo->pin_count = 1;
  632. if (gpu_addr != NULL)
  633. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  634. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  635. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  636. adev->vram_pin_size += amdgpu_bo_size(bo);
  637. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  638. adev->invisible_pin_size += amdgpu_bo_size(bo);
  639. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  640. adev->gart_pin_size += amdgpu_bo_size(bo);
  641. }
  642. error:
  643. return r;
  644. }
  645. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  646. {
  647. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  648. }
  649. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  650. {
  651. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  652. struct ttm_operation_ctx ctx = { false, false };
  653. int r, i;
  654. if (!bo->pin_count) {
  655. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  656. return 0;
  657. }
  658. bo->pin_count--;
  659. if (bo->pin_count)
  660. return 0;
  661. for (i = 0; i < bo->placement.num_placement; i++) {
  662. bo->placements[i].lpfn = 0;
  663. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  664. }
  665. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  666. if (unlikely(r)) {
  667. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  668. goto error;
  669. }
  670. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  671. adev->vram_pin_size -= amdgpu_bo_size(bo);
  672. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  673. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  674. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  675. adev->gart_pin_size -= amdgpu_bo_size(bo);
  676. }
  677. error:
  678. return r;
  679. }
  680. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  681. {
  682. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  683. if (0 && (adev->flags & AMD_IS_APU)) {
  684. /* Useless to evict on IGP chips */
  685. return 0;
  686. }
  687. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  688. }
  689. static const char *amdgpu_vram_names[] = {
  690. "UNKNOWN",
  691. "GDDR1",
  692. "DDR2",
  693. "GDDR3",
  694. "GDDR4",
  695. "GDDR5",
  696. "HBM",
  697. "DDR3",
  698. "DDR4",
  699. };
  700. int amdgpu_bo_init(struct amdgpu_device *adev)
  701. {
  702. /* reserve PAT memory space to WC for VRAM */
  703. arch_io_reserve_memtype_wc(adev->gmc.aper_base,
  704. adev->gmc.aper_size);
  705. /* Add an MTRR for the VRAM */
  706. adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
  707. adev->gmc.aper_size);
  708. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  709. adev->gmc.mc_vram_size >> 20,
  710. (unsigned long long)adev->gmc.aper_size >> 20);
  711. DRM_INFO("RAM width %dbits %s\n",
  712. adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
  713. return amdgpu_ttm_init(adev);
  714. }
  715. int amdgpu_bo_late_init(struct amdgpu_device *adev)
  716. {
  717. amdgpu_ttm_late_init(adev);
  718. return 0;
  719. }
  720. void amdgpu_bo_fini(struct amdgpu_device *adev)
  721. {
  722. amdgpu_ttm_fini(adev);
  723. arch_phys_wc_del(adev->gmc.vram_mtrr);
  724. arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
  725. }
  726. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  727. struct vm_area_struct *vma)
  728. {
  729. return ttm_fbdev_mmap(vma, &bo->tbo);
  730. }
  731. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  732. {
  733. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  734. if (adev->family <= AMDGPU_FAMILY_CZ &&
  735. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  736. return -EINVAL;
  737. bo->tiling_flags = tiling_flags;
  738. return 0;
  739. }
  740. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  741. {
  742. lockdep_assert_held(&bo->tbo.resv->lock.base);
  743. if (tiling_flags)
  744. *tiling_flags = bo->tiling_flags;
  745. }
  746. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  747. uint32_t metadata_size, uint64_t flags)
  748. {
  749. void *buffer;
  750. if (!metadata_size) {
  751. if (bo->metadata_size) {
  752. kfree(bo->metadata);
  753. bo->metadata = NULL;
  754. bo->metadata_size = 0;
  755. }
  756. return 0;
  757. }
  758. if (metadata == NULL)
  759. return -EINVAL;
  760. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  761. if (buffer == NULL)
  762. return -ENOMEM;
  763. kfree(bo->metadata);
  764. bo->metadata_flags = flags;
  765. bo->metadata = buffer;
  766. bo->metadata_size = metadata_size;
  767. return 0;
  768. }
  769. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  770. size_t buffer_size, uint32_t *metadata_size,
  771. uint64_t *flags)
  772. {
  773. if (!buffer && !metadata_size)
  774. return -EINVAL;
  775. if (buffer) {
  776. if (buffer_size < bo->metadata_size)
  777. return -EINVAL;
  778. if (bo->metadata_size)
  779. memcpy(buffer, bo->metadata, bo->metadata_size);
  780. }
  781. if (metadata_size)
  782. *metadata_size = bo->metadata_size;
  783. if (flags)
  784. *flags = bo->metadata_flags;
  785. return 0;
  786. }
  787. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  788. bool evict,
  789. struct ttm_mem_reg *new_mem)
  790. {
  791. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  792. struct amdgpu_bo *abo;
  793. struct ttm_mem_reg *old_mem = &bo->mem;
  794. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  795. return;
  796. abo = ttm_to_amdgpu_bo(bo);
  797. amdgpu_vm_bo_invalidate(adev, abo, evict);
  798. amdgpu_bo_kunmap(abo);
  799. /* remember the eviction */
  800. if (evict)
  801. atomic64_inc(&adev->num_evictions);
  802. /* update statistics */
  803. if (!new_mem)
  804. return;
  805. /* move_notify is called before move happens */
  806. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  807. }
  808. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  809. {
  810. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  811. struct ttm_operation_ctx ctx = { false, false };
  812. struct amdgpu_bo *abo;
  813. unsigned long offset, size;
  814. int r;
  815. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  816. return 0;
  817. abo = ttm_to_amdgpu_bo(bo);
  818. /* Remember that this BO was accessed by the CPU */
  819. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  820. if (bo->mem.mem_type != TTM_PL_VRAM)
  821. return 0;
  822. size = bo->mem.num_pages << PAGE_SHIFT;
  823. offset = bo->mem.start << PAGE_SHIFT;
  824. if ((offset + size) <= adev->gmc.visible_vram_size)
  825. return 0;
  826. /* Can't move a pinned BO to visible VRAM */
  827. if (abo->pin_count > 0)
  828. return -EINVAL;
  829. /* hurrah the memory is not visible ! */
  830. atomic64_inc(&adev->num_vram_cpu_page_faults);
  831. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  832. AMDGPU_GEM_DOMAIN_GTT);
  833. /* Avoid costly evictions; only set GTT as a busy placement */
  834. abo->placement.num_busy_placement = 1;
  835. abo->placement.busy_placement = &abo->placements[1];
  836. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  837. if (unlikely(r != 0))
  838. return r;
  839. offset = bo->mem.start << PAGE_SHIFT;
  840. /* this should never happen */
  841. if (bo->mem.mem_type == TTM_PL_VRAM &&
  842. (offset + size) > adev->gmc.visible_vram_size)
  843. return -EINVAL;
  844. return 0;
  845. }
  846. /**
  847. * amdgpu_bo_fence - add fence to buffer object
  848. *
  849. * @bo: buffer object in question
  850. * @fence: fence to add
  851. * @shared: true if fence should be added shared
  852. *
  853. */
  854. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  855. bool shared)
  856. {
  857. struct reservation_object *resv = bo->tbo.resv;
  858. if (shared)
  859. reservation_object_add_shared_fence(resv, fence);
  860. else
  861. reservation_object_add_excl_fence(resv, fence);
  862. }
  863. /**
  864. * amdgpu_bo_gpu_offset - return GPU offset of bo
  865. * @bo: amdgpu object for which we query the offset
  866. *
  867. * Returns current GPU offset of the object.
  868. *
  869. * Note: object should either be pinned or reserved when calling this
  870. * function, it might be useful to add check for this for debugging.
  871. */
  872. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  873. {
  874. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  875. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  876. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  877. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  878. !bo->pin_count);
  879. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  880. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  881. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  882. return bo->tbo.offset;
  883. }