qp.c 163 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. #include "cmd.h"
  40. /* not supported currently */
  41. static int wq_signature;
  42. enum {
  43. MLX5_IB_ACK_REQ_FREQ = 8,
  44. };
  45. enum {
  46. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  47. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  48. MLX5_IB_LINK_TYPE_IB = 0,
  49. MLX5_IB_LINK_TYPE_ETH = 1
  50. };
  51. enum {
  52. MLX5_IB_SQ_STRIDE = 6,
  53. MLX5_IB_SQ_UMR_INLINE_THRESHOLD = 64,
  54. };
  55. static const u32 mlx5_ib_opcode[] = {
  56. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  57. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  58. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  59. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  60. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  61. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  62. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  63. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  64. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  65. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  66. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  67. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  68. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  69. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  70. };
  71. struct mlx5_wqe_eth_pad {
  72. u8 rsvd0[16];
  73. };
  74. enum raw_qp_set_mask_map {
  75. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  76. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  77. };
  78. struct mlx5_modify_raw_qp_param {
  79. u16 operation;
  80. u32 set_mask; /* raw_qp_set_mask_map */
  81. struct mlx5_rate_limit rl;
  82. u8 rq_q_ctr_id;
  83. };
  84. static void get_cqs(enum ib_qp_type qp_type,
  85. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  86. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  87. static int is_qp0(enum ib_qp_type qp_type)
  88. {
  89. return qp_type == IB_QPT_SMI;
  90. }
  91. static int is_sqp(enum ib_qp_type qp_type)
  92. {
  93. return is_qp0(qp_type) || is_qp1(qp_type);
  94. }
  95. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  96. {
  97. return mlx5_buf_offset(&qp->buf, offset);
  98. }
  99. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  100. {
  101. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  102. }
  103. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  104. {
  105. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  106. }
  107. /**
  108. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  109. *
  110. * @qp: QP to copy from.
  111. * @send: copy from the send queue when non-zero, use the receive queue
  112. * otherwise.
  113. * @wqe_index: index to start copying from. For send work queues, the
  114. * wqe_index is in units of MLX5_SEND_WQE_BB.
  115. * For receive work queue, it is the number of work queue
  116. * element in the queue.
  117. * @buffer: destination buffer.
  118. * @length: maximum number of bytes to copy.
  119. *
  120. * Copies at least a single WQE, but may copy more data.
  121. *
  122. * Return: the number of bytes copied, or an error code.
  123. */
  124. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  125. void *buffer, u32 length,
  126. struct mlx5_ib_qp_base *base)
  127. {
  128. struct ib_device *ibdev = qp->ibqp.device;
  129. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  130. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  131. size_t offset;
  132. size_t wq_end;
  133. struct ib_umem *umem = base->ubuffer.umem;
  134. u32 first_copy_length;
  135. int wqe_length;
  136. int ret;
  137. if (wq->wqe_cnt == 0) {
  138. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  139. qp->ibqp.qp_type);
  140. return -EINVAL;
  141. }
  142. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  143. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  144. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  145. return -EINVAL;
  146. if (offset > umem->length ||
  147. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  148. return -EINVAL;
  149. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  150. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  151. if (ret)
  152. return ret;
  153. if (send) {
  154. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  155. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  156. wqe_length = ds * MLX5_WQE_DS_UNITS;
  157. } else {
  158. wqe_length = 1 << wq->wqe_shift;
  159. }
  160. if (wqe_length <= first_copy_length)
  161. return first_copy_length;
  162. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  163. wqe_length - first_copy_length);
  164. if (ret)
  165. return ret;
  166. return wqe_length;
  167. }
  168. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  169. {
  170. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  171. struct ib_event event;
  172. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  173. /* This event is only valid for trans_qps */
  174. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  175. }
  176. if (ibqp->event_handler) {
  177. event.device = ibqp->device;
  178. event.element.qp = ibqp;
  179. switch (type) {
  180. case MLX5_EVENT_TYPE_PATH_MIG:
  181. event.event = IB_EVENT_PATH_MIG;
  182. break;
  183. case MLX5_EVENT_TYPE_COMM_EST:
  184. event.event = IB_EVENT_COMM_EST;
  185. break;
  186. case MLX5_EVENT_TYPE_SQ_DRAINED:
  187. event.event = IB_EVENT_SQ_DRAINED;
  188. break;
  189. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  190. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  191. break;
  192. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  193. event.event = IB_EVENT_QP_FATAL;
  194. break;
  195. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  196. event.event = IB_EVENT_PATH_MIG_ERR;
  197. break;
  198. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  199. event.event = IB_EVENT_QP_REQ_ERR;
  200. break;
  201. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  202. event.event = IB_EVENT_QP_ACCESS_ERR;
  203. break;
  204. default:
  205. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  206. return;
  207. }
  208. ibqp->event_handler(&event, ibqp->qp_context);
  209. }
  210. }
  211. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  212. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  213. {
  214. int wqe_size;
  215. int wq_size;
  216. /* Sanity check RQ size before proceeding */
  217. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  218. return -EINVAL;
  219. if (!has_rq) {
  220. qp->rq.max_gs = 0;
  221. qp->rq.wqe_cnt = 0;
  222. qp->rq.wqe_shift = 0;
  223. cap->max_recv_wr = 0;
  224. cap->max_recv_sge = 0;
  225. } else {
  226. if (ucmd) {
  227. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  228. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  229. return -EINVAL;
  230. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  231. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  232. return -EINVAL;
  233. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  234. qp->rq.max_post = qp->rq.wqe_cnt;
  235. } else {
  236. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  237. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  238. wqe_size = roundup_pow_of_two(wqe_size);
  239. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  240. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  241. qp->rq.wqe_cnt = wq_size / wqe_size;
  242. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  243. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  244. wqe_size,
  245. MLX5_CAP_GEN(dev->mdev,
  246. max_wqe_sz_rq));
  247. return -EINVAL;
  248. }
  249. qp->rq.wqe_shift = ilog2(wqe_size);
  250. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  251. qp->rq.max_post = qp->rq.wqe_cnt;
  252. }
  253. }
  254. return 0;
  255. }
  256. static int sq_overhead(struct ib_qp_init_attr *attr)
  257. {
  258. int size = 0;
  259. switch (attr->qp_type) {
  260. case IB_QPT_XRC_INI:
  261. size += sizeof(struct mlx5_wqe_xrc_seg);
  262. /* fall through */
  263. case IB_QPT_RC:
  264. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  265. max(sizeof(struct mlx5_wqe_atomic_seg) +
  266. sizeof(struct mlx5_wqe_raddr_seg),
  267. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  268. sizeof(struct mlx5_mkey_seg) +
  269. MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
  270. MLX5_IB_UMR_OCTOWORD);
  271. break;
  272. case IB_QPT_XRC_TGT:
  273. return 0;
  274. case IB_QPT_UC:
  275. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  276. max(sizeof(struct mlx5_wqe_raddr_seg),
  277. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  278. sizeof(struct mlx5_mkey_seg));
  279. break;
  280. case IB_QPT_UD:
  281. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  282. size += sizeof(struct mlx5_wqe_eth_pad) +
  283. sizeof(struct mlx5_wqe_eth_seg);
  284. /* fall through */
  285. case IB_QPT_SMI:
  286. case MLX5_IB_QPT_HW_GSI:
  287. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  288. sizeof(struct mlx5_wqe_datagram_seg);
  289. break;
  290. case MLX5_IB_QPT_REG_UMR:
  291. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  292. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  293. sizeof(struct mlx5_mkey_seg);
  294. break;
  295. default:
  296. return -EINVAL;
  297. }
  298. return size;
  299. }
  300. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  301. {
  302. int inl_size = 0;
  303. int size;
  304. size = sq_overhead(attr);
  305. if (size < 0)
  306. return size;
  307. if (attr->cap.max_inline_data) {
  308. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  309. attr->cap.max_inline_data;
  310. }
  311. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  312. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  313. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  314. return MLX5_SIG_WQE_SIZE;
  315. else
  316. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  317. }
  318. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  319. {
  320. int max_sge;
  321. if (attr->qp_type == IB_QPT_RC)
  322. max_sge = (min_t(int, wqe_size, 512) -
  323. sizeof(struct mlx5_wqe_ctrl_seg) -
  324. sizeof(struct mlx5_wqe_raddr_seg)) /
  325. sizeof(struct mlx5_wqe_data_seg);
  326. else if (attr->qp_type == IB_QPT_XRC_INI)
  327. max_sge = (min_t(int, wqe_size, 512) -
  328. sizeof(struct mlx5_wqe_ctrl_seg) -
  329. sizeof(struct mlx5_wqe_xrc_seg) -
  330. sizeof(struct mlx5_wqe_raddr_seg)) /
  331. sizeof(struct mlx5_wqe_data_seg);
  332. else
  333. max_sge = (wqe_size - sq_overhead(attr)) /
  334. sizeof(struct mlx5_wqe_data_seg);
  335. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  336. sizeof(struct mlx5_wqe_data_seg));
  337. }
  338. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  339. struct mlx5_ib_qp *qp)
  340. {
  341. int wqe_size;
  342. int wq_size;
  343. if (!attr->cap.max_send_wr)
  344. return 0;
  345. wqe_size = calc_send_wqe(attr);
  346. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  347. if (wqe_size < 0)
  348. return wqe_size;
  349. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  350. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  351. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  352. return -EINVAL;
  353. }
  354. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  355. sizeof(struct mlx5_wqe_inline_seg);
  356. attr->cap.max_inline_data = qp->max_inline_data;
  357. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  358. qp->signature_en = true;
  359. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  360. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  361. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  362. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  363. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  364. qp->sq.wqe_cnt,
  365. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  366. return -ENOMEM;
  367. }
  368. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  369. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  370. if (qp->sq.max_gs < attr->cap.max_send_sge)
  371. return -ENOMEM;
  372. attr->cap.max_send_sge = qp->sq.max_gs;
  373. qp->sq.max_post = wq_size / wqe_size;
  374. attr->cap.max_send_wr = qp->sq.max_post;
  375. return wq_size;
  376. }
  377. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  378. struct mlx5_ib_qp *qp,
  379. struct mlx5_ib_create_qp *ucmd,
  380. struct mlx5_ib_qp_base *base,
  381. struct ib_qp_init_attr *attr)
  382. {
  383. int desc_sz = 1 << qp->sq.wqe_shift;
  384. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  385. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  386. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  387. return -EINVAL;
  388. }
  389. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  390. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  391. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  392. return -EINVAL;
  393. }
  394. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  395. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  396. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  397. qp->sq.wqe_cnt,
  398. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  399. return -EINVAL;
  400. }
  401. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  402. qp->flags & MLX5_IB_QP_UNDERLAY) {
  403. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  404. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  405. } else {
  406. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  407. (qp->sq.wqe_cnt << 6);
  408. }
  409. return 0;
  410. }
  411. static int qp_has_rq(struct ib_qp_init_attr *attr)
  412. {
  413. if (attr->qp_type == IB_QPT_XRC_INI ||
  414. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  415. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  416. !attr->cap.max_recv_wr)
  417. return 0;
  418. return 1;
  419. }
  420. enum {
  421. /* this is the first blue flame register in the array of bfregs assigned
  422. * to a processes. Since we do not use it for blue flame but rather
  423. * regular 64 bit doorbells, we do not need a lock for maintaiing
  424. * "odd/even" order
  425. */
  426. NUM_NON_BLUE_FLAME_BFREGS = 1,
  427. };
  428. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  429. {
  430. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  431. }
  432. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  433. struct mlx5_bfreg_info *bfregi)
  434. {
  435. int n;
  436. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  437. NUM_NON_BLUE_FLAME_BFREGS;
  438. return n >= 0 ? n : 0;
  439. }
  440. static int first_med_bfreg(struct mlx5_ib_dev *dev,
  441. struct mlx5_bfreg_info *bfregi)
  442. {
  443. return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
  444. }
  445. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  446. struct mlx5_bfreg_info *bfregi)
  447. {
  448. int med;
  449. med = num_med_bfreg(dev, bfregi);
  450. return ++med;
  451. }
  452. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  453. struct mlx5_bfreg_info *bfregi)
  454. {
  455. int i;
  456. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  457. if (!bfregi->count[i]) {
  458. bfregi->count[i]++;
  459. return i;
  460. }
  461. }
  462. return -ENOMEM;
  463. }
  464. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  465. struct mlx5_bfreg_info *bfregi)
  466. {
  467. int minidx = first_med_bfreg(dev, bfregi);
  468. int i;
  469. if (minidx < 0)
  470. return minidx;
  471. for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
  472. if (bfregi->count[i] < bfregi->count[minidx])
  473. minidx = i;
  474. if (!bfregi->count[minidx])
  475. break;
  476. }
  477. bfregi->count[minidx]++;
  478. return minidx;
  479. }
  480. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  481. struct mlx5_bfreg_info *bfregi)
  482. {
  483. int bfregn = -ENOMEM;
  484. mutex_lock(&bfregi->lock);
  485. if (bfregi->ver >= 2) {
  486. bfregn = alloc_high_class_bfreg(dev, bfregi);
  487. if (bfregn < 0)
  488. bfregn = alloc_med_class_bfreg(dev, bfregi);
  489. }
  490. if (bfregn < 0) {
  491. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  492. bfregn = 0;
  493. bfregi->count[bfregn]++;
  494. }
  495. mutex_unlock(&bfregi->lock);
  496. return bfregn;
  497. }
  498. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  499. {
  500. mutex_lock(&bfregi->lock);
  501. bfregi->count[bfregn]--;
  502. mutex_unlock(&bfregi->lock);
  503. }
  504. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  505. {
  506. switch (state) {
  507. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  508. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  509. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  510. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  511. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  512. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  513. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  514. default: return -1;
  515. }
  516. }
  517. static int to_mlx5_st(enum ib_qp_type type)
  518. {
  519. switch (type) {
  520. case IB_QPT_RC: return MLX5_QP_ST_RC;
  521. case IB_QPT_UC: return MLX5_QP_ST_UC;
  522. case IB_QPT_UD: return MLX5_QP_ST_UD;
  523. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  524. case IB_QPT_XRC_INI:
  525. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  526. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  527. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  528. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  529. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  530. case IB_QPT_RAW_PACKET:
  531. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  532. case IB_QPT_MAX:
  533. default: return -EINVAL;
  534. }
  535. }
  536. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  537. struct mlx5_ib_cq *recv_cq);
  538. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  539. struct mlx5_ib_cq *recv_cq);
  540. int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  541. struct mlx5_bfreg_info *bfregi, u32 bfregn,
  542. bool dyn_bfreg)
  543. {
  544. unsigned int bfregs_per_sys_page;
  545. u32 index_of_sys_page;
  546. u32 offset;
  547. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  548. MLX5_NON_FP_BFREGS_PER_UAR;
  549. index_of_sys_page = bfregn / bfregs_per_sys_page;
  550. if (dyn_bfreg) {
  551. index_of_sys_page += bfregi->num_static_sys_pages;
  552. if (index_of_sys_page >= bfregi->num_sys_pages)
  553. return -EINVAL;
  554. if (bfregn > bfregi->num_dyn_bfregs ||
  555. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  556. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  557. return -EINVAL;
  558. }
  559. }
  560. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  561. return bfregi->sys_pages[index_of_sys_page] + offset;
  562. }
  563. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  564. struct ib_pd *pd,
  565. unsigned long addr, size_t size,
  566. struct ib_umem **umem,
  567. int *npages, int *page_shift, int *ncont,
  568. u32 *offset)
  569. {
  570. int err;
  571. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  572. if (IS_ERR(*umem)) {
  573. mlx5_ib_dbg(dev, "umem_get failed\n");
  574. return PTR_ERR(*umem);
  575. }
  576. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  577. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  578. if (err) {
  579. mlx5_ib_warn(dev, "bad offset\n");
  580. goto err_umem;
  581. }
  582. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  583. addr, size, *npages, *page_shift, *ncont, *offset);
  584. return 0;
  585. err_umem:
  586. ib_umem_release(*umem);
  587. *umem = NULL;
  588. return err;
  589. }
  590. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  591. struct mlx5_ib_rwq *rwq)
  592. {
  593. struct mlx5_ib_ucontext *context;
  594. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  595. atomic_dec(&dev->delay_drop.rqs_cnt);
  596. context = to_mucontext(pd->uobject->context);
  597. mlx5_ib_db_unmap_user(context, &rwq->db);
  598. if (rwq->umem)
  599. ib_umem_release(rwq->umem);
  600. }
  601. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  602. struct mlx5_ib_rwq *rwq,
  603. struct mlx5_ib_create_wq *ucmd)
  604. {
  605. struct mlx5_ib_ucontext *context;
  606. int page_shift = 0;
  607. int npages;
  608. u32 offset = 0;
  609. int ncont = 0;
  610. int err;
  611. if (!ucmd->buf_addr)
  612. return -EINVAL;
  613. context = to_mucontext(pd->uobject->context);
  614. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  615. rwq->buf_size, 0, 0);
  616. if (IS_ERR(rwq->umem)) {
  617. mlx5_ib_dbg(dev, "umem_get failed\n");
  618. err = PTR_ERR(rwq->umem);
  619. return err;
  620. }
  621. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  622. &ncont, NULL);
  623. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  624. &rwq->rq_page_offset);
  625. if (err) {
  626. mlx5_ib_warn(dev, "bad offset\n");
  627. goto err_umem;
  628. }
  629. rwq->rq_num_pas = ncont;
  630. rwq->page_shift = page_shift;
  631. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  632. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  633. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  634. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  635. npages, page_shift, ncont, offset);
  636. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  637. if (err) {
  638. mlx5_ib_dbg(dev, "map failed\n");
  639. goto err_umem;
  640. }
  641. rwq->create_type = MLX5_WQ_USER;
  642. return 0;
  643. err_umem:
  644. ib_umem_release(rwq->umem);
  645. return err;
  646. }
  647. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  648. struct mlx5_bfreg_info *bfregi, int bfregn)
  649. {
  650. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  651. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  652. }
  653. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  654. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  655. struct ib_qp_init_attr *attr,
  656. u32 **in,
  657. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  658. struct mlx5_ib_qp_base *base)
  659. {
  660. struct mlx5_ib_ucontext *context;
  661. struct mlx5_ib_create_qp ucmd;
  662. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  663. int page_shift = 0;
  664. int uar_index = 0;
  665. int npages;
  666. u32 offset = 0;
  667. int bfregn;
  668. int ncont = 0;
  669. __be64 *pas;
  670. void *qpc;
  671. int err;
  672. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  673. if (err) {
  674. mlx5_ib_dbg(dev, "copy failed\n");
  675. return err;
  676. }
  677. context = to_mucontext(pd->uobject->context);
  678. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  679. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  680. ucmd.bfreg_index, true);
  681. if (uar_index < 0)
  682. return uar_index;
  683. bfregn = MLX5_IB_INVALID_BFREG;
  684. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  685. /*
  686. * TBD: should come from the verbs when we have the API
  687. */
  688. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  689. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  690. }
  691. else {
  692. bfregn = alloc_bfreg(dev, &context->bfregi);
  693. if (bfregn < 0)
  694. return bfregn;
  695. }
  696. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  697. if (bfregn != MLX5_IB_INVALID_BFREG)
  698. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  699. false);
  700. qp->rq.offset = 0;
  701. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  702. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  703. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  704. if (err)
  705. goto err_bfreg;
  706. if (ucmd.buf_addr && ubuffer->buf_size) {
  707. ubuffer->buf_addr = ucmd.buf_addr;
  708. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  709. ubuffer->buf_size,
  710. &ubuffer->umem, &npages, &page_shift,
  711. &ncont, &offset);
  712. if (err)
  713. goto err_bfreg;
  714. } else {
  715. ubuffer->umem = NULL;
  716. }
  717. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  718. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  719. *in = kvzalloc(*inlen, GFP_KERNEL);
  720. if (!*in) {
  721. err = -ENOMEM;
  722. goto err_umem;
  723. }
  724. MLX5_SET(create_qp_in, *in, uid, to_mpd(pd)->uid);
  725. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  726. if (ubuffer->umem)
  727. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  728. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  729. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  730. MLX5_SET(qpc, qpc, page_offset, offset);
  731. MLX5_SET(qpc, qpc, uar_page, uar_index);
  732. if (bfregn != MLX5_IB_INVALID_BFREG)
  733. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  734. else
  735. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  736. qp->bfregn = bfregn;
  737. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  738. if (err) {
  739. mlx5_ib_dbg(dev, "map failed\n");
  740. goto err_free;
  741. }
  742. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  743. if (err) {
  744. mlx5_ib_dbg(dev, "copy failed\n");
  745. goto err_unmap;
  746. }
  747. qp->create_type = MLX5_QP_USER;
  748. return 0;
  749. err_unmap:
  750. mlx5_ib_db_unmap_user(context, &qp->db);
  751. err_free:
  752. kvfree(*in);
  753. err_umem:
  754. if (ubuffer->umem)
  755. ib_umem_release(ubuffer->umem);
  756. err_bfreg:
  757. if (bfregn != MLX5_IB_INVALID_BFREG)
  758. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  759. return err;
  760. }
  761. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  762. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  763. {
  764. struct mlx5_ib_ucontext *context;
  765. context = to_mucontext(pd->uobject->context);
  766. mlx5_ib_db_unmap_user(context, &qp->db);
  767. if (base->ubuffer.umem)
  768. ib_umem_release(base->ubuffer.umem);
  769. /*
  770. * Free only the BFREGs which are handled by the kernel.
  771. * BFREGs of UARs allocated dynamically are handled by user.
  772. */
  773. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  774. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  775. }
  776. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  777. struct ib_qp_init_attr *init_attr,
  778. struct mlx5_ib_qp *qp,
  779. u32 **in, int *inlen,
  780. struct mlx5_ib_qp_base *base)
  781. {
  782. int uar_index;
  783. void *qpc;
  784. int err;
  785. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  786. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  787. IB_QP_CREATE_IPOIB_UD_LSO |
  788. IB_QP_CREATE_NETIF_QP |
  789. mlx5_ib_create_qp_sqpn_qp1()))
  790. return -EINVAL;
  791. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  792. qp->bf.bfreg = &dev->fp_bfreg;
  793. else
  794. qp->bf.bfreg = &dev->bfreg;
  795. /* We need to divide by two since each register is comprised of
  796. * two buffers of identical size, namely odd and even
  797. */
  798. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  799. uar_index = qp->bf.bfreg->index;
  800. err = calc_sq_size(dev, init_attr, qp);
  801. if (err < 0) {
  802. mlx5_ib_dbg(dev, "err %d\n", err);
  803. return err;
  804. }
  805. qp->rq.offset = 0;
  806. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  807. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  808. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  809. if (err) {
  810. mlx5_ib_dbg(dev, "err %d\n", err);
  811. return err;
  812. }
  813. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  814. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  815. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  816. *in = kvzalloc(*inlen, GFP_KERNEL);
  817. if (!*in) {
  818. err = -ENOMEM;
  819. goto err_buf;
  820. }
  821. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  822. MLX5_SET(qpc, qpc, uar_page, uar_index);
  823. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  824. /* Set "fast registration enabled" for all kernel QPs */
  825. MLX5_SET(qpc, qpc, fre, 1);
  826. MLX5_SET(qpc, qpc, rlky, 1);
  827. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  828. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  829. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  830. }
  831. mlx5_fill_page_array(&qp->buf,
  832. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  833. err = mlx5_db_alloc(dev->mdev, &qp->db);
  834. if (err) {
  835. mlx5_ib_dbg(dev, "err %d\n", err);
  836. goto err_free;
  837. }
  838. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  839. sizeof(*qp->sq.wrid), GFP_KERNEL);
  840. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  841. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  842. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  843. sizeof(*qp->rq.wrid), GFP_KERNEL);
  844. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  845. sizeof(*qp->sq.w_list), GFP_KERNEL);
  846. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  847. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  848. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  849. !qp->sq.w_list || !qp->sq.wqe_head) {
  850. err = -ENOMEM;
  851. goto err_wrid;
  852. }
  853. qp->create_type = MLX5_QP_KERNEL;
  854. return 0;
  855. err_wrid:
  856. kvfree(qp->sq.wqe_head);
  857. kvfree(qp->sq.w_list);
  858. kvfree(qp->sq.wrid);
  859. kvfree(qp->sq.wr_data);
  860. kvfree(qp->rq.wrid);
  861. mlx5_db_free(dev->mdev, &qp->db);
  862. err_free:
  863. kvfree(*in);
  864. err_buf:
  865. mlx5_buf_free(dev->mdev, &qp->buf);
  866. return err;
  867. }
  868. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  869. {
  870. kvfree(qp->sq.wqe_head);
  871. kvfree(qp->sq.w_list);
  872. kvfree(qp->sq.wrid);
  873. kvfree(qp->sq.wr_data);
  874. kvfree(qp->rq.wrid);
  875. mlx5_db_free(dev->mdev, &qp->db);
  876. mlx5_buf_free(dev->mdev, &qp->buf);
  877. }
  878. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  879. {
  880. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  881. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  882. (attr->qp_type == IB_QPT_XRC_INI))
  883. return MLX5_SRQ_RQ;
  884. else if (!qp->has_rq)
  885. return MLX5_ZERO_LEN_RQ;
  886. else
  887. return MLX5_NON_ZERO_RQ;
  888. }
  889. static int is_connected(enum ib_qp_type qp_type)
  890. {
  891. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC ||
  892. qp_type == MLX5_IB_QPT_DCI)
  893. return 1;
  894. return 0;
  895. }
  896. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  897. struct mlx5_ib_qp *qp,
  898. struct mlx5_ib_sq *sq, u32 tdn,
  899. struct ib_pd *pd)
  900. {
  901. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  902. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  903. MLX5_SET(create_tis_in, in, uid, to_mpd(pd)->uid);
  904. MLX5_SET(tisc, tisc, transport_domain, tdn);
  905. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  906. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  907. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  908. }
  909. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  910. struct mlx5_ib_sq *sq, struct ib_pd *pd)
  911. {
  912. mlx5_cmd_destroy_tis(dev->mdev, sq->tisn, to_mpd(pd)->uid);
  913. }
  914. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  915. struct mlx5_ib_sq *sq)
  916. {
  917. if (sq->flow_rule)
  918. mlx5_del_flow_rules(sq->flow_rule);
  919. }
  920. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  921. struct mlx5_ib_sq *sq, void *qpin,
  922. struct ib_pd *pd)
  923. {
  924. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  925. __be64 *pas;
  926. void *in;
  927. void *sqc;
  928. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  929. void *wq;
  930. int inlen;
  931. int err;
  932. int page_shift = 0;
  933. int npages;
  934. int ncont = 0;
  935. u32 offset = 0;
  936. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  937. &sq->ubuffer.umem, &npages, &page_shift,
  938. &ncont, &offset);
  939. if (err)
  940. return err;
  941. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  942. in = kvzalloc(inlen, GFP_KERNEL);
  943. if (!in) {
  944. err = -ENOMEM;
  945. goto err_umem;
  946. }
  947. MLX5_SET(create_sq_in, in, uid, to_mpd(pd)->uid);
  948. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  949. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  950. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  951. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  952. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  953. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  954. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  955. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  956. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  957. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  958. MLX5_CAP_ETH(dev->mdev, swp))
  959. MLX5_SET(sqc, sqc, allow_swp, 1);
  960. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  961. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  962. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  963. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  964. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  965. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  966. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  967. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  968. MLX5_SET(wq, wq, page_offset, offset);
  969. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  970. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  971. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  972. kvfree(in);
  973. if (err)
  974. goto err_umem;
  975. err = create_flow_rule_vport_sq(dev, sq);
  976. if (err)
  977. goto err_flow;
  978. return 0;
  979. err_flow:
  980. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  981. err_umem:
  982. ib_umem_release(sq->ubuffer.umem);
  983. sq->ubuffer.umem = NULL;
  984. return err;
  985. }
  986. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  987. struct mlx5_ib_sq *sq)
  988. {
  989. destroy_flow_rule_vport_sq(dev, sq);
  990. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  991. ib_umem_release(sq->ubuffer.umem);
  992. }
  993. static size_t get_rq_pas_size(void *qpc)
  994. {
  995. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  996. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  997. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  998. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  999. u32 po_quanta = 1 << (log_page_size - 6);
  1000. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  1001. u32 page_size = 1 << log_page_size;
  1002. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  1003. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  1004. return rq_num_pas * sizeof(u64);
  1005. }
  1006. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1007. struct mlx5_ib_rq *rq, void *qpin,
  1008. size_t qpinlen, struct ib_pd *pd)
  1009. {
  1010. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1011. __be64 *pas;
  1012. __be64 *qp_pas;
  1013. void *in;
  1014. void *rqc;
  1015. void *wq;
  1016. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1017. size_t rq_pas_size = get_rq_pas_size(qpc);
  1018. size_t inlen;
  1019. int err;
  1020. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1021. return -EINVAL;
  1022. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1023. in = kvzalloc(inlen, GFP_KERNEL);
  1024. if (!in)
  1025. return -ENOMEM;
  1026. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  1027. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1028. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1029. MLX5_SET(rqc, rqc, vsd, 1);
  1030. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1031. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1032. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1033. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1034. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1035. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1036. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1037. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1038. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1039. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1040. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1041. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1042. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1043. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1044. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1045. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1046. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1047. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1048. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1049. memcpy(pas, qp_pas, rq_pas_size);
  1050. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1051. kvfree(in);
  1052. return err;
  1053. }
  1054. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1055. struct mlx5_ib_rq *rq)
  1056. {
  1057. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1058. }
  1059. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1060. {
  1061. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1062. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1063. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1064. }
  1065. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1066. struct mlx5_ib_rq *rq,
  1067. u32 qp_flags_en,
  1068. struct ib_pd *pd)
  1069. {
  1070. if (qp_flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1071. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1072. mlx5_ib_disable_lb(dev, false, true);
  1073. mlx5_cmd_destroy_tir(dev->mdev, rq->tirn, to_mpd(pd)->uid);
  1074. }
  1075. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1076. struct mlx5_ib_rq *rq, u32 tdn,
  1077. u32 *qp_flags_en,
  1078. struct ib_pd *pd)
  1079. {
  1080. u8 lb_flag = 0;
  1081. u32 *in;
  1082. void *tirc;
  1083. int inlen;
  1084. int err;
  1085. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1086. in = kvzalloc(inlen, GFP_KERNEL);
  1087. if (!in)
  1088. return -ENOMEM;
  1089. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1090. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1091. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1092. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1093. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1094. if (*qp_flags_en & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1095. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1096. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
  1097. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1098. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
  1099. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1100. if (dev->rep) {
  1101. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1102. *qp_flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1103. }
  1104. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1105. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1106. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1107. err = mlx5_ib_enable_lb(dev, false, true);
  1108. if (err)
  1109. destroy_raw_packet_qp_tir(dev, rq, 0, pd);
  1110. }
  1111. kvfree(in);
  1112. return err;
  1113. }
  1114. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1115. u32 *in, size_t inlen,
  1116. struct ib_pd *pd,
  1117. struct ib_udata *udata,
  1118. struct mlx5_ib_create_qp_resp *resp)
  1119. {
  1120. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1121. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1122. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1123. struct ib_uobject *uobj = pd->uobject;
  1124. struct ib_ucontext *ucontext = uobj->context;
  1125. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1126. int err;
  1127. u32 tdn = mucontext->tdn;
  1128. u16 uid = to_mpd(pd)->uid;
  1129. if (qp->sq.wqe_cnt) {
  1130. err = create_raw_packet_qp_tis(dev, qp, sq, tdn, pd);
  1131. if (err)
  1132. return err;
  1133. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1134. if (err)
  1135. goto err_destroy_tis;
  1136. if (uid) {
  1137. resp->tisn = sq->tisn;
  1138. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TISN;
  1139. resp->sqn = sq->base.mqp.qpn;
  1140. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_SQN;
  1141. }
  1142. sq->base.container_mibqp = qp;
  1143. sq->base.mqp.event = mlx5_ib_qp_event;
  1144. }
  1145. if (qp->rq.wqe_cnt) {
  1146. rq->base.container_mibqp = qp;
  1147. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1148. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1149. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1150. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1151. err = create_raw_packet_qp_rq(dev, rq, in, inlen, pd);
  1152. if (err)
  1153. goto err_destroy_sq;
  1154. err = create_raw_packet_qp_tir(dev, rq, tdn, &qp->flags_en, pd);
  1155. if (err)
  1156. goto err_destroy_rq;
  1157. if (uid) {
  1158. resp->rqn = rq->base.mqp.qpn;
  1159. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_RQN;
  1160. resp->tirn = rq->tirn;
  1161. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1162. }
  1163. }
  1164. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1165. rq->base.mqp.qpn;
  1166. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  1167. if (err)
  1168. goto err_destroy_tir;
  1169. return 0;
  1170. err_destroy_tir:
  1171. destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, pd);
  1172. err_destroy_rq:
  1173. destroy_raw_packet_qp_rq(dev, rq);
  1174. err_destroy_sq:
  1175. if (!qp->sq.wqe_cnt)
  1176. return err;
  1177. destroy_raw_packet_qp_sq(dev, sq);
  1178. err_destroy_tis:
  1179. destroy_raw_packet_qp_tis(dev, sq, pd);
  1180. return err;
  1181. }
  1182. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1183. struct mlx5_ib_qp *qp)
  1184. {
  1185. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1186. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1187. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1188. if (qp->rq.wqe_cnt) {
  1189. destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, qp->ibqp.pd);
  1190. destroy_raw_packet_qp_rq(dev, rq);
  1191. }
  1192. if (qp->sq.wqe_cnt) {
  1193. destroy_raw_packet_qp_sq(dev, sq);
  1194. destroy_raw_packet_qp_tis(dev, sq, qp->ibqp.pd);
  1195. }
  1196. }
  1197. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1198. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1199. {
  1200. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1201. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1202. sq->sq = &qp->sq;
  1203. rq->rq = &qp->rq;
  1204. sq->doorbell = &qp->db;
  1205. rq->doorbell = &qp->db;
  1206. }
  1207. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1208. {
  1209. if (qp->flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1210. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1211. mlx5_ib_disable_lb(dev, false, true);
  1212. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1213. to_mpd(qp->ibqp.pd)->uid);
  1214. }
  1215. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1216. struct ib_pd *pd,
  1217. struct ib_qp_init_attr *init_attr,
  1218. struct ib_udata *udata)
  1219. {
  1220. struct ib_uobject *uobj = pd->uobject;
  1221. struct ib_ucontext *ucontext = uobj->context;
  1222. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1223. struct mlx5_ib_create_qp_resp resp = {};
  1224. int inlen;
  1225. int err;
  1226. u32 *in;
  1227. void *tirc;
  1228. void *hfso;
  1229. u32 selected_fields = 0;
  1230. u32 outer_l4;
  1231. size_t min_resp_len;
  1232. u32 tdn = mucontext->tdn;
  1233. struct mlx5_ib_create_qp_rss ucmd = {};
  1234. size_t required_cmd_sz;
  1235. u8 lb_flag = 0;
  1236. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1237. return -EOPNOTSUPP;
  1238. if (init_attr->create_flags || init_attr->send_cq)
  1239. return -EINVAL;
  1240. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1241. if (udata->outlen < min_resp_len)
  1242. return -EINVAL;
  1243. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1244. if (udata->inlen < required_cmd_sz) {
  1245. mlx5_ib_dbg(dev, "invalid inlen\n");
  1246. return -EINVAL;
  1247. }
  1248. if (udata->inlen > sizeof(ucmd) &&
  1249. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1250. udata->inlen - sizeof(ucmd))) {
  1251. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1252. return -EOPNOTSUPP;
  1253. }
  1254. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1255. mlx5_ib_dbg(dev, "copy failed\n");
  1256. return -EFAULT;
  1257. }
  1258. if (ucmd.comp_mask) {
  1259. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1260. return -EOPNOTSUPP;
  1261. }
  1262. if (ucmd.flags & ~(MLX5_QP_FLAG_TUNNEL_OFFLOADS |
  1263. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1264. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)) {
  1265. mlx5_ib_dbg(dev, "invalid flags\n");
  1266. return -EOPNOTSUPP;
  1267. }
  1268. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1269. !tunnel_offload_supported(dev->mdev)) {
  1270. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1271. return -EOPNOTSUPP;
  1272. }
  1273. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1274. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1275. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1276. return -EOPNOTSUPP;
  1277. }
  1278. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC || dev->rep) {
  1279. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1280. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1281. }
  1282. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) {
  1283. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1284. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC;
  1285. }
  1286. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1287. if (err) {
  1288. mlx5_ib_dbg(dev, "copy failed\n");
  1289. return -EINVAL;
  1290. }
  1291. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1292. in = kvzalloc(inlen, GFP_KERNEL);
  1293. if (!in)
  1294. return -ENOMEM;
  1295. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1296. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1297. MLX5_SET(tirc, tirc, disp_type,
  1298. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1299. MLX5_SET(tirc, tirc, indirect_table,
  1300. init_attr->rwq_ind_tbl->ind_tbl_num);
  1301. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1302. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1303. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1304. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1305. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1306. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1307. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1308. else
  1309. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1310. switch (ucmd.rx_hash_function) {
  1311. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1312. {
  1313. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1314. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1315. if (len != ucmd.rx_key_len) {
  1316. err = -EINVAL;
  1317. goto err;
  1318. }
  1319. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1320. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1321. memcpy(rss_key, ucmd.rx_hash_key, len);
  1322. break;
  1323. }
  1324. default:
  1325. err = -EOPNOTSUPP;
  1326. goto err;
  1327. }
  1328. if (!ucmd.rx_hash_fields_mask) {
  1329. /* special case when this TIR serves as steering entry without hashing */
  1330. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1331. goto create_tir;
  1332. err = -EINVAL;
  1333. goto err;
  1334. }
  1335. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1336. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1337. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1338. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1339. err = -EINVAL;
  1340. goto err;
  1341. }
  1342. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1343. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1344. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1345. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1346. MLX5_L3_PROT_TYPE_IPV4);
  1347. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1348. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1349. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1350. MLX5_L3_PROT_TYPE_IPV6);
  1351. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1352. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1353. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1354. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1355. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1356. /* Check that only one l4 protocol is set */
  1357. if (outer_l4 & (outer_l4 - 1)) {
  1358. err = -EINVAL;
  1359. goto err;
  1360. }
  1361. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1362. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1363. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1364. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1365. MLX5_L4_PROT_TYPE_TCP);
  1366. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1367. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1368. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1369. MLX5_L4_PROT_TYPE_UDP);
  1370. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1371. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1372. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1373. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1374. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1375. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1376. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1377. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1378. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1379. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1380. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1381. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1382. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1383. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1384. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1385. create_tir:
  1386. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1387. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1388. err = mlx5_ib_enable_lb(dev, false, true);
  1389. if (err)
  1390. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1391. to_mpd(pd)->uid);
  1392. }
  1393. if (err)
  1394. goto err;
  1395. if (mucontext->devx_uid) {
  1396. resp.comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1397. resp.tirn = qp->rss_qp.tirn;
  1398. }
  1399. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1400. if (err)
  1401. goto err_copy;
  1402. kvfree(in);
  1403. /* qpn is reserved for that QP */
  1404. qp->trans_qp.base.mqp.qpn = 0;
  1405. qp->flags |= MLX5_IB_QP_RSS;
  1406. return 0;
  1407. err_copy:
  1408. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn, mucontext->devx_uid);
  1409. err:
  1410. kvfree(in);
  1411. return err;
  1412. }
  1413. static void configure_responder_scat_cqe(struct ib_qp_init_attr *init_attr,
  1414. void *qpc)
  1415. {
  1416. int rcqe_sz;
  1417. if (init_attr->qp_type == MLX5_IB_QPT_DCI)
  1418. return;
  1419. rcqe_sz = mlx5_ib_get_cqe_size(init_attr->recv_cq);
  1420. if (rcqe_sz == 128) {
  1421. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1422. return;
  1423. }
  1424. if (init_attr->qp_type != MLX5_IB_QPT_DCT)
  1425. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1426. }
  1427. static void configure_requester_scat_cqe(struct mlx5_ib_dev *dev,
  1428. struct ib_qp_init_attr *init_attr,
  1429. struct mlx5_ib_create_qp *ucmd,
  1430. void *qpc)
  1431. {
  1432. enum ib_qp_type qpt = init_attr->qp_type;
  1433. int scqe_sz;
  1434. bool allow_scat_cqe = 0;
  1435. if (qpt == IB_QPT_UC || qpt == IB_QPT_UD)
  1436. return;
  1437. if (ucmd)
  1438. allow_scat_cqe = ucmd->flags & MLX5_QP_FLAG_ALLOW_SCATTER_CQE;
  1439. if (!allow_scat_cqe && init_attr->sq_sig_type != IB_SIGNAL_ALL_WR)
  1440. return;
  1441. scqe_sz = mlx5_ib_get_cqe_size(init_attr->send_cq);
  1442. if (scqe_sz == 128) {
  1443. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1444. return;
  1445. }
  1446. if (init_attr->qp_type != MLX5_IB_QPT_DCI ||
  1447. MLX5_CAP_GEN(dev->mdev, dc_req_scat_data_cqe))
  1448. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1449. }
  1450. static inline bool check_flags_mask(uint64_t input, uint64_t supported)
  1451. {
  1452. return (input & ~supported) == 0;
  1453. }
  1454. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1455. struct ib_qp_init_attr *init_attr,
  1456. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1457. {
  1458. struct mlx5_ib_resources *devr = &dev->devr;
  1459. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1460. struct mlx5_core_dev *mdev = dev->mdev;
  1461. struct mlx5_ib_create_qp_resp resp = {};
  1462. struct mlx5_ib_cq *send_cq;
  1463. struct mlx5_ib_cq *recv_cq;
  1464. unsigned long flags;
  1465. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1466. struct mlx5_ib_create_qp ucmd;
  1467. struct mlx5_ib_qp_base *base;
  1468. int mlx5_st;
  1469. void *qpc;
  1470. u32 *in;
  1471. int err;
  1472. mutex_init(&qp->mutex);
  1473. spin_lock_init(&qp->sq.lock);
  1474. spin_lock_init(&qp->rq.lock);
  1475. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1476. if (mlx5_st < 0)
  1477. return -EINVAL;
  1478. if (init_attr->rwq_ind_tbl) {
  1479. if (!udata)
  1480. return -ENOSYS;
  1481. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1482. return err;
  1483. }
  1484. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1485. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1486. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1487. return -EINVAL;
  1488. } else {
  1489. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1490. }
  1491. }
  1492. if (init_attr->create_flags &
  1493. (IB_QP_CREATE_CROSS_CHANNEL |
  1494. IB_QP_CREATE_MANAGED_SEND |
  1495. IB_QP_CREATE_MANAGED_RECV)) {
  1496. if (!MLX5_CAP_GEN(mdev, cd)) {
  1497. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1498. return -EINVAL;
  1499. }
  1500. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1501. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1502. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1503. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1504. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1505. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1506. }
  1507. if (init_attr->qp_type == IB_QPT_UD &&
  1508. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1509. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1510. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1511. return -EOPNOTSUPP;
  1512. }
  1513. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1514. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1515. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1516. return -EOPNOTSUPP;
  1517. }
  1518. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1519. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1520. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1521. return -EOPNOTSUPP;
  1522. }
  1523. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1524. }
  1525. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1526. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1527. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1528. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1529. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1530. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1531. return -EOPNOTSUPP;
  1532. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1533. }
  1534. if (pd && pd->uobject) {
  1535. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1536. mlx5_ib_dbg(dev, "copy failed\n");
  1537. return -EFAULT;
  1538. }
  1539. if (!check_flags_mask(ucmd.flags,
  1540. MLX5_QP_FLAG_SIGNATURE |
  1541. MLX5_QP_FLAG_SCATTER_CQE |
  1542. MLX5_QP_FLAG_TUNNEL_OFFLOADS |
  1543. MLX5_QP_FLAG_BFREG_INDEX |
  1544. MLX5_QP_FLAG_TYPE_DCT |
  1545. MLX5_QP_FLAG_TYPE_DCI |
  1546. MLX5_QP_FLAG_ALLOW_SCATTER_CQE))
  1547. return -EINVAL;
  1548. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1549. &ucmd, udata->inlen, &uidx);
  1550. if (err)
  1551. return err;
  1552. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1553. if (MLX5_CAP_GEN(dev->mdev, sctr_data_cqe))
  1554. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1555. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1556. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1557. !tunnel_offload_supported(mdev)) {
  1558. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1559. return -EOPNOTSUPP;
  1560. }
  1561. qp->flags_en |= MLX5_QP_FLAG_TUNNEL_OFFLOADS;
  1562. }
  1563. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC) {
  1564. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1565. mlx5_ib_dbg(dev, "Self-LB UC isn't supported\n");
  1566. return -EOPNOTSUPP;
  1567. }
  1568. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1569. }
  1570. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) {
  1571. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1572. mlx5_ib_dbg(dev, "Self-LB UM isn't supported\n");
  1573. return -EOPNOTSUPP;
  1574. }
  1575. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC;
  1576. }
  1577. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1578. if (init_attr->qp_type != IB_QPT_UD ||
  1579. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1580. MLX5_CAP_PORT_TYPE_IB) ||
  1581. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1582. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1583. return -EOPNOTSUPP;
  1584. }
  1585. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1586. qp->underlay_qpn = init_attr->source_qpn;
  1587. }
  1588. } else {
  1589. qp->wq_sig = !!wq_signature;
  1590. }
  1591. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1592. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1593. &qp->raw_packet_qp.rq.base :
  1594. &qp->trans_qp.base;
  1595. qp->has_rq = qp_has_rq(init_attr);
  1596. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1597. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1598. if (err) {
  1599. mlx5_ib_dbg(dev, "err %d\n", err);
  1600. return err;
  1601. }
  1602. if (pd) {
  1603. if (pd->uobject) {
  1604. __u32 max_wqes =
  1605. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1606. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1607. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1608. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1609. mlx5_ib_dbg(dev, "invalid rq params\n");
  1610. return -EINVAL;
  1611. }
  1612. if (ucmd.sq_wqe_count > max_wqes) {
  1613. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1614. ucmd.sq_wqe_count, max_wqes);
  1615. return -EINVAL;
  1616. }
  1617. if (init_attr->create_flags &
  1618. mlx5_ib_create_qp_sqpn_qp1()) {
  1619. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1620. return -EINVAL;
  1621. }
  1622. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1623. &resp, &inlen, base);
  1624. if (err)
  1625. mlx5_ib_dbg(dev, "err %d\n", err);
  1626. } else {
  1627. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1628. base);
  1629. if (err)
  1630. mlx5_ib_dbg(dev, "err %d\n", err);
  1631. }
  1632. if (err)
  1633. return err;
  1634. } else {
  1635. in = kvzalloc(inlen, GFP_KERNEL);
  1636. if (!in)
  1637. return -ENOMEM;
  1638. qp->create_type = MLX5_QP_EMPTY;
  1639. }
  1640. if (is_sqp(init_attr->qp_type))
  1641. qp->port = init_attr->port_num;
  1642. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1643. MLX5_SET(qpc, qpc, st, mlx5_st);
  1644. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1645. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1646. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1647. else
  1648. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1649. if (qp->wq_sig)
  1650. MLX5_SET(qpc, qpc, wq_signature, 1);
  1651. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1652. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1653. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1654. MLX5_SET(qpc, qpc, cd_master, 1);
  1655. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1656. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1657. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1658. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1659. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1660. configure_responder_scat_cqe(init_attr, qpc);
  1661. configure_requester_scat_cqe(dev, init_attr,
  1662. (pd && pd->uobject) ? &ucmd : NULL,
  1663. qpc);
  1664. }
  1665. if (qp->rq.wqe_cnt) {
  1666. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1667. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1668. }
  1669. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1670. if (qp->sq.wqe_cnt) {
  1671. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1672. } else {
  1673. MLX5_SET(qpc, qpc, no_sq, 1);
  1674. if (init_attr->srq &&
  1675. init_attr->srq->srq_type == IB_SRQT_TM)
  1676. MLX5_SET(qpc, qpc, offload_type,
  1677. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1678. }
  1679. /* Set default resources */
  1680. switch (init_attr->qp_type) {
  1681. case IB_QPT_XRC_TGT:
  1682. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1683. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1684. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1685. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1686. break;
  1687. case IB_QPT_XRC_INI:
  1688. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1689. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1690. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1691. break;
  1692. default:
  1693. if (init_attr->srq) {
  1694. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1695. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1696. } else {
  1697. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1698. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1699. }
  1700. }
  1701. if (init_attr->send_cq)
  1702. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1703. if (init_attr->recv_cq)
  1704. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1705. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1706. /* 0xffffff means we ask to work with cqe version 0 */
  1707. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1708. MLX5_SET(qpc, qpc, user_index, uidx);
  1709. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1710. if (init_attr->qp_type == IB_QPT_UD &&
  1711. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1712. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1713. qp->flags |= MLX5_IB_QP_LSO;
  1714. }
  1715. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1716. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1717. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1718. err = -EOPNOTSUPP;
  1719. goto err;
  1720. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1721. MLX5_SET(qpc, qpc, end_padding_mode,
  1722. MLX5_WQ_END_PAD_MODE_ALIGN);
  1723. } else {
  1724. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1725. }
  1726. }
  1727. if (inlen < 0) {
  1728. err = -EINVAL;
  1729. goto err;
  1730. }
  1731. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1732. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1733. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1734. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1735. err = create_raw_packet_qp(dev, qp, in, inlen, pd, udata,
  1736. &resp);
  1737. } else {
  1738. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1739. }
  1740. if (err) {
  1741. mlx5_ib_dbg(dev, "create qp failed\n");
  1742. goto err_create;
  1743. }
  1744. kvfree(in);
  1745. base->container_mibqp = qp;
  1746. base->mqp.event = mlx5_ib_qp_event;
  1747. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1748. &send_cq, &recv_cq);
  1749. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1750. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1751. /* Maintain device to QPs access, needed for further handling via reset
  1752. * flow
  1753. */
  1754. list_add_tail(&qp->qps_list, &dev->qp_list);
  1755. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1756. */
  1757. if (send_cq)
  1758. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1759. if (recv_cq)
  1760. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1761. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1762. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1763. return 0;
  1764. err_create:
  1765. if (qp->create_type == MLX5_QP_USER)
  1766. destroy_qp_user(dev, pd, qp, base);
  1767. else if (qp->create_type == MLX5_QP_KERNEL)
  1768. destroy_qp_kernel(dev, qp);
  1769. err:
  1770. kvfree(in);
  1771. return err;
  1772. }
  1773. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1774. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1775. {
  1776. if (send_cq) {
  1777. if (recv_cq) {
  1778. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1779. spin_lock(&send_cq->lock);
  1780. spin_lock_nested(&recv_cq->lock,
  1781. SINGLE_DEPTH_NESTING);
  1782. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1783. spin_lock(&send_cq->lock);
  1784. __acquire(&recv_cq->lock);
  1785. } else {
  1786. spin_lock(&recv_cq->lock);
  1787. spin_lock_nested(&send_cq->lock,
  1788. SINGLE_DEPTH_NESTING);
  1789. }
  1790. } else {
  1791. spin_lock(&send_cq->lock);
  1792. __acquire(&recv_cq->lock);
  1793. }
  1794. } else if (recv_cq) {
  1795. spin_lock(&recv_cq->lock);
  1796. __acquire(&send_cq->lock);
  1797. } else {
  1798. __acquire(&send_cq->lock);
  1799. __acquire(&recv_cq->lock);
  1800. }
  1801. }
  1802. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1803. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1804. {
  1805. if (send_cq) {
  1806. if (recv_cq) {
  1807. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1808. spin_unlock(&recv_cq->lock);
  1809. spin_unlock(&send_cq->lock);
  1810. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1811. __release(&recv_cq->lock);
  1812. spin_unlock(&send_cq->lock);
  1813. } else {
  1814. spin_unlock(&send_cq->lock);
  1815. spin_unlock(&recv_cq->lock);
  1816. }
  1817. } else {
  1818. __release(&recv_cq->lock);
  1819. spin_unlock(&send_cq->lock);
  1820. }
  1821. } else if (recv_cq) {
  1822. __release(&send_cq->lock);
  1823. spin_unlock(&recv_cq->lock);
  1824. } else {
  1825. __release(&recv_cq->lock);
  1826. __release(&send_cq->lock);
  1827. }
  1828. }
  1829. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1830. {
  1831. return to_mpd(qp->ibqp.pd);
  1832. }
  1833. static void get_cqs(enum ib_qp_type qp_type,
  1834. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1835. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1836. {
  1837. switch (qp_type) {
  1838. case IB_QPT_XRC_TGT:
  1839. *send_cq = NULL;
  1840. *recv_cq = NULL;
  1841. break;
  1842. case MLX5_IB_QPT_REG_UMR:
  1843. case IB_QPT_XRC_INI:
  1844. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1845. *recv_cq = NULL;
  1846. break;
  1847. case IB_QPT_SMI:
  1848. case MLX5_IB_QPT_HW_GSI:
  1849. case IB_QPT_RC:
  1850. case IB_QPT_UC:
  1851. case IB_QPT_UD:
  1852. case IB_QPT_RAW_IPV6:
  1853. case IB_QPT_RAW_ETHERTYPE:
  1854. case IB_QPT_RAW_PACKET:
  1855. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1856. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1857. break;
  1858. case IB_QPT_MAX:
  1859. default:
  1860. *send_cq = NULL;
  1861. *recv_cq = NULL;
  1862. break;
  1863. }
  1864. }
  1865. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1866. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1867. u8 lag_tx_affinity);
  1868. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1869. {
  1870. struct mlx5_ib_cq *send_cq, *recv_cq;
  1871. struct mlx5_ib_qp_base *base;
  1872. unsigned long flags;
  1873. int err;
  1874. if (qp->ibqp.rwq_ind_tbl) {
  1875. destroy_rss_raw_qp_tir(dev, qp);
  1876. return;
  1877. }
  1878. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1879. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1880. &qp->raw_packet_qp.rq.base :
  1881. &qp->trans_qp.base;
  1882. if (qp->state != IB_QPS_RESET) {
  1883. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1884. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1885. err = mlx5_core_qp_modify(dev->mdev,
  1886. MLX5_CMD_OP_2RST_QP, 0,
  1887. NULL, &base->mqp);
  1888. } else {
  1889. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1890. .operation = MLX5_CMD_OP_2RST_QP
  1891. };
  1892. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1893. }
  1894. if (err)
  1895. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1896. base->mqp.qpn);
  1897. }
  1898. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1899. &send_cq, &recv_cq);
  1900. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1901. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1902. /* del from lists under both locks above to protect reset flow paths */
  1903. list_del(&qp->qps_list);
  1904. if (send_cq)
  1905. list_del(&qp->cq_send_list);
  1906. if (recv_cq)
  1907. list_del(&qp->cq_recv_list);
  1908. if (qp->create_type == MLX5_QP_KERNEL) {
  1909. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1910. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1911. if (send_cq != recv_cq)
  1912. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1913. NULL);
  1914. }
  1915. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1916. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1917. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1918. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1919. destroy_raw_packet_qp(dev, qp);
  1920. } else {
  1921. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1922. if (err)
  1923. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1924. base->mqp.qpn);
  1925. }
  1926. if (qp->create_type == MLX5_QP_KERNEL)
  1927. destroy_qp_kernel(dev, qp);
  1928. else if (qp->create_type == MLX5_QP_USER)
  1929. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1930. }
  1931. static const char *ib_qp_type_str(enum ib_qp_type type)
  1932. {
  1933. switch (type) {
  1934. case IB_QPT_SMI:
  1935. return "IB_QPT_SMI";
  1936. case IB_QPT_GSI:
  1937. return "IB_QPT_GSI";
  1938. case IB_QPT_RC:
  1939. return "IB_QPT_RC";
  1940. case IB_QPT_UC:
  1941. return "IB_QPT_UC";
  1942. case IB_QPT_UD:
  1943. return "IB_QPT_UD";
  1944. case IB_QPT_RAW_IPV6:
  1945. return "IB_QPT_RAW_IPV6";
  1946. case IB_QPT_RAW_ETHERTYPE:
  1947. return "IB_QPT_RAW_ETHERTYPE";
  1948. case IB_QPT_XRC_INI:
  1949. return "IB_QPT_XRC_INI";
  1950. case IB_QPT_XRC_TGT:
  1951. return "IB_QPT_XRC_TGT";
  1952. case IB_QPT_RAW_PACKET:
  1953. return "IB_QPT_RAW_PACKET";
  1954. case MLX5_IB_QPT_REG_UMR:
  1955. return "MLX5_IB_QPT_REG_UMR";
  1956. case IB_QPT_DRIVER:
  1957. return "IB_QPT_DRIVER";
  1958. case IB_QPT_MAX:
  1959. default:
  1960. return "Invalid QP type";
  1961. }
  1962. }
  1963. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  1964. struct ib_qp_init_attr *attr,
  1965. struct mlx5_ib_create_qp *ucmd)
  1966. {
  1967. struct mlx5_ib_qp *qp;
  1968. int err = 0;
  1969. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1970. void *dctc;
  1971. if (!attr->srq || !attr->recv_cq)
  1972. return ERR_PTR(-EINVAL);
  1973. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1974. ucmd, sizeof(*ucmd), &uidx);
  1975. if (err)
  1976. return ERR_PTR(err);
  1977. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1978. if (!qp)
  1979. return ERR_PTR(-ENOMEM);
  1980. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  1981. if (!qp->dct.in) {
  1982. err = -ENOMEM;
  1983. goto err_free;
  1984. }
  1985. MLX5_SET(create_dct_in, qp->dct.in, uid, to_mpd(pd)->uid);
  1986. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  1987. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  1988. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  1989. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  1990. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  1991. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  1992. MLX5_SET(dctc, dctc, user_index, uidx);
  1993. if (ucmd->flags & MLX5_QP_FLAG_SCATTER_CQE)
  1994. configure_responder_scat_cqe(attr, dctc);
  1995. qp->state = IB_QPS_RESET;
  1996. return &qp->ibqp;
  1997. err_free:
  1998. kfree(qp);
  1999. return ERR_PTR(err);
  2000. }
  2001. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  2002. struct ib_qp_init_attr *init_attr,
  2003. struct mlx5_ib_create_qp *ucmd,
  2004. struct ib_udata *udata)
  2005. {
  2006. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  2007. int err;
  2008. if (!udata)
  2009. return -EINVAL;
  2010. if (udata->inlen < sizeof(*ucmd)) {
  2011. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  2012. return -EINVAL;
  2013. }
  2014. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  2015. if (err)
  2016. return err;
  2017. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  2018. init_attr->qp_type = MLX5_IB_QPT_DCI;
  2019. } else {
  2020. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  2021. init_attr->qp_type = MLX5_IB_QPT_DCT;
  2022. } else {
  2023. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  2024. return -EINVAL;
  2025. }
  2026. }
  2027. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  2028. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  2029. return -EOPNOTSUPP;
  2030. }
  2031. return 0;
  2032. }
  2033. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  2034. struct ib_qp_init_attr *verbs_init_attr,
  2035. struct ib_udata *udata)
  2036. {
  2037. struct mlx5_ib_dev *dev;
  2038. struct mlx5_ib_qp *qp;
  2039. u16 xrcdn = 0;
  2040. int err;
  2041. struct ib_qp_init_attr mlx_init_attr;
  2042. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  2043. if (pd) {
  2044. dev = to_mdev(pd->device);
  2045. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  2046. if (!pd->uobject) {
  2047. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  2048. return ERR_PTR(-EINVAL);
  2049. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  2050. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  2051. return ERR_PTR(-EINVAL);
  2052. }
  2053. }
  2054. } else {
  2055. /* being cautious here */
  2056. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  2057. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  2058. pr_warn("%s: no PD for transport %s\n", __func__,
  2059. ib_qp_type_str(init_attr->qp_type));
  2060. return ERR_PTR(-EINVAL);
  2061. }
  2062. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  2063. }
  2064. if (init_attr->qp_type == IB_QPT_DRIVER) {
  2065. struct mlx5_ib_create_qp ucmd;
  2066. init_attr = &mlx_init_attr;
  2067. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  2068. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  2069. if (err)
  2070. return ERR_PTR(err);
  2071. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  2072. if (init_attr->cap.max_recv_wr ||
  2073. init_attr->cap.max_recv_sge) {
  2074. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  2075. return ERR_PTR(-EINVAL);
  2076. }
  2077. } else {
  2078. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  2079. }
  2080. }
  2081. switch (init_attr->qp_type) {
  2082. case IB_QPT_XRC_TGT:
  2083. case IB_QPT_XRC_INI:
  2084. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  2085. mlx5_ib_dbg(dev, "XRC not supported\n");
  2086. return ERR_PTR(-ENOSYS);
  2087. }
  2088. init_attr->recv_cq = NULL;
  2089. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  2090. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  2091. init_attr->send_cq = NULL;
  2092. }
  2093. /* fall through */
  2094. case IB_QPT_RAW_PACKET:
  2095. case IB_QPT_RC:
  2096. case IB_QPT_UC:
  2097. case IB_QPT_UD:
  2098. case IB_QPT_SMI:
  2099. case MLX5_IB_QPT_HW_GSI:
  2100. case MLX5_IB_QPT_REG_UMR:
  2101. case MLX5_IB_QPT_DCI:
  2102. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  2103. if (!qp)
  2104. return ERR_PTR(-ENOMEM);
  2105. err = create_qp_common(dev, pd, init_attr, udata, qp);
  2106. if (err) {
  2107. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  2108. kfree(qp);
  2109. return ERR_PTR(err);
  2110. }
  2111. if (is_qp0(init_attr->qp_type))
  2112. qp->ibqp.qp_num = 0;
  2113. else if (is_qp1(init_attr->qp_type))
  2114. qp->ibqp.qp_num = 1;
  2115. else
  2116. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  2117. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  2118. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  2119. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  2120. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  2121. qp->trans_qp.xrcdn = xrcdn;
  2122. break;
  2123. case IB_QPT_GSI:
  2124. return mlx5_ib_gsi_create_qp(pd, init_attr);
  2125. case IB_QPT_RAW_IPV6:
  2126. case IB_QPT_RAW_ETHERTYPE:
  2127. case IB_QPT_MAX:
  2128. default:
  2129. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  2130. init_attr->qp_type);
  2131. /* Don't support raw QPs */
  2132. return ERR_PTR(-EINVAL);
  2133. }
  2134. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2135. qp->qp_sub_type = init_attr->qp_type;
  2136. return &qp->ibqp;
  2137. }
  2138. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2139. {
  2140. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2141. if (mqp->state == IB_QPS_RTR) {
  2142. int err;
  2143. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2144. if (err) {
  2145. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2146. return err;
  2147. }
  2148. }
  2149. kfree(mqp->dct.in);
  2150. kfree(mqp);
  2151. return 0;
  2152. }
  2153. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2154. {
  2155. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2156. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2157. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2158. return mlx5_ib_gsi_destroy_qp(qp);
  2159. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2160. return mlx5_ib_destroy_dct(mqp);
  2161. destroy_qp_common(dev, mqp);
  2162. kfree(mqp);
  2163. return 0;
  2164. }
  2165. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  2166. int attr_mask)
  2167. {
  2168. u32 hw_access_flags = 0;
  2169. u8 dest_rd_atomic;
  2170. u32 access_flags;
  2171. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2172. dest_rd_atomic = attr->max_dest_rd_atomic;
  2173. else
  2174. dest_rd_atomic = qp->trans_qp.resp_depth;
  2175. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2176. access_flags = attr->qp_access_flags;
  2177. else
  2178. access_flags = qp->trans_qp.atomic_rd_en;
  2179. if (!dest_rd_atomic)
  2180. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2181. if (access_flags & IB_ACCESS_REMOTE_READ)
  2182. hw_access_flags |= MLX5_QP_BIT_RRE;
  2183. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2184. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  2185. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2186. hw_access_flags |= MLX5_QP_BIT_RWE;
  2187. return cpu_to_be32(hw_access_flags);
  2188. }
  2189. enum {
  2190. MLX5_PATH_FLAG_FL = 1 << 0,
  2191. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2192. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2193. };
  2194. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2195. {
  2196. if (rate == IB_RATE_PORT_CURRENT)
  2197. return 0;
  2198. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  2199. return -EINVAL;
  2200. while (rate != IB_RATE_PORT_CURRENT &&
  2201. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2202. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2203. --rate;
  2204. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  2205. }
  2206. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2207. struct mlx5_ib_sq *sq, u8 sl,
  2208. struct ib_pd *pd)
  2209. {
  2210. void *in;
  2211. void *tisc;
  2212. int inlen;
  2213. int err;
  2214. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2215. in = kvzalloc(inlen, GFP_KERNEL);
  2216. if (!in)
  2217. return -ENOMEM;
  2218. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2219. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2220. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2221. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2222. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2223. kvfree(in);
  2224. return err;
  2225. }
  2226. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2227. struct mlx5_ib_sq *sq, u8 tx_affinity,
  2228. struct ib_pd *pd)
  2229. {
  2230. void *in;
  2231. void *tisc;
  2232. int inlen;
  2233. int err;
  2234. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2235. in = kvzalloc(inlen, GFP_KERNEL);
  2236. if (!in)
  2237. return -ENOMEM;
  2238. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2239. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2240. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2241. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2242. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2243. kvfree(in);
  2244. return err;
  2245. }
  2246. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2247. const struct rdma_ah_attr *ah,
  2248. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2249. u32 path_flags, const struct ib_qp_attr *attr,
  2250. bool alt)
  2251. {
  2252. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2253. int err;
  2254. enum ib_gid_type gid_type;
  2255. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2256. u8 sl = rdma_ah_get_sl(ah);
  2257. if (attr_mask & IB_QP_PKEY_INDEX)
  2258. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2259. attr->pkey_index);
  2260. if (ah_flags & IB_AH_GRH) {
  2261. if (grh->sgid_index >=
  2262. dev->mdev->port_caps[port - 1].gid_table_len) {
  2263. pr_err("sgid_index (%u) too large. max is %d\n",
  2264. grh->sgid_index,
  2265. dev->mdev->port_caps[port - 1].gid_table_len);
  2266. return -EINVAL;
  2267. }
  2268. }
  2269. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2270. if (!(ah_flags & IB_AH_GRH))
  2271. return -EINVAL;
  2272. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2273. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2274. qp->ibqp.qp_type == IB_QPT_UC ||
  2275. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2276. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2277. path->udp_sport =
  2278. mlx5_get_roce_udp_sport(dev, ah->grh.sgid_attr);
  2279. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2280. gid_type = ah->grh.sgid_attr->gid_type;
  2281. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2282. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2283. } else {
  2284. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2285. path->fl_free_ar |=
  2286. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2287. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2288. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2289. if (ah_flags & IB_AH_GRH)
  2290. path->grh_mlid |= 1 << 7;
  2291. path->dci_cfi_prio_sl = sl & 0xf;
  2292. }
  2293. if (ah_flags & IB_AH_GRH) {
  2294. path->mgid_index = grh->sgid_index;
  2295. path->hop_limit = grh->hop_limit;
  2296. path->tclass_flowlabel =
  2297. cpu_to_be32((grh->traffic_class << 20) |
  2298. (grh->flow_label));
  2299. memcpy(path->rgid, grh->dgid.raw, 16);
  2300. }
  2301. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2302. if (err < 0)
  2303. return err;
  2304. path->static_rate = err;
  2305. path->port = port;
  2306. if (attr_mask & IB_QP_TIMEOUT)
  2307. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2308. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2309. return modify_raw_packet_eth_prio(dev->mdev,
  2310. &qp->raw_packet_qp.sq,
  2311. sl & 0xf, qp->ibqp.pd);
  2312. return 0;
  2313. }
  2314. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2315. [MLX5_QP_STATE_INIT] = {
  2316. [MLX5_QP_STATE_INIT] = {
  2317. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2318. MLX5_QP_OPTPAR_RAE |
  2319. MLX5_QP_OPTPAR_RWE |
  2320. MLX5_QP_OPTPAR_PKEY_INDEX |
  2321. MLX5_QP_OPTPAR_PRI_PORT,
  2322. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2323. MLX5_QP_OPTPAR_PKEY_INDEX |
  2324. MLX5_QP_OPTPAR_PRI_PORT,
  2325. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2326. MLX5_QP_OPTPAR_Q_KEY |
  2327. MLX5_QP_OPTPAR_PRI_PORT,
  2328. },
  2329. [MLX5_QP_STATE_RTR] = {
  2330. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2331. MLX5_QP_OPTPAR_RRE |
  2332. MLX5_QP_OPTPAR_RAE |
  2333. MLX5_QP_OPTPAR_RWE |
  2334. MLX5_QP_OPTPAR_PKEY_INDEX,
  2335. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2336. MLX5_QP_OPTPAR_RWE |
  2337. MLX5_QP_OPTPAR_PKEY_INDEX,
  2338. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2339. MLX5_QP_OPTPAR_Q_KEY,
  2340. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2341. MLX5_QP_OPTPAR_Q_KEY,
  2342. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2343. MLX5_QP_OPTPAR_RRE |
  2344. MLX5_QP_OPTPAR_RAE |
  2345. MLX5_QP_OPTPAR_RWE |
  2346. MLX5_QP_OPTPAR_PKEY_INDEX,
  2347. },
  2348. },
  2349. [MLX5_QP_STATE_RTR] = {
  2350. [MLX5_QP_STATE_RTS] = {
  2351. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2352. MLX5_QP_OPTPAR_RRE |
  2353. MLX5_QP_OPTPAR_RAE |
  2354. MLX5_QP_OPTPAR_RWE |
  2355. MLX5_QP_OPTPAR_PM_STATE |
  2356. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2357. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2358. MLX5_QP_OPTPAR_RWE |
  2359. MLX5_QP_OPTPAR_PM_STATE,
  2360. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2361. },
  2362. },
  2363. [MLX5_QP_STATE_RTS] = {
  2364. [MLX5_QP_STATE_RTS] = {
  2365. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2366. MLX5_QP_OPTPAR_RAE |
  2367. MLX5_QP_OPTPAR_RWE |
  2368. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2369. MLX5_QP_OPTPAR_PM_STATE |
  2370. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2371. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2372. MLX5_QP_OPTPAR_PM_STATE |
  2373. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2374. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2375. MLX5_QP_OPTPAR_SRQN |
  2376. MLX5_QP_OPTPAR_CQN_RCV,
  2377. },
  2378. },
  2379. [MLX5_QP_STATE_SQER] = {
  2380. [MLX5_QP_STATE_RTS] = {
  2381. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2382. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2383. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2384. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2385. MLX5_QP_OPTPAR_RWE |
  2386. MLX5_QP_OPTPAR_RAE |
  2387. MLX5_QP_OPTPAR_RRE,
  2388. },
  2389. },
  2390. };
  2391. static int ib_nr_to_mlx5_nr(int ib_mask)
  2392. {
  2393. switch (ib_mask) {
  2394. case IB_QP_STATE:
  2395. return 0;
  2396. case IB_QP_CUR_STATE:
  2397. return 0;
  2398. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2399. return 0;
  2400. case IB_QP_ACCESS_FLAGS:
  2401. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2402. MLX5_QP_OPTPAR_RAE;
  2403. case IB_QP_PKEY_INDEX:
  2404. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2405. case IB_QP_PORT:
  2406. return MLX5_QP_OPTPAR_PRI_PORT;
  2407. case IB_QP_QKEY:
  2408. return MLX5_QP_OPTPAR_Q_KEY;
  2409. case IB_QP_AV:
  2410. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2411. MLX5_QP_OPTPAR_PRI_PORT;
  2412. case IB_QP_PATH_MTU:
  2413. return 0;
  2414. case IB_QP_TIMEOUT:
  2415. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2416. case IB_QP_RETRY_CNT:
  2417. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2418. case IB_QP_RNR_RETRY:
  2419. return MLX5_QP_OPTPAR_RNR_RETRY;
  2420. case IB_QP_RQ_PSN:
  2421. return 0;
  2422. case IB_QP_MAX_QP_RD_ATOMIC:
  2423. return MLX5_QP_OPTPAR_SRA_MAX;
  2424. case IB_QP_ALT_PATH:
  2425. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2426. case IB_QP_MIN_RNR_TIMER:
  2427. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2428. case IB_QP_SQ_PSN:
  2429. return 0;
  2430. case IB_QP_MAX_DEST_RD_ATOMIC:
  2431. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2432. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2433. case IB_QP_PATH_MIG_STATE:
  2434. return MLX5_QP_OPTPAR_PM_STATE;
  2435. case IB_QP_CAP:
  2436. return 0;
  2437. case IB_QP_DEST_QPN:
  2438. return 0;
  2439. }
  2440. return 0;
  2441. }
  2442. static int ib_mask_to_mlx5_opt(int ib_mask)
  2443. {
  2444. int result = 0;
  2445. int i;
  2446. for (i = 0; i < 8 * sizeof(int); i++) {
  2447. if ((1 << i) & ib_mask)
  2448. result |= ib_nr_to_mlx5_nr(1 << i);
  2449. }
  2450. return result;
  2451. }
  2452. static int modify_raw_packet_qp_rq(
  2453. struct mlx5_ib_dev *dev, struct mlx5_ib_rq *rq, int new_state,
  2454. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  2455. {
  2456. void *in;
  2457. void *rqc;
  2458. int inlen;
  2459. int err;
  2460. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2461. in = kvzalloc(inlen, GFP_KERNEL);
  2462. if (!in)
  2463. return -ENOMEM;
  2464. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2465. MLX5_SET(modify_rq_in, in, uid, to_mpd(pd)->uid);
  2466. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2467. MLX5_SET(rqc, rqc, state, new_state);
  2468. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2469. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2470. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2471. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2472. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2473. } else
  2474. dev_info_once(
  2475. &dev->ib_dev.dev,
  2476. "RAW PACKET QP counters are not supported on current FW\n");
  2477. }
  2478. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2479. if (err)
  2480. goto out;
  2481. rq->state = new_state;
  2482. out:
  2483. kvfree(in);
  2484. return err;
  2485. }
  2486. static int modify_raw_packet_qp_sq(
  2487. struct mlx5_core_dev *dev, struct mlx5_ib_sq *sq, int new_state,
  2488. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  2489. {
  2490. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2491. struct mlx5_rate_limit old_rl = ibqp->rl;
  2492. struct mlx5_rate_limit new_rl = old_rl;
  2493. bool new_rate_added = false;
  2494. u16 rl_index = 0;
  2495. void *in;
  2496. void *sqc;
  2497. int inlen;
  2498. int err;
  2499. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2500. in = kvzalloc(inlen, GFP_KERNEL);
  2501. if (!in)
  2502. return -ENOMEM;
  2503. MLX5_SET(modify_sq_in, in, uid, to_mpd(pd)->uid);
  2504. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2505. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2506. MLX5_SET(sqc, sqc, state, new_state);
  2507. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2508. if (new_state != MLX5_SQC_STATE_RDY)
  2509. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2510. __func__);
  2511. else
  2512. new_rl = raw_qp_param->rl;
  2513. }
  2514. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2515. if (new_rl.rate) {
  2516. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2517. if (err) {
  2518. pr_err("Failed configuring rate limit(err %d): \
  2519. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2520. err, new_rl.rate, new_rl.max_burst_sz,
  2521. new_rl.typical_pkt_sz);
  2522. goto out;
  2523. }
  2524. new_rate_added = true;
  2525. }
  2526. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2527. /* index 0 means no limit */
  2528. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2529. }
  2530. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2531. if (err) {
  2532. /* Remove new rate from table if failed */
  2533. if (new_rate_added)
  2534. mlx5_rl_remove_rate(dev, &new_rl);
  2535. goto out;
  2536. }
  2537. /* Only remove the old rate after new rate was set */
  2538. if ((old_rl.rate &&
  2539. !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2540. (new_state != MLX5_SQC_STATE_RDY))
  2541. mlx5_rl_remove_rate(dev, &old_rl);
  2542. ibqp->rl = new_rl;
  2543. sq->state = new_state;
  2544. out:
  2545. kvfree(in);
  2546. return err;
  2547. }
  2548. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2549. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2550. u8 tx_affinity)
  2551. {
  2552. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2553. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2554. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2555. int modify_rq = !!qp->rq.wqe_cnt;
  2556. int modify_sq = !!qp->sq.wqe_cnt;
  2557. int rq_state;
  2558. int sq_state;
  2559. int err;
  2560. switch (raw_qp_param->operation) {
  2561. case MLX5_CMD_OP_RST2INIT_QP:
  2562. rq_state = MLX5_RQC_STATE_RDY;
  2563. sq_state = MLX5_SQC_STATE_RDY;
  2564. break;
  2565. case MLX5_CMD_OP_2ERR_QP:
  2566. rq_state = MLX5_RQC_STATE_ERR;
  2567. sq_state = MLX5_SQC_STATE_ERR;
  2568. break;
  2569. case MLX5_CMD_OP_2RST_QP:
  2570. rq_state = MLX5_RQC_STATE_RST;
  2571. sq_state = MLX5_SQC_STATE_RST;
  2572. break;
  2573. case MLX5_CMD_OP_RTR2RTS_QP:
  2574. case MLX5_CMD_OP_RTS2RTS_QP:
  2575. if (raw_qp_param->set_mask ==
  2576. MLX5_RAW_QP_RATE_LIMIT) {
  2577. modify_rq = 0;
  2578. sq_state = sq->state;
  2579. } else {
  2580. return raw_qp_param->set_mask ? -EINVAL : 0;
  2581. }
  2582. break;
  2583. case MLX5_CMD_OP_INIT2INIT_QP:
  2584. case MLX5_CMD_OP_INIT2RTR_QP:
  2585. if (raw_qp_param->set_mask)
  2586. return -EINVAL;
  2587. else
  2588. return 0;
  2589. default:
  2590. WARN_ON(1);
  2591. return -EINVAL;
  2592. }
  2593. if (modify_rq) {
  2594. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param,
  2595. qp->ibqp.pd);
  2596. if (err)
  2597. return err;
  2598. }
  2599. if (modify_sq) {
  2600. if (tx_affinity) {
  2601. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2602. tx_affinity,
  2603. qp->ibqp.pd);
  2604. if (err)
  2605. return err;
  2606. }
  2607. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state,
  2608. raw_qp_param, qp->ibqp.pd);
  2609. }
  2610. return 0;
  2611. }
  2612. static unsigned int get_tx_affinity(struct mlx5_ib_dev *dev,
  2613. struct mlx5_ib_pd *pd,
  2614. struct mlx5_ib_qp_base *qp_base,
  2615. u8 port_num)
  2616. {
  2617. struct mlx5_ib_ucontext *ucontext = NULL;
  2618. unsigned int tx_port_affinity;
  2619. if (pd && pd->ibpd.uobject && pd->ibpd.uobject->context)
  2620. ucontext = to_mucontext(pd->ibpd.uobject->context);
  2621. if (ucontext) {
  2622. tx_port_affinity = (unsigned int)atomic_add_return(
  2623. 1, &ucontext->tx_port_affinity) %
  2624. MLX5_MAX_PORTS +
  2625. 1;
  2626. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n",
  2627. tx_port_affinity, qp_base->mqp.qpn, ucontext);
  2628. } else {
  2629. tx_port_affinity =
  2630. (unsigned int)atomic_add_return(
  2631. 1, &dev->roce[port_num].tx_port_affinity) %
  2632. MLX5_MAX_PORTS +
  2633. 1;
  2634. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n",
  2635. tx_port_affinity, qp_base->mqp.qpn);
  2636. }
  2637. return tx_port_affinity;
  2638. }
  2639. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2640. const struct ib_qp_attr *attr, int attr_mask,
  2641. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2642. const struct mlx5_ib_modify_qp *ucmd)
  2643. {
  2644. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2645. [MLX5_QP_STATE_RST] = {
  2646. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2647. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2648. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2649. },
  2650. [MLX5_QP_STATE_INIT] = {
  2651. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2652. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2653. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2654. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2655. },
  2656. [MLX5_QP_STATE_RTR] = {
  2657. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2658. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2659. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2660. },
  2661. [MLX5_QP_STATE_RTS] = {
  2662. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2663. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2664. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2665. },
  2666. [MLX5_QP_STATE_SQD] = {
  2667. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2668. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2669. },
  2670. [MLX5_QP_STATE_SQER] = {
  2671. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2672. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2673. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2674. },
  2675. [MLX5_QP_STATE_ERR] = {
  2676. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2677. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2678. }
  2679. };
  2680. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2681. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2682. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2683. struct mlx5_ib_cq *send_cq, *recv_cq;
  2684. struct mlx5_qp_context *context;
  2685. struct mlx5_ib_pd *pd;
  2686. struct mlx5_ib_port *mibport = NULL;
  2687. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2688. enum mlx5_qp_optpar optpar;
  2689. int mlx5_st;
  2690. int err;
  2691. u16 op;
  2692. u8 tx_affinity = 0;
  2693. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2694. qp->qp_sub_type : ibqp->qp_type);
  2695. if (mlx5_st < 0)
  2696. return -EINVAL;
  2697. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2698. if (!context)
  2699. return -ENOMEM;
  2700. pd = get_pd(qp);
  2701. context->flags = cpu_to_be32(mlx5_st << 16);
  2702. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2703. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2704. } else {
  2705. switch (attr->path_mig_state) {
  2706. case IB_MIG_MIGRATED:
  2707. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2708. break;
  2709. case IB_MIG_REARM:
  2710. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2711. break;
  2712. case IB_MIG_ARMED:
  2713. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2714. break;
  2715. }
  2716. }
  2717. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2718. if ((ibqp->qp_type == IB_QPT_RC) ||
  2719. (ibqp->qp_type == IB_QPT_UD &&
  2720. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2721. (ibqp->qp_type == IB_QPT_UC) ||
  2722. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2723. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2724. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2725. if (mlx5_lag_is_active(dev->mdev)) {
  2726. u8 p = mlx5_core_native_port_num(dev->mdev);
  2727. tx_affinity = get_tx_affinity(dev, pd, base, p);
  2728. context->flags |= cpu_to_be32(tx_affinity << 24);
  2729. }
  2730. }
  2731. }
  2732. if (is_sqp(ibqp->qp_type)) {
  2733. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2734. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2735. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2736. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2737. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2738. } else if (attr_mask & IB_QP_PATH_MTU) {
  2739. if (attr->path_mtu < IB_MTU_256 ||
  2740. attr->path_mtu > IB_MTU_4096) {
  2741. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2742. err = -EINVAL;
  2743. goto out;
  2744. }
  2745. context->mtu_msgmax = (attr->path_mtu << 5) |
  2746. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2747. }
  2748. if (attr_mask & IB_QP_DEST_QPN)
  2749. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2750. if (attr_mask & IB_QP_PKEY_INDEX)
  2751. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2752. /* todo implement counter_index functionality */
  2753. if (is_sqp(ibqp->qp_type))
  2754. context->pri_path.port = qp->port;
  2755. if (attr_mask & IB_QP_PORT)
  2756. context->pri_path.port = attr->port_num;
  2757. if (attr_mask & IB_QP_AV) {
  2758. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2759. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2760. attr_mask, 0, attr, false);
  2761. if (err)
  2762. goto out;
  2763. }
  2764. if (attr_mask & IB_QP_TIMEOUT)
  2765. context->pri_path.ackto_lt |= attr->timeout << 3;
  2766. if (attr_mask & IB_QP_ALT_PATH) {
  2767. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2768. &context->alt_path,
  2769. attr->alt_port_num,
  2770. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2771. 0, attr, true);
  2772. if (err)
  2773. goto out;
  2774. }
  2775. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2776. &send_cq, &recv_cq);
  2777. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2778. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2779. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2780. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2781. if (attr_mask & IB_QP_RNR_RETRY)
  2782. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2783. if (attr_mask & IB_QP_RETRY_CNT)
  2784. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2785. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2786. if (attr->max_rd_atomic)
  2787. context->params1 |=
  2788. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2789. }
  2790. if (attr_mask & IB_QP_SQ_PSN)
  2791. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2792. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2793. if (attr->max_dest_rd_atomic)
  2794. context->params2 |=
  2795. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2796. }
  2797. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2798. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2799. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2800. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2801. if (attr_mask & IB_QP_RQ_PSN)
  2802. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2803. if (attr_mask & IB_QP_QKEY)
  2804. context->qkey = cpu_to_be32(attr->qkey);
  2805. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2806. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2807. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2808. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2809. qp->port) - 1;
  2810. /* Underlay port should be used - index 0 function per port */
  2811. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2812. port_num = 0;
  2813. mibport = &dev->port[port_num];
  2814. context->qp_counter_set_usr_page |=
  2815. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2816. }
  2817. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2818. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2819. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2820. context->deth_sqpn = cpu_to_be32(1);
  2821. mlx5_cur = to_mlx5_state(cur_state);
  2822. mlx5_new = to_mlx5_state(new_state);
  2823. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2824. !optab[mlx5_cur][mlx5_new]) {
  2825. err = -EINVAL;
  2826. goto out;
  2827. }
  2828. op = optab[mlx5_cur][mlx5_new];
  2829. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2830. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2831. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2832. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2833. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2834. raw_qp_param.operation = op;
  2835. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2836. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2837. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2838. }
  2839. if (attr_mask & IB_QP_RATE_LIMIT) {
  2840. raw_qp_param.rl.rate = attr->rate_limit;
  2841. if (ucmd->burst_info.max_burst_sz) {
  2842. if (attr->rate_limit &&
  2843. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2844. raw_qp_param.rl.max_burst_sz =
  2845. ucmd->burst_info.max_burst_sz;
  2846. } else {
  2847. err = -EINVAL;
  2848. goto out;
  2849. }
  2850. }
  2851. if (ucmd->burst_info.typical_pkt_sz) {
  2852. if (attr->rate_limit &&
  2853. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2854. raw_qp_param.rl.typical_pkt_sz =
  2855. ucmd->burst_info.typical_pkt_sz;
  2856. } else {
  2857. err = -EINVAL;
  2858. goto out;
  2859. }
  2860. }
  2861. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2862. }
  2863. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2864. } else {
  2865. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2866. &base->mqp);
  2867. }
  2868. if (err)
  2869. goto out;
  2870. qp->state = new_state;
  2871. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2872. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2873. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2874. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2875. if (attr_mask & IB_QP_PORT)
  2876. qp->port = attr->port_num;
  2877. if (attr_mask & IB_QP_ALT_PATH)
  2878. qp->trans_qp.alt_port = attr->alt_port_num;
  2879. /*
  2880. * If we moved a kernel QP to RESET, clean up all old CQ
  2881. * entries and reinitialize the QP.
  2882. */
  2883. if (new_state == IB_QPS_RESET &&
  2884. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2885. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2886. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2887. if (send_cq != recv_cq)
  2888. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2889. qp->rq.head = 0;
  2890. qp->rq.tail = 0;
  2891. qp->sq.head = 0;
  2892. qp->sq.tail = 0;
  2893. qp->sq.cur_post = 0;
  2894. qp->sq.last_poll = 0;
  2895. qp->db.db[MLX5_RCV_DBR] = 0;
  2896. qp->db.db[MLX5_SND_DBR] = 0;
  2897. }
  2898. out:
  2899. kfree(context);
  2900. return err;
  2901. }
  2902. static inline bool is_valid_mask(int mask, int req, int opt)
  2903. {
  2904. if ((mask & req) != req)
  2905. return false;
  2906. if (mask & ~(req | opt))
  2907. return false;
  2908. return true;
  2909. }
  2910. /* check valid transition for driver QP types
  2911. * for now the only QP type that this function supports is DCI
  2912. */
  2913. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2914. enum ib_qp_attr_mask attr_mask)
  2915. {
  2916. int req = IB_QP_STATE;
  2917. int opt = 0;
  2918. if (new_state == IB_QPS_RESET) {
  2919. return is_valid_mask(attr_mask, req, opt);
  2920. } else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2921. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2922. return is_valid_mask(attr_mask, req, opt);
  2923. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2924. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2925. return is_valid_mask(attr_mask, req, opt);
  2926. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2927. req |= IB_QP_PATH_MTU;
  2928. opt = IB_QP_PKEY_INDEX;
  2929. return is_valid_mask(attr_mask, req, opt);
  2930. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2931. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2932. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2933. opt = IB_QP_MIN_RNR_TIMER;
  2934. return is_valid_mask(attr_mask, req, opt);
  2935. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2936. opt = IB_QP_MIN_RNR_TIMER;
  2937. return is_valid_mask(attr_mask, req, opt);
  2938. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2939. return is_valid_mask(attr_mask, req, opt);
  2940. }
  2941. return false;
  2942. }
  2943. /* mlx5_ib_modify_dct: modify a DCT QP
  2944. * valid transitions are:
  2945. * RESET to INIT: must set access_flags, pkey_index and port
  2946. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2947. * mtu, gid_index and hop_limit
  2948. * Other transitions and attributes are illegal
  2949. */
  2950. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2951. int attr_mask, struct ib_udata *udata)
  2952. {
  2953. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2954. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2955. enum ib_qp_state cur_state, new_state;
  2956. int err = 0;
  2957. int required = IB_QP_STATE;
  2958. void *dctc;
  2959. if (!(attr_mask & IB_QP_STATE))
  2960. return -EINVAL;
  2961. cur_state = qp->state;
  2962. new_state = attr->qp_state;
  2963. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2964. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2965. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  2966. if (!is_valid_mask(attr_mask, required, 0))
  2967. return -EINVAL;
  2968. if (attr->port_num == 0 ||
  2969. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  2970. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2971. attr->port_num, dev->num_ports);
  2972. return -EINVAL;
  2973. }
  2974. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  2975. MLX5_SET(dctc, dctc, rre, 1);
  2976. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2977. MLX5_SET(dctc, dctc, rwe, 1);
  2978. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2979. if (!mlx5_ib_dc_atomic_is_supported(dev))
  2980. return -EOPNOTSUPP;
  2981. MLX5_SET(dctc, dctc, rae, 1);
  2982. MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
  2983. }
  2984. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  2985. MLX5_SET(dctc, dctc, port, attr->port_num);
  2986. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  2987. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2988. struct mlx5_ib_modify_qp_resp resp = {};
  2989. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  2990. sizeof(resp.dctn);
  2991. if (udata->outlen < min_resp_len)
  2992. return -EINVAL;
  2993. resp.response_length = min_resp_len;
  2994. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  2995. if (!is_valid_mask(attr_mask, required, 0))
  2996. return -EINVAL;
  2997. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  2998. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  2999. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  3000. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  3001. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  3002. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  3003. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  3004. MLX5_ST_SZ_BYTES(create_dct_in));
  3005. if (err)
  3006. return err;
  3007. resp.dctn = qp->dct.mdct.mqp.qpn;
  3008. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  3009. if (err) {
  3010. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  3011. return err;
  3012. }
  3013. } else {
  3014. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  3015. return -EINVAL;
  3016. }
  3017. if (err)
  3018. qp->state = IB_QPS_ERR;
  3019. else
  3020. qp->state = new_state;
  3021. return err;
  3022. }
  3023. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  3024. int attr_mask, struct ib_udata *udata)
  3025. {
  3026. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3027. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3028. struct mlx5_ib_modify_qp ucmd = {};
  3029. enum ib_qp_type qp_type;
  3030. enum ib_qp_state cur_state, new_state;
  3031. size_t required_cmd_sz;
  3032. int err = -EINVAL;
  3033. int port;
  3034. if (ibqp->rwq_ind_tbl)
  3035. return -ENOSYS;
  3036. if (udata && udata->inlen) {
  3037. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  3038. sizeof(ucmd.reserved);
  3039. if (udata->inlen < required_cmd_sz)
  3040. return -EINVAL;
  3041. if (udata->inlen > sizeof(ucmd) &&
  3042. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3043. udata->inlen - sizeof(ucmd)))
  3044. return -EOPNOTSUPP;
  3045. if (ib_copy_from_udata(&ucmd, udata,
  3046. min(udata->inlen, sizeof(ucmd))))
  3047. return -EFAULT;
  3048. if (ucmd.comp_mask ||
  3049. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  3050. memchr_inv(&ucmd.burst_info.reserved, 0,
  3051. sizeof(ucmd.burst_info.reserved)))
  3052. return -EOPNOTSUPP;
  3053. }
  3054. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3055. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  3056. if (ibqp->qp_type == IB_QPT_DRIVER)
  3057. qp_type = qp->qp_sub_type;
  3058. else
  3059. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  3060. IB_QPT_GSI : ibqp->qp_type;
  3061. if (qp_type == MLX5_IB_QPT_DCT)
  3062. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  3063. mutex_lock(&qp->mutex);
  3064. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  3065. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  3066. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  3067. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  3068. }
  3069. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  3070. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  3071. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  3072. attr_mask);
  3073. goto out;
  3074. }
  3075. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  3076. qp_type != MLX5_IB_QPT_DCI &&
  3077. !ib_modify_qp_is_ok(cur_state, new_state, qp_type,
  3078. attr_mask)) {
  3079. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3080. cur_state, new_state, ibqp->qp_type, attr_mask);
  3081. goto out;
  3082. } else if (qp_type == MLX5_IB_QPT_DCI &&
  3083. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  3084. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3085. cur_state, new_state, qp_type, attr_mask);
  3086. goto out;
  3087. }
  3088. if ((attr_mask & IB_QP_PORT) &&
  3089. (attr->port_num == 0 ||
  3090. attr->port_num > dev->num_ports)) {
  3091. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  3092. attr->port_num, dev->num_ports);
  3093. goto out;
  3094. }
  3095. if (attr_mask & IB_QP_PKEY_INDEX) {
  3096. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  3097. if (attr->pkey_index >=
  3098. dev->mdev->port_caps[port - 1].pkey_table_len) {
  3099. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  3100. attr->pkey_index);
  3101. goto out;
  3102. }
  3103. }
  3104. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  3105. attr->max_rd_atomic >
  3106. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  3107. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  3108. attr->max_rd_atomic);
  3109. goto out;
  3110. }
  3111. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  3112. attr->max_dest_rd_atomic >
  3113. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  3114. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  3115. attr->max_dest_rd_atomic);
  3116. goto out;
  3117. }
  3118. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  3119. err = 0;
  3120. goto out;
  3121. }
  3122. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  3123. new_state, &ucmd);
  3124. out:
  3125. mutex_unlock(&qp->mutex);
  3126. return err;
  3127. }
  3128. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  3129. {
  3130. struct mlx5_ib_cq *cq;
  3131. unsigned cur;
  3132. cur = wq->head - wq->tail;
  3133. if (likely(cur + nreq < wq->max_post))
  3134. return 0;
  3135. cq = to_mcq(ib_cq);
  3136. spin_lock(&cq->lock);
  3137. cur = wq->head - wq->tail;
  3138. spin_unlock(&cq->lock);
  3139. return cur + nreq >= wq->max_post;
  3140. }
  3141. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  3142. u64 remote_addr, u32 rkey)
  3143. {
  3144. rseg->raddr = cpu_to_be64(remote_addr);
  3145. rseg->rkey = cpu_to_be32(rkey);
  3146. rseg->reserved = 0;
  3147. }
  3148. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  3149. const struct ib_send_wr *wr, void *qend,
  3150. struct mlx5_ib_qp *qp, int *size)
  3151. {
  3152. void *seg = eseg;
  3153. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3154. if (wr->send_flags & IB_SEND_IP_CSUM)
  3155. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3156. MLX5_ETH_WQE_L4_CSUM;
  3157. seg += sizeof(struct mlx5_wqe_eth_seg);
  3158. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3159. if (wr->opcode == IB_WR_LSO) {
  3160. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3161. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3162. u64 left, leftlen, copysz;
  3163. void *pdata = ud_wr->header;
  3164. left = ud_wr->hlen;
  3165. eseg->mss = cpu_to_be16(ud_wr->mss);
  3166. eseg->inline_hdr.sz = cpu_to_be16(left);
  3167. /*
  3168. * check if there is space till the end of queue, if yes,
  3169. * copy all in one shot, otherwise copy till the end of queue,
  3170. * rollback and than the copy the left
  3171. */
  3172. leftlen = qend - (void *)eseg->inline_hdr.start;
  3173. copysz = min_t(u64, leftlen, left);
  3174. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3175. if (likely(copysz > size_of_inl_hdr_start)) {
  3176. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3177. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3178. }
  3179. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3180. seg = mlx5_get_send_wqe(qp, 0);
  3181. left -= copysz;
  3182. pdata += copysz;
  3183. memcpy(seg, pdata, left);
  3184. seg += ALIGN(left, 16);
  3185. *size += ALIGN(left, 16) / 16;
  3186. }
  3187. }
  3188. return seg;
  3189. }
  3190. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3191. const struct ib_send_wr *wr)
  3192. {
  3193. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3194. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3195. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3196. }
  3197. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3198. {
  3199. dseg->byte_count = cpu_to_be32(sg->length);
  3200. dseg->lkey = cpu_to_be32(sg->lkey);
  3201. dseg->addr = cpu_to_be64(sg->addr);
  3202. }
  3203. static u64 get_xlt_octo(u64 bytes)
  3204. {
  3205. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3206. MLX5_IB_UMR_OCTOWORD;
  3207. }
  3208. static __be64 frwr_mkey_mask(void)
  3209. {
  3210. u64 result;
  3211. result = MLX5_MKEY_MASK_LEN |
  3212. MLX5_MKEY_MASK_PAGE_SIZE |
  3213. MLX5_MKEY_MASK_START_ADDR |
  3214. MLX5_MKEY_MASK_EN_RINVAL |
  3215. MLX5_MKEY_MASK_KEY |
  3216. MLX5_MKEY_MASK_LR |
  3217. MLX5_MKEY_MASK_LW |
  3218. MLX5_MKEY_MASK_RR |
  3219. MLX5_MKEY_MASK_RW |
  3220. MLX5_MKEY_MASK_A |
  3221. MLX5_MKEY_MASK_SMALL_FENCE |
  3222. MLX5_MKEY_MASK_FREE;
  3223. return cpu_to_be64(result);
  3224. }
  3225. static __be64 sig_mkey_mask(void)
  3226. {
  3227. u64 result;
  3228. result = MLX5_MKEY_MASK_LEN |
  3229. MLX5_MKEY_MASK_PAGE_SIZE |
  3230. MLX5_MKEY_MASK_START_ADDR |
  3231. MLX5_MKEY_MASK_EN_SIGERR |
  3232. MLX5_MKEY_MASK_EN_RINVAL |
  3233. MLX5_MKEY_MASK_KEY |
  3234. MLX5_MKEY_MASK_LR |
  3235. MLX5_MKEY_MASK_LW |
  3236. MLX5_MKEY_MASK_RR |
  3237. MLX5_MKEY_MASK_RW |
  3238. MLX5_MKEY_MASK_SMALL_FENCE |
  3239. MLX5_MKEY_MASK_FREE |
  3240. MLX5_MKEY_MASK_BSF_EN;
  3241. return cpu_to_be64(result);
  3242. }
  3243. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3244. struct mlx5_ib_mr *mr, bool umr_inline)
  3245. {
  3246. int size = mr->ndescs * mr->desc_size;
  3247. memset(umr, 0, sizeof(*umr));
  3248. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3249. if (umr_inline)
  3250. umr->flags |= MLX5_UMR_INLINE;
  3251. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3252. umr->mkey_mask = frwr_mkey_mask();
  3253. }
  3254. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3255. {
  3256. memset(umr, 0, sizeof(*umr));
  3257. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3258. umr->flags = MLX5_UMR_INLINE;
  3259. }
  3260. static __be64 get_umr_enable_mr_mask(void)
  3261. {
  3262. u64 result;
  3263. result = MLX5_MKEY_MASK_KEY |
  3264. MLX5_MKEY_MASK_FREE;
  3265. return cpu_to_be64(result);
  3266. }
  3267. static __be64 get_umr_disable_mr_mask(void)
  3268. {
  3269. u64 result;
  3270. result = MLX5_MKEY_MASK_FREE;
  3271. return cpu_to_be64(result);
  3272. }
  3273. static __be64 get_umr_update_translation_mask(void)
  3274. {
  3275. u64 result;
  3276. result = MLX5_MKEY_MASK_LEN |
  3277. MLX5_MKEY_MASK_PAGE_SIZE |
  3278. MLX5_MKEY_MASK_START_ADDR;
  3279. return cpu_to_be64(result);
  3280. }
  3281. static __be64 get_umr_update_access_mask(int atomic)
  3282. {
  3283. u64 result;
  3284. result = MLX5_MKEY_MASK_LR |
  3285. MLX5_MKEY_MASK_LW |
  3286. MLX5_MKEY_MASK_RR |
  3287. MLX5_MKEY_MASK_RW;
  3288. if (atomic)
  3289. result |= MLX5_MKEY_MASK_A;
  3290. return cpu_to_be64(result);
  3291. }
  3292. static __be64 get_umr_update_pd_mask(void)
  3293. {
  3294. u64 result;
  3295. result = MLX5_MKEY_MASK_PD;
  3296. return cpu_to_be64(result);
  3297. }
  3298. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3299. {
  3300. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3301. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3302. (mask & MLX5_MKEY_MASK_A &&
  3303. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3304. return -EPERM;
  3305. return 0;
  3306. }
  3307. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3308. struct mlx5_wqe_umr_ctrl_seg *umr,
  3309. const struct ib_send_wr *wr, int atomic)
  3310. {
  3311. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3312. memset(umr, 0, sizeof(*umr));
  3313. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3314. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  3315. else
  3316. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  3317. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3318. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3319. u64 offset = get_xlt_octo(umrwr->offset);
  3320. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3321. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3322. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3323. }
  3324. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3325. umr->mkey_mask |= get_umr_update_translation_mask();
  3326. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3327. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3328. umr->mkey_mask |= get_umr_update_pd_mask();
  3329. }
  3330. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3331. umr->mkey_mask |= get_umr_enable_mr_mask();
  3332. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3333. umr->mkey_mask |= get_umr_disable_mr_mask();
  3334. if (!wr->num_sge)
  3335. umr->flags |= MLX5_UMR_INLINE;
  3336. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3337. }
  3338. static u8 get_umr_flags(int acc)
  3339. {
  3340. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3341. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3342. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3343. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3344. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3345. }
  3346. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3347. struct mlx5_ib_mr *mr,
  3348. u32 key, int access)
  3349. {
  3350. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3351. memset(seg, 0, sizeof(*seg));
  3352. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3353. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3354. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3355. /* KLMs take twice the size of MTTs */
  3356. ndescs *= 2;
  3357. seg->flags = get_umr_flags(access) | mr->access_mode;
  3358. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3359. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3360. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3361. seg->len = cpu_to_be64(mr->ibmr.length);
  3362. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3363. }
  3364. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3365. {
  3366. memset(seg, 0, sizeof(*seg));
  3367. seg->status = MLX5_MKEY_STATUS_FREE;
  3368. }
  3369. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg,
  3370. const struct ib_send_wr *wr)
  3371. {
  3372. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3373. memset(seg, 0, sizeof(*seg));
  3374. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3375. seg->status = MLX5_MKEY_STATUS_FREE;
  3376. seg->flags = convert_access(umrwr->access_flags);
  3377. if (umrwr->pd)
  3378. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3379. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3380. !umrwr->length)
  3381. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3382. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3383. seg->len = cpu_to_be64(umrwr->length);
  3384. seg->log2_page_size = umrwr->page_shift;
  3385. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3386. mlx5_mkey_variant(umrwr->mkey));
  3387. }
  3388. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3389. struct mlx5_ib_mr *mr,
  3390. struct mlx5_ib_pd *pd)
  3391. {
  3392. int bcount = mr->desc_size * mr->ndescs;
  3393. dseg->addr = cpu_to_be64(mr->desc_map);
  3394. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3395. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3396. }
  3397. static void set_reg_umr_inline_seg(void *seg, struct mlx5_ib_qp *qp,
  3398. struct mlx5_ib_mr *mr, int mr_list_size)
  3399. {
  3400. void *qend = qp->sq.qend;
  3401. void *addr = mr->descs;
  3402. int copy;
  3403. if (unlikely(seg + mr_list_size > qend)) {
  3404. copy = qend - seg;
  3405. memcpy(seg, addr, copy);
  3406. addr += copy;
  3407. mr_list_size -= copy;
  3408. seg = mlx5_get_send_wqe(qp, 0);
  3409. }
  3410. memcpy(seg, addr, mr_list_size);
  3411. seg += mr_list_size;
  3412. }
  3413. static __be32 send_ieth(const struct ib_send_wr *wr)
  3414. {
  3415. switch (wr->opcode) {
  3416. case IB_WR_SEND_WITH_IMM:
  3417. case IB_WR_RDMA_WRITE_WITH_IMM:
  3418. return wr->ex.imm_data;
  3419. case IB_WR_SEND_WITH_INV:
  3420. return cpu_to_be32(wr->ex.invalidate_rkey);
  3421. default:
  3422. return 0;
  3423. }
  3424. }
  3425. static u8 calc_sig(void *wqe, int size)
  3426. {
  3427. u8 *p = wqe;
  3428. u8 res = 0;
  3429. int i;
  3430. for (i = 0; i < size; i++)
  3431. res ^= p[i];
  3432. return ~res;
  3433. }
  3434. static u8 wq_sig(void *wqe)
  3435. {
  3436. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3437. }
  3438. static int set_data_inl_seg(struct mlx5_ib_qp *qp, const struct ib_send_wr *wr,
  3439. void *wqe, int *sz)
  3440. {
  3441. struct mlx5_wqe_inline_seg *seg;
  3442. void *qend = qp->sq.qend;
  3443. void *addr;
  3444. int inl = 0;
  3445. int copy;
  3446. int len;
  3447. int i;
  3448. seg = wqe;
  3449. wqe += sizeof(*seg);
  3450. for (i = 0; i < wr->num_sge; i++) {
  3451. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3452. len = wr->sg_list[i].length;
  3453. inl += len;
  3454. if (unlikely(inl > qp->max_inline_data))
  3455. return -ENOMEM;
  3456. if (unlikely(wqe + len > qend)) {
  3457. copy = qend - wqe;
  3458. memcpy(wqe, addr, copy);
  3459. addr += copy;
  3460. len -= copy;
  3461. wqe = mlx5_get_send_wqe(qp, 0);
  3462. }
  3463. memcpy(wqe, addr, len);
  3464. wqe += len;
  3465. }
  3466. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3467. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3468. return 0;
  3469. }
  3470. static u16 prot_field_size(enum ib_signature_type type)
  3471. {
  3472. switch (type) {
  3473. case IB_SIG_TYPE_T10_DIF:
  3474. return MLX5_DIF_SIZE;
  3475. default:
  3476. return 0;
  3477. }
  3478. }
  3479. static u8 bs_selector(int block_size)
  3480. {
  3481. switch (block_size) {
  3482. case 512: return 0x1;
  3483. case 520: return 0x2;
  3484. case 4096: return 0x3;
  3485. case 4160: return 0x4;
  3486. case 1073741824: return 0x5;
  3487. default: return 0;
  3488. }
  3489. }
  3490. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3491. struct mlx5_bsf_inl *inl)
  3492. {
  3493. /* Valid inline section and allow BSF refresh */
  3494. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3495. MLX5_BSF_REFRESH_DIF);
  3496. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3497. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3498. /* repeating block */
  3499. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3500. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3501. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3502. if (domain->sig.dif.ref_remap)
  3503. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3504. if (domain->sig.dif.app_escape) {
  3505. if (domain->sig.dif.ref_escape)
  3506. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3507. else
  3508. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3509. }
  3510. inl->dif_app_bitmask_check =
  3511. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3512. }
  3513. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3514. struct ib_sig_attrs *sig_attrs,
  3515. struct mlx5_bsf *bsf, u32 data_size)
  3516. {
  3517. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3518. struct mlx5_bsf_basic *basic = &bsf->basic;
  3519. struct ib_sig_domain *mem = &sig_attrs->mem;
  3520. struct ib_sig_domain *wire = &sig_attrs->wire;
  3521. memset(bsf, 0, sizeof(*bsf));
  3522. /* Basic + Extended + Inline */
  3523. basic->bsf_size_sbs = 1 << 7;
  3524. /* Input domain check byte mask */
  3525. basic->check_byte_mask = sig_attrs->check_mask;
  3526. basic->raw_data_size = cpu_to_be32(data_size);
  3527. /* Memory domain */
  3528. switch (sig_attrs->mem.sig_type) {
  3529. case IB_SIG_TYPE_NONE:
  3530. break;
  3531. case IB_SIG_TYPE_T10_DIF:
  3532. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3533. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3534. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3535. break;
  3536. default:
  3537. return -EINVAL;
  3538. }
  3539. /* Wire domain */
  3540. switch (sig_attrs->wire.sig_type) {
  3541. case IB_SIG_TYPE_NONE:
  3542. break;
  3543. case IB_SIG_TYPE_T10_DIF:
  3544. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3545. mem->sig_type == wire->sig_type) {
  3546. /* Same block structure */
  3547. basic->bsf_size_sbs |= 1 << 4;
  3548. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3549. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3550. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3551. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3552. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3553. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3554. } else
  3555. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3556. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3557. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3558. break;
  3559. default:
  3560. return -EINVAL;
  3561. }
  3562. return 0;
  3563. }
  3564. static int set_sig_data_segment(const struct ib_sig_handover_wr *wr,
  3565. struct mlx5_ib_qp *qp, void **seg, int *size)
  3566. {
  3567. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3568. struct ib_mr *sig_mr = wr->sig_mr;
  3569. struct mlx5_bsf *bsf;
  3570. u32 data_len = wr->wr.sg_list->length;
  3571. u32 data_key = wr->wr.sg_list->lkey;
  3572. u64 data_va = wr->wr.sg_list->addr;
  3573. int ret;
  3574. int wqe_size;
  3575. if (!wr->prot ||
  3576. (data_key == wr->prot->lkey &&
  3577. data_va == wr->prot->addr &&
  3578. data_len == wr->prot->length)) {
  3579. /**
  3580. * Source domain doesn't contain signature information
  3581. * or data and protection are interleaved in memory.
  3582. * So need construct:
  3583. * ------------------
  3584. * | data_klm |
  3585. * ------------------
  3586. * | BSF |
  3587. * ------------------
  3588. **/
  3589. struct mlx5_klm *data_klm = *seg;
  3590. data_klm->bcount = cpu_to_be32(data_len);
  3591. data_klm->key = cpu_to_be32(data_key);
  3592. data_klm->va = cpu_to_be64(data_va);
  3593. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3594. } else {
  3595. /**
  3596. * Source domain contains signature information
  3597. * So need construct a strided block format:
  3598. * ---------------------------
  3599. * | stride_block_ctrl |
  3600. * ---------------------------
  3601. * | data_klm |
  3602. * ---------------------------
  3603. * | prot_klm |
  3604. * ---------------------------
  3605. * | BSF |
  3606. * ---------------------------
  3607. **/
  3608. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3609. struct mlx5_stride_block_entry *data_sentry;
  3610. struct mlx5_stride_block_entry *prot_sentry;
  3611. u32 prot_key = wr->prot->lkey;
  3612. u64 prot_va = wr->prot->addr;
  3613. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3614. int prot_size;
  3615. sblock_ctrl = *seg;
  3616. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3617. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3618. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3619. if (!prot_size) {
  3620. pr_err("Bad block size given: %u\n", block_size);
  3621. return -EINVAL;
  3622. }
  3623. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3624. prot_size);
  3625. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3626. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3627. sblock_ctrl->num_entries = cpu_to_be16(2);
  3628. data_sentry->bcount = cpu_to_be16(block_size);
  3629. data_sentry->key = cpu_to_be32(data_key);
  3630. data_sentry->va = cpu_to_be64(data_va);
  3631. data_sentry->stride = cpu_to_be16(block_size);
  3632. prot_sentry->bcount = cpu_to_be16(prot_size);
  3633. prot_sentry->key = cpu_to_be32(prot_key);
  3634. prot_sentry->va = cpu_to_be64(prot_va);
  3635. prot_sentry->stride = cpu_to_be16(prot_size);
  3636. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3637. sizeof(*prot_sentry), 64);
  3638. }
  3639. *seg += wqe_size;
  3640. *size += wqe_size / 16;
  3641. if (unlikely((*seg == qp->sq.qend)))
  3642. *seg = mlx5_get_send_wqe(qp, 0);
  3643. bsf = *seg;
  3644. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3645. if (ret)
  3646. return -EINVAL;
  3647. *seg += sizeof(*bsf);
  3648. *size += sizeof(*bsf) / 16;
  3649. if (unlikely((*seg == qp->sq.qend)))
  3650. *seg = mlx5_get_send_wqe(qp, 0);
  3651. return 0;
  3652. }
  3653. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3654. const struct ib_sig_handover_wr *wr, u32 size,
  3655. u32 length, u32 pdn)
  3656. {
  3657. struct ib_mr *sig_mr = wr->sig_mr;
  3658. u32 sig_key = sig_mr->rkey;
  3659. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3660. memset(seg, 0, sizeof(*seg));
  3661. seg->flags = get_umr_flags(wr->access_flags) |
  3662. MLX5_MKC_ACCESS_MODE_KLMS;
  3663. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3664. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3665. MLX5_MKEY_BSF_EN | pdn);
  3666. seg->len = cpu_to_be64(length);
  3667. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3668. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3669. }
  3670. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3671. u32 size)
  3672. {
  3673. memset(umr, 0, sizeof(*umr));
  3674. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3675. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3676. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3677. umr->mkey_mask = sig_mkey_mask();
  3678. }
  3679. static int set_sig_umr_wr(const struct ib_send_wr *send_wr,
  3680. struct mlx5_ib_qp *qp, void **seg, int *size)
  3681. {
  3682. const struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3683. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3684. u32 pdn = get_pd(qp)->pdn;
  3685. u32 xlt_size;
  3686. int region_len, ret;
  3687. if (unlikely(wr->wr.num_sge != 1) ||
  3688. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3689. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3690. unlikely(!sig_mr->sig->sig_status_checked))
  3691. return -EINVAL;
  3692. /* length of the protected region, data + protection */
  3693. region_len = wr->wr.sg_list->length;
  3694. if (wr->prot &&
  3695. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3696. wr->prot->addr != wr->wr.sg_list->addr ||
  3697. wr->prot->length != wr->wr.sg_list->length))
  3698. region_len += wr->prot->length;
  3699. /**
  3700. * KLM octoword size - if protection was provided
  3701. * then we use strided block format (3 octowords),
  3702. * else we use single KLM (1 octoword)
  3703. **/
  3704. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3705. set_sig_umr_segment(*seg, xlt_size);
  3706. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3707. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3708. if (unlikely((*seg == qp->sq.qend)))
  3709. *seg = mlx5_get_send_wqe(qp, 0);
  3710. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3711. *seg += sizeof(struct mlx5_mkey_seg);
  3712. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3713. if (unlikely((*seg == qp->sq.qend)))
  3714. *seg = mlx5_get_send_wqe(qp, 0);
  3715. ret = set_sig_data_segment(wr, qp, seg, size);
  3716. if (ret)
  3717. return ret;
  3718. sig_mr->sig->sig_status_checked = false;
  3719. return 0;
  3720. }
  3721. static int set_psv_wr(struct ib_sig_domain *domain,
  3722. u32 psv_idx, void **seg, int *size)
  3723. {
  3724. struct mlx5_seg_set_psv *psv_seg = *seg;
  3725. memset(psv_seg, 0, sizeof(*psv_seg));
  3726. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3727. switch (domain->sig_type) {
  3728. case IB_SIG_TYPE_NONE:
  3729. break;
  3730. case IB_SIG_TYPE_T10_DIF:
  3731. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3732. domain->sig.dif.app_tag);
  3733. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3734. break;
  3735. default:
  3736. pr_err("Bad signature type (%d) is given.\n",
  3737. domain->sig_type);
  3738. return -EINVAL;
  3739. }
  3740. *seg += sizeof(*psv_seg);
  3741. *size += sizeof(*psv_seg) / 16;
  3742. return 0;
  3743. }
  3744. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3745. const struct ib_reg_wr *wr,
  3746. void **seg, int *size)
  3747. {
  3748. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3749. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3750. int mr_list_size = mr->ndescs * mr->desc_size;
  3751. bool umr_inline = mr_list_size <= MLX5_IB_SQ_UMR_INLINE_THRESHOLD;
  3752. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3753. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3754. "Invalid IB_SEND_INLINE send flag\n");
  3755. return -EINVAL;
  3756. }
  3757. set_reg_umr_seg(*seg, mr, umr_inline);
  3758. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3759. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3760. if (unlikely((*seg == qp->sq.qend)))
  3761. *seg = mlx5_get_send_wqe(qp, 0);
  3762. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3763. *seg += sizeof(struct mlx5_mkey_seg);
  3764. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3765. if (unlikely((*seg == qp->sq.qend)))
  3766. *seg = mlx5_get_send_wqe(qp, 0);
  3767. if (umr_inline) {
  3768. set_reg_umr_inline_seg(*seg, qp, mr, mr_list_size);
  3769. *size += get_xlt_octo(mr_list_size);
  3770. } else {
  3771. set_reg_data_seg(*seg, mr, pd);
  3772. *seg += sizeof(struct mlx5_wqe_data_seg);
  3773. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3774. }
  3775. return 0;
  3776. }
  3777. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3778. {
  3779. set_linv_umr_seg(*seg);
  3780. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3781. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3782. if (unlikely((*seg == qp->sq.qend)))
  3783. *seg = mlx5_get_send_wqe(qp, 0);
  3784. set_linv_mkey_seg(*seg);
  3785. *seg += sizeof(struct mlx5_mkey_seg);
  3786. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3787. if (unlikely((*seg == qp->sq.qend)))
  3788. *seg = mlx5_get_send_wqe(qp, 0);
  3789. }
  3790. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3791. {
  3792. __be32 *p = NULL;
  3793. int tidx = idx;
  3794. int i, j;
  3795. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3796. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3797. if ((i & 0xf) == 0) {
  3798. void *buf = mlx5_get_send_wqe(qp, tidx);
  3799. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3800. p = buf;
  3801. j = 0;
  3802. }
  3803. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3804. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3805. be32_to_cpu(p[j + 3]));
  3806. }
  3807. }
  3808. static int __begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3809. struct mlx5_wqe_ctrl_seg **ctrl,
  3810. const struct ib_send_wr *wr, unsigned *idx,
  3811. int *size, int nreq, bool send_signaled, bool solicited)
  3812. {
  3813. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3814. return -ENOMEM;
  3815. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3816. *seg = mlx5_get_send_wqe(qp, *idx);
  3817. *ctrl = *seg;
  3818. *(uint32_t *)(*seg + 8) = 0;
  3819. (*ctrl)->imm = send_ieth(wr);
  3820. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3821. (send_signaled ? MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3822. (solicited ? MLX5_WQE_CTRL_SOLICITED : 0);
  3823. *seg += sizeof(**ctrl);
  3824. *size = sizeof(**ctrl) / 16;
  3825. return 0;
  3826. }
  3827. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3828. struct mlx5_wqe_ctrl_seg **ctrl,
  3829. const struct ib_send_wr *wr, unsigned *idx,
  3830. int *size, int nreq)
  3831. {
  3832. return __begin_wqe(qp, seg, ctrl, wr, idx, size, nreq,
  3833. wr->send_flags & IB_SEND_SIGNALED,
  3834. wr->send_flags & IB_SEND_SOLICITED);
  3835. }
  3836. static void finish_wqe(struct mlx5_ib_qp *qp,
  3837. struct mlx5_wqe_ctrl_seg *ctrl,
  3838. u8 size, unsigned idx, u64 wr_id,
  3839. int nreq, u8 fence, u32 mlx5_opcode)
  3840. {
  3841. u8 opmod = 0;
  3842. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3843. mlx5_opcode | ((u32)opmod << 24));
  3844. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3845. ctrl->fm_ce_se |= fence;
  3846. if (unlikely(qp->wq_sig))
  3847. ctrl->signature = wq_sig(ctrl);
  3848. qp->sq.wrid[idx] = wr_id;
  3849. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3850. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3851. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3852. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3853. }
  3854. static int _mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  3855. const struct ib_send_wr **bad_wr, bool drain)
  3856. {
  3857. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3858. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3859. struct mlx5_core_dev *mdev = dev->mdev;
  3860. struct mlx5_ib_qp *qp;
  3861. struct mlx5_ib_mr *mr;
  3862. struct mlx5_wqe_data_seg *dpseg;
  3863. struct mlx5_wqe_xrc_seg *xrc;
  3864. struct mlx5_bf *bf;
  3865. int uninitialized_var(size);
  3866. void *qend;
  3867. unsigned long flags;
  3868. unsigned idx;
  3869. int err = 0;
  3870. int num_sge;
  3871. void *seg;
  3872. int nreq;
  3873. int i;
  3874. u8 next_fence = 0;
  3875. u8 fence;
  3876. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  3877. !drain)) {
  3878. *bad_wr = wr;
  3879. return -EIO;
  3880. }
  3881. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3882. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3883. qp = to_mqp(ibqp);
  3884. bf = &qp->bf;
  3885. qend = qp->sq.qend;
  3886. spin_lock_irqsave(&qp->sq.lock, flags);
  3887. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3888. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3889. mlx5_ib_warn(dev, "\n");
  3890. err = -EINVAL;
  3891. *bad_wr = wr;
  3892. goto out;
  3893. }
  3894. num_sge = wr->num_sge;
  3895. if (unlikely(num_sge > qp->sq.max_gs)) {
  3896. mlx5_ib_warn(dev, "\n");
  3897. err = -EINVAL;
  3898. *bad_wr = wr;
  3899. goto out;
  3900. }
  3901. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3902. if (err) {
  3903. mlx5_ib_warn(dev, "\n");
  3904. err = -ENOMEM;
  3905. *bad_wr = wr;
  3906. goto out;
  3907. }
  3908. if (wr->opcode == IB_WR_LOCAL_INV ||
  3909. wr->opcode == IB_WR_REG_MR) {
  3910. fence = dev->umr_fence;
  3911. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3912. } else if (wr->send_flags & IB_SEND_FENCE) {
  3913. if (qp->next_fence)
  3914. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3915. else
  3916. fence = MLX5_FENCE_MODE_FENCE;
  3917. } else {
  3918. fence = qp->next_fence;
  3919. }
  3920. switch (ibqp->qp_type) {
  3921. case IB_QPT_XRC_INI:
  3922. xrc = seg;
  3923. seg += sizeof(*xrc);
  3924. size += sizeof(*xrc) / 16;
  3925. /* fall through */
  3926. case IB_QPT_RC:
  3927. switch (wr->opcode) {
  3928. case IB_WR_RDMA_READ:
  3929. case IB_WR_RDMA_WRITE:
  3930. case IB_WR_RDMA_WRITE_WITH_IMM:
  3931. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3932. rdma_wr(wr)->rkey);
  3933. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3934. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3935. break;
  3936. case IB_WR_ATOMIC_CMP_AND_SWP:
  3937. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3938. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3939. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3940. err = -ENOSYS;
  3941. *bad_wr = wr;
  3942. goto out;
  3943. case IB_WR_LOCAL_INV:
  3944. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3945. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3946. set_linv_wr(qp, &seg, &size);
  3947. num_sge = 0;
  3948. break;
  3949. case IB_WR_REG_MR:
  3950. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3951. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3952. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3953. if (err) {
  3954. *bad_wr = wr;
  3955. goto out;
  3956. }
  3957. num_sge = 0;
  3958. break;
  3959. case IB_WR_REG_SIG_MR:
  3960. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3961. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3962. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3963. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3964. if (err) {
  3965. mlx5_ib_warn(dev, "\n");
  3966. *bad_wr = wr;
  3967. goto out;
  3968. }
  3969. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3970. fence, MLX5_OPCODE_UMR);
  3971. /*
  3972. * SET_PSV WQEs are not signaled and solicited
  3973. * on error
  3974. */
  3975. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  3976. &size, nreq, false, true);
  3977. if (err) {
  3978. mlx5_ib_warn(dev, "\n");
  3979. err = -ENOMEM;
  3980. *bad_wr = wr;
  3981. goto out;
  3982. }
  3983. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3984. mr->sig->psv_memory.psv_idx, &seg,
  3985. &size);
  3986. if (err) {
  3987. mlx5_ib_warn(dev, "\n");
  3988. *bad_wr = wr;
  3989. goto out;
  3990. }
  3991. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3992. fence, MLX5_OPCODE_SET_PSV);
  3993. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  3994. &size, nreq, false, true);
  3995. if (err) {
  3996. mlx5_ib_warn(dev, "\n");
  3997. err = -ENOMEM;
  3998. *bad_wr = wr;
  3999. goto out;
  4000. }
  4001. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  4002. mr->sig->psv_wire.psv_idx, &seg,
  4003. &size);
  4004. if (err) {
  4005. mlx5_ib_warn(dev, "\n");
  4006. *bad_wr = wr;
  4007. goto out;
  4008. }
  4009. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  4010. fence, MLX5_OPCODE_SET_PSV);
  4011. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  4012. num_sge = 0;
  4013. goto skip_psv;
  4014. default:
  4015. break;
  4016. }
  4017. break;
  4018. case IB_QPT_UC:
  4019. switch (wr->opcode) {
  4020. case IB_WR_RDMA_WRITE:
  4021. case IB_WR_RDMA_WRITE_WITH_IMM:
  4022. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  4023. rdma_wr(wr)->rkey);
  4024. seg += sizeof(struct mlx5_wqe_raddr_seg);
  4025. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  4026. break;
  4027. default:
  4028. break;
  4029. }
  4030. break;
  4031. case IB_QPT_SMI:
  4032. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  4033. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  4034. err = -EPERM;
  4035. *bad_wr = wr;
  4036. goto out;
  4037. }
  4038. /* fall through */
  4039. case MLX5_IB_QPT_HW_GSI:
  4040. set_datagram_seg(seg, wr);
  4041. seg += sizeof(struct mlx5_wqe_datagram_seg);
  4042. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  4043. if (unlikely((seg == qend)))
  4044. seg = mlx5_get_send_wqe(qp, 0);
  4045. break;
  4046. case IB_QPT_UD:
  4047. set_datagram_seg(seg, wr);
  4048. seg += sizeof(struct mlx5_wqe_datagram_seg);
  4049. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  4050. if (unlikely((seg == qend)))
  4051. seg = mlx5_get_send_wqe(qp, 0);
  4052. /* handle qp that supports ud offload */
  4053. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  4054. struct mlx5_wqe_eth_pad *pad;
  4055. pad = seg;
  4056. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  4057. seg += sizeof(struct mlx5_wqe_eth_pad);
  4058. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  4059. seg = set_eth_seg(seg, wr, qend, qp, &size);
  4060. if (unlikely((seg == qend)))
  4061. seg = mlx5_get_send_wqe(qp, 0);
  4062. }
  4063. break;
  4064. case MLX5_IB_QPT_REG_UMR:
  4065. if (wr->opcode != MLX5_IB_WR_UMR) {
  4066. err = -EINVAL;
  4067. mlx5_ib_warn(dev, "bad opcode\n");
  4068. goto out;
  4069. }
  4070. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  4071. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  4072. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  4073. if (unlikely(err))
  4074. goto out;
  4075. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  4076. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  4077. if (unlikely((seg == qend)))
  4078. seg = mlx5_get_send_wqe(qp, 0);
  4079. set_reg_mkey_segment(seg, wr);
  4080. seg += sizeof(struct mlx5_mkey_seg);
  4081. size += sizeof(struct mlx5_mkey_seg) / 16;
  4082. if (unlikely((seg == qend)))
  4083. seg = mlx5_get_send_wqe(qp, 0);
  4084. break;
  4085. default:
  4086. break;
  4087. }
  4088. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  4089. int uninitialized_var(sz);
  4090. err = set_data_inl_seg(qp, wr, seg, &sz);
  4091. if (unlikely(err)) {
  4092. mlx5_ib_warn(dev, "\n");
  4093. *bad_wr = wr;
  4094. goto out;
  4095. }
  4096. size += sz;
  4097. } else {
  4098. dpseg = seg;
  4099. for (i = 0; i < num_sge; i++) {
  4100. if (unlikely(dpseg == qend)) {
  4101. seg = mlx5_get_send_wqe(qp, 0);
  4102. dpseg = seg;
  4103. }
  4104. if (likely(wr->sg_list[i].length)) {
  4105. set_data_ptr_seg(dpseg, wr->sg_list + i);
  4106. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  4107. dpseg++;
  4108. }
  4109. }
  4110. }
  4111. qp->next_fence = next_fence;
  4112. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  4113. mlx5_ib_opcode[wr->opcode]);
  4114. skip_psv:
  4115. if (0)
  4116. dump_wqe(qp, idx, size);
  4117. }
  4118. out:
  4119. if (likely(nreq)) {
  4120. qp->sq.head += nreq;
  4121. /* Make sure that descriptors are written before
  4122. * updating doorbell record and ringing the doorbell
  4123. */
  4124. wmb();
  4125. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  4126. /* Make sure doorbell record is visible to the HCA before
  4127. * we hit doorbell */
  4128. wmb();
  4129. /* currently we support only regular doorbells */
  4130. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  4131. /* Make sure doorbells don't leak out of SQ spinlock
  4132. * and reach the HCA out of order.
  4133. */
  4134. mmiowb();
  4135. bf->offset ^= bf->buf_size;
  4136. }
  4137. spin_unlock_irqrestore(&qp->sq.lock, flags);
  4138. return err;
  4139. }
  4140. int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  4141. const struct ib_send_wr **bad_wr)
  4142. {
  4143. return _mlx5_ib_post_send(ibqp, wr, bad_wr, false);
  4144. }
  4145. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  4146. {
  4147. sig->signature = calc_sig(sig, size);
  4148. }
  4149. static int _mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4150. const struct ib_recv_wr **bad_wr, bool drain)
  4151. {
  4152. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4153. struct mlx5_wqe_data_seg *scat;
  4154. struct mlx5_rwqe_sig *sig;
  4155. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4156. struct mlx5_core_dev *mdev = dev->mdev;
  4157. unsigned long flags;
  4158. int err = 0;
  4159. int nreq;
  4160. int ind;
  4161. int i;
  4162. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  4163. !drain)) {
  4164. *bad_wr = wr;
  4165. return -EIO;
  4166. }
  4167. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4168. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  4169. spin_lock_irqsave(&qp->rq.lock, flags);
  4170. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  4171. for (nreq = 0; wr; nreq++, wr = wr->next) {
  4172. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  4173. err = -ENOMEM;
  4174. *bad_wr = wr;
  4175. goto out;
  4176. }
  4177. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  4178. err = -EINVAL;
  4179. *bad_wr = wr;
  4180. goto out;
  4181. }
  4182. scat = get_recv_wqe(qp, ind);
  4183. if (qp->wq_sig)
  4184. scat++;
  4185. for (i = 0; i < wr->num_sge; i++)
  4186. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4187. if (i < qp->rq.max_gs) {
  4188. scat[i].byte_count = 0;
  4189. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4190. scat[i].addr = 0;
  4191. }
  4192. if (qp->wq_sig) {
  4193. sig = (struct mlx5_rwqe_sig *)scat;
  4194. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4195. }
  4196. qp->rq.wrid[ind] = wr->wr_id;
  4197. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4198. }
  4199. out:
  4200. if (likely(nreq)) {
  4201. qp->rq.head += nreq;
  4202. /* Make sure that descriptors are written before
  4203. * doorbell record.
  4204. */
  4205. wmb();
  4206. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4207. }
  4208. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4209. return err;
  4210. }
  4211. int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4212. const struct ib_recv_wr **bad_wr)
  4213. {
  4214. return _mlx5_ib_post_recv(ibqp, wr, bad_wr, false);
  4215. }
  4216. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4217. {
  4218. switch (mlx5_state) {
  4219. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4220. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4221. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4222. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4223. case MLX5_QP_STATE_SQ_DRAINING:
  4224. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4225. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4226. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4227. default: return -1;
  4228. }
  4229. }
  4230. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4231. {
  4232. switch (mlx5_mig_state) {
  4233. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4234. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4235. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4236. default: return -1;
  4237. }
  4238. }
  4239. static int to_ib_qp_access_flags(int mlx5_flags)
  4240. {
  4241. int ib_flags = 0;
  4242. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4243. ib_flags |= IB_ACCESS_REMOTE_READ;
  4244. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4245. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4246. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4247. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4248. return ib_flags;
  4249. }
  4250. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4251. struct rdma_ah_attr *ah_attr,
  4252. struct mlx5_qp_path *path)
  4253. {
  4254. memset(ah_attr, 0, sizeof(*ah_attr));
  4255. if (!path->port || path->port > ibdev->num_ports)
  4256. return;
  4257. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4258. rdma_ah_set_port_num(ah_attr, path->port);
  4259. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4260. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4261. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4262. rdma_ah_set_static_rate(ah_attr,
  4263. path->static_rate ? path->static_rate - 5 : 0);
  4264. if (path->grh_mlid & (1 << 7)) {
  4265. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4266. rdma_ah_set_grh(ah_attr, NULL,
  4267. tc_fl & 0xfffff,
  4268. path->mgid_index,
  4269. path->hop_limit,
  4270. (tc_fl >> 20) & 0xff);
  4271. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4272. }
  4273. }
  4274. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4275. struct mlx5_ib_sq *sq,
  4276. u8 *sq_state)
  4277. {
  4278. int err;
  4279. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4280. if (err)
  4281. goto out;
  4282. sq->state = *sq_state;
  4283. out:
  4284. return err;
  4285. }
  4286. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4287. struct mlx5_ib_rq *rq,
  4288. u8 *rq_state)
  4289. {
  4290. void *out;
  4291. void *rqc;
  4292. int inlen;
  4293. int err;
  4294. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4295. out = kvzalloc(inlen, GFP_KERNEL);
  4296. if (!out)
  4297. return -ENOMEM;
  4298. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4299. if (err)
  4300. goto out;
  4301. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4302. *rq_state = MLX5_GET(rqc, rqc, state);
  4303. rq->state = *rq_state;
  4304. out:
  4305. kvfree(out);
  4306. return err;
  4307. }
  4308. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4309. struct mlx5_ib_qp *qp, u8 *qp_state)
  4310. {
  4311. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4312. [MLX5_RQC_STATE_RST] = {
  4313. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4314. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4315. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4316. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4317. },
  4318. [MLX5_RQC_STATE_RDY] = {
  4319. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4320. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4321. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4322. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4323. },
  4324. [MLX5_RQC_STATE_ERR] = {
  4325. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4326. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4327. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4328. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4329. },
  4330. [MLX5_RQ_STATE_NA] = {
  4331. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4332. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4333. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4334. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4335. },
  4336. };
  4337. *qp_state = sqrq_trans[rq_state][sq_state];
  4338. if (*qp_state == MLX5_QP_STATE_BAD) {
  4339. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4340. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4341. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4342. return -EINVAL;
  4343. }
  4344. if (*qp_state == MLX5_QP_STATE)
  4345. *qp_state = qp->state;
  4346. return 0;
  4347. }
  4348. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4349. struct mlx5_ib_qp *qp,
  4350. u8 *raw_packet_qp_state)
  4351. {
  4352. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4353. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4354. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4355. int err;
  4356. u8 sq_state = MLX5_SQ_STATE_NA;
  4357. u8 rq_state = MLX5_RQ_STATE_NA;
  4358. if (qp->sq.wqe_cnt) {
  4359. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4360. if (err)
  4361. return err;
  4362. }
  4363. if (qp->rq.wqe_cnt) {
  4364. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4365. if (err)
  4366. return err;
  4367. }
  4368. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4369. raw_packet_qp_state);
  4370. }
  4371. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4372. struct ib_qp_attr *qp_attr)
  4373. {
  4374. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4375. struct mlx5_qp_context *context;
  4376. int mlx5_state;
  4377. u32 *outb;
  4378. int err = 0;
  4379. outb = kzalloc(outlen, GFP_KERNEL);
  4380. if (!outb)
  4381. return -ENOMEM;
  4382. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4383. outlen);
  4384. if (err)
  4385. goto out;
  4386. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4387. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4388. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4389. qp->state = to_ib_qp_state(mlx5_state);
  4390. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4391. qp_attr->path_mig_state =
  4392. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4393. qp_attr->qkey = be32_to_cpu(context->qkey);
  4394. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4395. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4396. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4397. qp_attr->qp_access_flags =
  4398. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4399. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4400. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4401. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4402. qp_attr->alt_pkey_index =
  4403. be16_to_cpu(context->alt_path.pkey_index);
  4404. qp_attr->alt_port_num =
  4405. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4406. }
  4407. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4408. qp_attr->port_num = context->pri_path.port;
  4409. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4410. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4411. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4412. qp_attr->max_dest_rd_atomic =
  4413. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4414. qp_attr->min_rnr_timer =
  4415. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4416. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4417. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4418. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4419. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4420. out:
  4421. kfree(outb);
  4422. return err;
  4423. }
  4424. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4425. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4426. struct ib_qp_init_attr *qp_init_attr)
  4427. {
  4428. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4429. u32 *out;
  4430. u32 access_flags = 0;
  4431. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4432. void *dctc;
  4433. int err;
  4434. int supported_mask = IB_QP_STATE |
  4435. IB_QP_ACCESS_FLAGS |
  4436. IB_QP_PORT |
  4437. IB_QP_MIN_RNR_TIMER |
  4438. IB_QP_AV |
  4439. IB_QP_PATH_MTU |
  4440. IB_QP_PKEY_INDEX;
  4441. if (qp_attr_mask & ~supported_mask)
  4442. return -EINVAL;
  4443. if (mqp->state != IB_QPS_RTR)
  4444. return -EINVAL;
  4445. out = kzalloc(outlen, GFP_KERNEL);
  4446. if (!out)
  4447. return -ENOMEM;
  4448. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4449. if (err)
  4450. goto out;
  4451. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4452. if (qp_attr_mask & IB_QP_STATE)
  4453. qp_attr->qp_state = IB_QPS_RTR;
  4454. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4455. if (MLX5_GET(dctc, dctc, rre))
  4456. access_flags |= IB_ACCESS_REMOTE_READ;
  4457. if (MLX5_GET(dctc, dctc, rwe))
  4458. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4459. if (MLX5_GET(dctc, dctc, rae))
  4460. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4461. qp_attr->qp_access_flags = access_flags;
  4462. }
  4463. if (qp_attr_mask & IB_QP_PORT)
  4464. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4465. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4466. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4467. if (qp_attr_mask & IB_QP_AV) {
  4468. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4469. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4470. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4471. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4472. }
  4473. if (qp_attr_mask & IB_QP_PATH_MTU)
  4474. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4475. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4476. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4477. out:
  4478. kfree(out);
  4479. return err;
  4480. }
  4481. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4482. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4483. {
  4484. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4485. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4486. int err = 0;
  4487. u8 raw_packet_qp_state;
  4488. if (ibqp->rwq_ind_tbl)
  4489. return -ENOSYS;
  4490. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4491. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4492. qp_init_attr);
  4493. /* Not all of output fields are applicable, make sure to zero them */
  4494. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4495. memset(qp_attr, 0, sizeof(*qp_attr));
  4496. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4497. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4498. qp_attr_mask, qp_init_attr);
  4499. mutex_lock(&qp->mutex);
  4500. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4501. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4502. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4503. if (err)
  4504. goto out;
  4505. qp->state = raw_packet_qp_state;
  4506. qp_attr->port_num = 1;
  4507. } else {
  4508. err = query_qp_attr(dev, qp, qp_attr);
  4509. if (err)
  4510. goto out;
  4511. }
  4512. qp_attr->qp_state = qp->state;
  4513. qp_attr->cur_qp_state = qp_attr->qp_state;
  4514. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4515. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4516. if (!ibqp->uobject) {
  4517. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4518. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4519. qp_init_attr->qp_context = ibqp->qp_context;
  4520. } else {
  4521. qp_attr->cap.max_send_wr = 0;
  4522. qp_attr->cap.max_send_sge = 0;
  4523. }
  4524. qp_init_attr->qp_type = ibqp->qp_type;
  4525. qp_init_attr->recv_cq = ibqp->recv_cq;
  4526. qp_init_attr->send_cq = ibqp->send_cq;
  4527. qp_init_attr->srq = ibqp->srq;
  4528. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4529. qp_init_attr->cap = qp_attr->cap;
  4530. qp_init_attr->create_flags = 0;
  4531. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4532. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4533. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4534. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4535. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4536. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4537. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4538. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4539. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4540. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4541. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4542. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4543. out:
  4544. mutex_unlock(&qp->mutex);
  4545. return err;
  4546. }
  4547. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4548. struct ib_ucontext *context,
  4549. struct ib_udata *udata)
  4550. {
  4551. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4552. struct mlx5_ib_xrcd *xrcd;
  4553. int err;
  4554. u16 uid;
  4555. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4556. return ERR_PTR(-ENOSYS);
  4557. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4558. if (!xrcd)
  4559. return ERR_PTR(-ENOMEM);
  4560. uid = context ? to_mucontext(context)->devx_uid : 0;
  4561. err = mlx5_cmd_xrcd_alloc(dev->mdev, &xrcd->xrcdn, uid);
  4562. if (err) {
  4563. kfree(xrcd);
  4564. return ERR_PTR(-ENOMEM);
  4565. }
  4566. xrcd->uid = uid;
  4567. return &xrcd->ibxrcd;
  4568. }
  4569. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4570. {
  4571. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4572. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4573. u16 uid = to_mxrcd(xrcd)->uid;
  4574. int err;
  4575. err = mlx5_cmd_xrcd_dealloc(dev->mdev, xrcdn, uid);
  4576. if (err)
  4577. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4578. kfree(xrcd);
  4579. return 0;
  4580. }
  4581. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4582. {
  4583. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4584. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4585. struct ib_event event;
  4586. if (rwq->ibwq.event_handler) {
  4587. event.device = rwq->ibwq.device;
  4588. event.element.wq = &rwq->ibwq;
  4589. switch (type) {
  4590. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4591. event.event = IB_EVENT_WQ_FATAL;
  4592. break;
  4593. default:
  4594. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4595. return;
  4596. }
  4597. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4598. }
  4599. }
  4600. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4601. {
  4602. int err = 0;
  4603. mutex_lock(&dev->delay_drop.lock);
  4604. if (dev->delay_drop.activate)
  4605. goto out;
  4606. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4607. if (err)
  4608. goto out;
  4609. dev->delay_drop.activate = true;
  4610. out:
  4611. mutex_unlock(&dev->delay_drop.lock);
  4612. if (!err)
  4613. atomic_inc(&dev->delay_drop.rqs_cnt);
  4614. return err;
  4615. }
  4616. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4617. struct ib_wq_init_attr *init_attr)
  4618. {
  4619. struct mlx5_ib_dev *dev;
  4620. int has_net_offloads;
  4621. __be64 *rq_pas0;
  4622. void *in;
  4623. void *rqc;
  4624. void *wq;
  4625. int inlen;
  4626. int err;
  4627. dev = to_mdev(pd->device);
  4628. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4629. in = kvzalloc(inlen, GFP_KERNEL);
  4630. if (!in)
  4631. return -ENOMEM;
  4632. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  4633. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4634. MLX5_SET(rqc, rqc, mem_rq_type,
  4635. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4636. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4637. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4638. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4639. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4640. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4641. MLX5_SET(wq, wq, wq_type,
  4642. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4643. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4644. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4645. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4646. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4647. err = -EOPNOTSUPP;
  4648. goto out;
  4649. } else {
  4650. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4651. }
  4652. }
  4653. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4654. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4655. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4656. MLX5_SET(wq, wq, log_wqe_stride_size,
  4657. rwq->single_stride_log_num_of_bytes -
  4658. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4659. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4660. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4661. }
  4662. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4663. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4664. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4665. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4666. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4667. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4668. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4669. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4670. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4671. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4672. err = -EOPNOTSUPP;
  4673. goto out;
  4674. }
  4675. } else {
  4676. MLX5_SET(rqc, rqc, vsd, 1);
  4677. }
  4678. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4679. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4680. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4681. err = -EOPNOTSUPP;
  4682. goto out;
  4683. }
  4684. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4685. }
  4686. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4687. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4688. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4689. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4690. err = -EOPNOTSUPP;
  4691. goto out;
  4692. }
  4693. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4694. }
  4695. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4696. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4697. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4698. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4699. err = set_delay_drop(dev);
  4700. if (err) {
  4701. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4702. err);
  4703. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4704. } else {
  4705. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4706. }
  4707. }
  4708. out:
  4709. kvfree(in);
  4710. return err;
  4711. }
  4712. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4713. struct ib_wq_init_attr *wq_init_attr,
  4714. struct mlx5_ib_create_wq *ucmd,
  4715. struct mlx5_ib_rwq *rwq)
  4716. {
  4717. /* Sanity check RQ size before proceeding */
  4718. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4719. return -EINVAL;
  4720. if (!ucmd->rq_wqe_count)
  4721. return -EINVAL;
  4722. rwq->wqe_count = ucmd->rq_wqe_count;
  4723. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4724. if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size))
  4725. return -EINVAL;
  4726. rwq->log_rq_stride = rwq->wqe_shift;
  4727. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4728. return 0;
  4729. }
  4730. static int prepare_user_rq(struct ib_pd *pd,
  4731. struct ib_wq_init_attr *init_attr,
  4732. struct ib_udata *udata,
  4733. struct mlx5_ib_rwq *rwq)
  4734. {
  4735. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4736. struct mlx5_ib_create_wq ucmd = {};
  4737. int err;
  4738. size_t required_cmd_sz;
  4739. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4740. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4741. if (udata->inlen < required_cmd_sz) {
  4742. mlx5_ib_dbg(dev, "invalid inlen\n");
  4743. return -EINVAL;
  4744. }
  4745. if (udata->inlen > sizeof(ucmd) &&
  4746. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4747. udata->inlen - sizeof(ucmd))) {
  4748. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4749. return -EOPNOTSUPP;
  4750. }
  4751. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4752. mlx5_ib_dbg(dev, "copy failed\n");
  4753. return -EFAULT;
  4754. }
  4755. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4756. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4757. return -EOPNOTSUPP;
  4758. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4759. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4760. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4761. return -EOPNOTSUPP;
  4762. }
  4763. if ((ucmd.single_stride_log_num_of_bytes <
  4764. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4765. (ucmd.single_stride_log_num_of_bytes >
  4766. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4767. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4768. ucmd.single_stride_log_num_of_bytes,
  4769. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4770. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4771. return -EINVAL;
  4772. }
  4773. if ((ucmd.single_wqe_log_num_of_strides >
  4774. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4775. (ucmd.single_wqe_log_num_of_strides <
  4776. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4777. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4778. ucmd.single_wqe_log_num_of_strides,
  4779. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4780. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4781. return -EINVAL;
  4782. }
  4783. rwq->single_stride_log_num_of_bytes =
  4784. ucmd.single_stride_log_num_of_bytes;
  4785. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4786. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4787. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4788. }
  4789. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4790. if (err) {
  4791. mlx5_ib_dbg(dev, "err %d\n", err);
  4792. return err;
  4793. }
  4794. err = create_user_rq(dev, pd, rwq, &ucmd);
  4795. if (err) {
  4796. mlx5_ib_dbg(dev, "err %d\n", err);
  4797. return err;
  4798. }
  4799. rwq->user_index = ucmd.user_index;
  4800. return 0;
  4801. }
  4802. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4803. struct ib_wq_init_attr *init_attr,
  4804. struct ib_udata *udata)
  4805. {
  4806. struct mlx5_ib_dev *dev;
  4807. struct mlx5_ib_rwq *rwq;
  4808. struct mlx5_ib_create_wq_resp resp = {};
  4809. size_t min_resp_len;
  4810. int err;
  4811. if (!udata)
  4812. return ERR_PTR(-ENOSYS);
  4813. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4814. if (udata->outlen && udata->outlen < min_resp_len)
  4815. return ERR_PTR(-EINVAL);
  4816. dev = to_mdev(pd->device);
  4817. switch (init_attr->wq_type) {
  4818. case IB_WQT_RQ:
  4819. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4820. if (!rwq)
  4821. return ERR_PTR(-ENOMEM);
  4822. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4823. if (err)
  4824. goto err;
  4825. err = create_rq(rwq, pd, init_attr);
  4826. if (err)
  4827. goto err_user_rq;
  4828. break;
  4829. default:
  4830. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4831. init_attr->wq_type);
  4832. return ERR_PTR(-EINVAL);
  4833. }
  4834. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4835. rwq->ibwq.state = IB_WQS_RESET;
  4836. if (udata->outlen) {
  4837. resp.response_length = offsetof(typeof(resp), response_length) +
  4838. sizeof(resp.response_length);
  4839. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4840. if (err)
  4841. goto err_copy;
  4842. }
  4843. rwq->core_qp.event = mlx5_ib_wq_event;
  4844. rwq->ibwq.event_handler = init_attr->event_handler;
  4845. return &rwq->ibwq;
  4846. err_copy:
  4847. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4848. err_user_rq:
  4849. destroy_user_rq(dev, pd, rwq);
  4850. err:
  4851. kfree(rwq);
  4852. return ERR_PTR(err);
  4853. }
  4854. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4855. {
  4856. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4857. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4858. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4859. destroy_user_rq(dev, wq->pd, rwq);
  4860. kfree(rwq);
  4861. return 0;
  4862. }
  4863. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4864. struct ib_rwq_ind_table_init_attr *init_attr,
  4865. struct ib_udata *udata)
  4866. {
  4867. struct mlx5_ib_dev *dev = to_mdev(device);
  4868. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4869. int sz = 1 << init_attr->log_ind_tbl_size;
  4870. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4871. size_t min_resp_len;
  4872. int inlen;
  4873. int err;
  4874. int i;
  4875. u32 *in;
  4876. void *rqtc;
  4877. if (udata->inlen > 0 &&
  4878. !ib_is_udata_cleared(udata, 0,
  4879. udata->inlen))
  4880. return ERR_PTR(-EOPNOTSUPP);
  4881. if (init_attr->log_ind_tbl_size >
  4882. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4883. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4884. init_attr->log_ind_tbl_size,
  4885. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4886. return ERR_PTR(-EINVAL);
  4887. }
  4888. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4889. if (udata->outlen && udata->outlen < min_resp_len)
  4890. return ERR_PTR(-EINVAL);
  4891. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4892. if (!rwq_ind_tbl)
  4893. return ERR_PTR(-ENOMEM);
  4894. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4895. in = kvzalloc(inlen, GFP_KERNEL);
  4896. if (!in) {
  4897. err = -ENOMEM;
  4898. goto err;
  4899. }
  4900. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4901. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4902. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4903. for (i = 0; i < sz; i++)
  4904. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4905. rwq_ind_tbl->uid = to_mpd(init_attr->ind_tbl[0]->pd)->uid;
  4906. MLX5_SET(create_rqt_in, in, uid, rwq_ind_tbl->uid);
  4907. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4908. kvfree(in);
  4909. if (err)
  4910. goto err;
  4911. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4912. if (udata->outlen) {
  4913. resp.response_length = offsetof(typeof(resp), response_length) +
  4914. sizeof(resp.response_length);
  4915. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4916. if (err)
  4917. goto err_copy;
  4918. }
  4919. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4920. err_copy:
  4921. mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4922. err:
  4923. kfree(rwq_ind_tbl);
  4924. return ERR_PTR(err);
  4925. }
  4926. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4927. {
  4928. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4929. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4930. mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4931. kfree(rwq_ind_tbl);
  4932. return 0;
  4933. }
  4934. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4935. u32 wq_attr_mask, struct ib_udata *udata)
  4936. {
  4937. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4938. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4939. struct mlx5_ib_modify_wq ucmd = {};
  4940. size_t required_cmd_sz;
  4941. int curr_wq_state;
  4942. int wq_state;
  4943. int inlen;
  4944. int err;
  4945. void *rqc;
  4946. void *in;
  4947. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4948. if (udata->inlen < required_cmd_sz)
  4949. return -EINVAL;
  4950. if (udata->inlen > sizeof(ucmd) &&
  4951. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4952. udata->inlen - sizeof(ucmd)))
  4953. return -EOPNOTSUPP;
  4954. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4955. return -EFAULT;
  4956. if (ucmd.comp_mask || ucmd.reserved)
  4957. return -EOPNOTSUPP;
  4958. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4959. in = kvzalloc(inlen, GFP_KERNEL);
  4960. if (!in)
  4961. return -ENOMEM;
  4962. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4963. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4964. wq_attr->curr_wq_state : wq->state;
  4965. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4966. wq_attr->wq_state : curr_wq_state;
  4967. if (curr_wq_state == IB_WQS_ERR)
  4968. curr_wq_state = MLX5_RQC_STATE_ERR;
  4969. if (wq_state == IB_WQS_ERR)
  4970. wq_state = MLX5_RQC_STATE_ERR;
  4971. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4972. MLX5_SET(modify_rq_in, in, uid, to_mpd(wq->pd)->uid);
  4973. MLX5_SET(rqc, rqc, state, wq_state);
  4974. if (wq_attr_mask & IB_WQ_FLAGS) {
  4975. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4976. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4977. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4978. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4979. "supported\n");
  4980. err = -EOPNOTSUPP;
  4981. goto out;
  4982. }
  4983. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4984. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4985. MLX5_SET(rqc, rqc, vsd,
  4986. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4987. }
  4988. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4989. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4990. err = -EOPNOTSUPP;
  4991. goto out;
  4992. }
  4993. }
  4994. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4995. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4996. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4997. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4998. MLX5_SET(rqc, rqc, counter_set_id,
  4999. dev->port->cnts.set_id);
  5000. } else
  5001. dev_info_once(
  5002. &dev->ib_dev.dev,
  5003. "Receive WQ counters are not supported on current FW\n");
  5004. }
  5005. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  5006. if (!err)
  5007. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  5008. out:
  5009. kvfree(in);
  5010. return err;
  5011. }
  5012. struct mlx5_ib_drain_cqe {
  5013. struct ib_cqe cqe;
  5014. struct completion done;
  5015. };
  5016. static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
  5017. {
  5018. struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
  5019. struct mlx5_ib_drain_cqe,
  5020. cqe);
  5021. complete(&cqe->done);
  5022. }
  5023. /* This function returns only once the drained WR was completed */
  5024. static void handle_drain_completion(struct ib_cq *cq,
  5025. struct mlx5_ib_drain_cqe *sdrain,
  5026. struct mlx5_ib_dev *dev)
  5027. {
  5028. struct mlx5_core_dev *mdev = dev->mdev;
  5029. if (cq->poll_ctx == IB_POLL_DIRECT) {
  5030. while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
  5031. ib_process_cq_direct(cq, -1);
  5032. return;
  5033. }
  5034. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5035. struct mlx5_ib_cq *mcq = to_mcq(cq);
  5036. bool triggered = false;
  5037. unsigned long flags;
  5038. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  5039. /* Make sure that the CQ handler won't run if wasn't run yet */
  5040. if (!mcq->mcq.reset_notify_added)
  5041. mcq->mcq.reset_notify_added = 1;
  5042. else
  5043. triggered = true;
  5044. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  5045. if (triggered) {
  5046. /* Wait for any scheduled/running task to be ended */
  5047. switch (cq->poll_ctx) {
  5048. case IB_POLL_SOFTIRQ:
  5049. irq_poll_disable(&cq->iop);
  5050. irq_poll_enable(&cq->iop);
  5051. break;
  5052. case IB_POLL_WORKQUEUE:
  5053. cancel_work_sync(&cq->work);
  5054. break;
  5055. default:
  5056. WARN_ON_ONCE(1);
  5057. }
  5058. }
  5059. /* Run the CQ handler - this makes sure that the drain WR will
  5060. * be processed if wasn't processed yet.
  5061. */
  5062. mcq->mcq.comp(&mcq->mcq);
  5063. }
  5064. wait_for_completion(&sdrain->done);
  5065. }
  5066. void mlx5_ib_drain_sq(struct ib_qp *qp)
  5067. {
  5068. struct ib_cq *cq = qp->send_cq;
  5069. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  5070. struct mlx5_ib_drain_cqe sdrain;
  5071. const struct ib_send_wr *bad_swr;
  5072. struct ib_rdma_wr swr = {
  5073. .wr = {
  5074. .next = NULL,
  5075. { .wr_cqe = &sdrain.cqe, },
  5076. .opcode = IB_WR_RDMA_WRITE,
  5077. },
  5078. };
  5079. int ret;
  5080. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  5081. struct mlx5_core_dev *mdev = dev->mdev;
  5082. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  5083. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5084. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  5085. return;
  5086. }
  5087. sdrain.cqe.done = mlx5_ib_drain_qp_done;
  5088. init_completion(&sdrain.done);
  5089. ret = _mlx5_ib_post_send(qp, &swr.wr, &bad_swr, true);
  5090. if (ret) {
  5091. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  5092. return;
  5093. }
  5094. handle_drain_completion(cq, &sdrain, dev);
  5095. }
  5096. void mlx5_ib_drain_rq(struct ib_qp *qp)
  5097. {
  5098. struct ib_cq *cq = qp->recv_cq;
  5099. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  5100. struct mlx5_ib_drain_cqe rdrain;
  5101. struct ib_recv_wr rwr = {};
  5102. const struct ib_recv_wr *bad_rwr;
  5103. int ret;
  5104. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  5105. struct mlx5_core_dev *mdev = dev->mdev;
  5106. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  5107. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5108. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  5109. return;
  5110. }
  5111. rwr.wr_cqe = &rdrain.cqe;
  5112. rdrain.cqe.done = mlx5_ib_drain_qp_done;
  5113. init_completion(&rdrain.done);
  5114. ret = _mlx5_ib_post_recv(qp, &rwr, &bad_rwr, true);
  5115. if (ret) {
  5116. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  5117. return;
  5118. }
  5119. handle_drain_completion(cq, &rdrain, dev);
  5120. }