amdgpu_virt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #define MAX_KIQ_REG_WAIT 100000000 /* in usecs */
  25. uint64_t amdgpu_csa_vaddr(struct amdgpu_device *adev)
  26. {
  27. uint64_t addr = adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT;
  28. addr -= AMDGPU_VA_RESERVED_SIZE;
  29. if (addr >= AMDGPU_VA_HOLE_START)
  30. addr |= AMDGPU_VA_HOLE_END;
  31. return addr;
  32. }
  33. bool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev)
  34. {
  35. /* By now all MMIO pages except mailbox are blocked */
  36. /* if blocking is enabled in hypervisor. Choose the */
  37. /* SCRATCH_REG0 to test. */
  38. return RREG32_NO_KIQ(0xc040) == 0xffffffff;
  39. }
  40. int amdgpu_allocate_static_csa(struct amdgpu_device *adev)
  41. {
  42. int r;
  43. void *ptr;
  44. r = amdgpu_bo_create_kernel(adev, AMDGPU_CSA_SIZE, PAGE_SIZE,
  45. AMDGPU_GEM_DOMAIN_VRAM, &adev->virt.csa_obj,
  46. &adev->virt.csa_vmid0_addr, &ptr);
  47. if (r)
  48. return r;
  49. memset(ptr, 0, AMDGPU_CSA_SIZE);
  50. return 0;
  51. }
  52. void amdgpu_free_static_csa(struct amdgpu_device *adev) {
  53. amdgpu_bo_free_kernel(&adev->virt.csa_obj,
  54. &adev->virt.csa_vmid0_addr,
  55. NULL);
  56. }
  57. /*
  58. * amdgpu_map_static_csa should be called during amdgpu_vm_init
  59. * it maps virtual address amdgpu_csa_vaddr() to this VM, and each command
  60. * submission of GFX should use this virtual address within META_DATA init
  61. * package to support SRIOV gfx preemption.
  62. */
  63. int amdgpu_map_static_csa(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  64. struct amdgpu_bo_va **bo_va)
  65. {
  66. uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_VA_HOLE_MASK;
  67. struct ww_acquire_ctx ticket;
  68. struct list_head list;
  69. struct amdgpu_bo_list_entry pd;
  70. struct ttm_validate_buffer csa_tv;
  71. int r;
  72. INIT_LIST_HEAD(&list);
  73. INIT_LIST_HEAD(&csa_tv.head);
  74. csa_tv.bo = &adev->virt.csa_obj->tbo;
  75. csa_tv.shared = true;
  76. list_add(&csa_tv.head, &list);
  77. amdgpu_vm_get_pd_bo(vm, &list, &pd);
  78. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  79. if (r) {
  80. DRM_ERROR("failed to reserve CSA,PD BOs: err=%d\n", r);
  81. return r;
  82. }
  83. *bo_va = amdgpu_vm_bo_add(adev, vm, adev->virt.csa_obj);
  84. if (!*bo_va) {
  85. ttm_eu_backoff_reservation(&ticket, &list);
  86. DRM_ERROR("failed to create bo_va for static CSA\n");
  87. return -ENOMEM;
  88. }
  89. r = amdgpu_vm_alloc_pts(adev, (*bo_va)->base.vm, csa_addr,
  90. AMDGPU_CSA_SIZE);
  91. if (r) {
  92. DRM_ERROR("failed to allocate pts for static CSA, err=%d\n", r);
  93. amdgpu_vm_bo_rmv(adev, *bo_va);
  94. ttm_eu_backoff_reservation(&ticket, &list);
  95. return r;
  96. }
  97. r = amdgpu_vm_bo_map(adev, *bo_va, csa_addr, 0, AMDGPU_CSA_SIZE,
  98. AMDGPU_PTE_READABLE | AMDGPU_PTE_WRITEABLE |
  99. AMDGPU_PTE_EXECUTABLE);
  100. if (r) {
  101. DRM_ERROR("failed to do bo_map on static CSA, err=%d\n", r);
  102. amdgpu_vm_bo_rmv(adev, *bo_va);
  103. ttm_eu_backoff_reservation(&ticket, &list);
  104. return r;
  105. }
  106. ttm_eu_backoff_reservation(&ticket, &list);
  107. return 0;
  108. }
  109. void amdgpu_virt_init_setting(struct amdgpu_device *adev)
  110. {
  111. /* enable virtual display */
  112. adev->mode_info.num_crtc = 1;
  113. adev->enable_virtual_display = true;
  114. adev->cg_flags = 0;
  115. adev->pg_flags = 0;
  116. }
  117. uint32_t amdgpu_virt_kiq_rreg(struct amdgpu_device *adev, uint32_t reg)
  118. {
  119. signed long r;
  120. unsigned long flags;
  121. uint32_t val, seq;
  122. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  123. struct amdgpu_ring *ring = &kiq->ring;
  124. BUG_ON(!ring->funcs->emit_rreg);
  125. spin_lock_irqsave(&kiq->ring_lock, flags);
  126. amdgpu_ring_alloc(ring, 32);
  127. amdgpu_ring_emit_rreg(ring, reg);
  128. amdgpu_fence_emit_polling(ring, &seq);
  129. amdgpu_ring_commit(ring);
  130. spin_unlock_irqrestore(&kiq->ring_lock, flags);
  131. r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
  132. if (r < 1) {
  133. DRM_ERROR("wait for kiq fence error: %ld\n", r);
  134. return ~0;
  135. }
  136. val = adev->wb.wb[adev->virt.reg_val_offs];
  137. return val;
  138. }
  139. void amdgpu_virt_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  140. {
  141. signed long r;
  142. unsigned long flags;
  143. uint32_t seq;
  144. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  145. struct amdgpu_ring *ring = &kiq->ring;
  146. BUG_ON(!ring->funcs->emit_wreg);
  147. spin_lock_irqsave(&kiq->ring_lock, flags);
  148. amdgpu_ring_alloc(ring, 32);
  149. amdgpu_ring_emit_wreg(ring, reg, v);
  150. amdgpu_fence_emit_polling(ring, &seq);
  151. amdgpu_ring_commit(ring);
  152. spin_unlock_irqrestore(&kiq->ring_lock, flags);
  153. r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
  154. if (r < 1)
  155. DRM_ERROR("wait for kiq fence error: %ld\n", r);
  156. }
  157. /**
  158. * amdgpu_virt_request_full_gpu() - request full gpu access
  159. * @amdgpu: amdgpu device.
  160. * @init: is driver init time.
  161. * When start to init/fini driver, first need to request full gpu access.
  162. * Return: Zero if request success, otherwise will return error.
  163. */
  164. int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init)
  165. {
  166. struct amdgpu_virt *virt = &adev->virt;
  167. int r;
  168. if (virt->ops && virt->ops->req_full_gpu) {
  169. r = virt->ops->req_full_gpu(adev, init);
  170. if (r)
  171. return r;
  172. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  173. }
  174. return 0;
  175. }
  176. /**
  177. * amdgpu_virt_release_full_gpu() - release full gpu access
  178. * @amdgpu: amdgpu device.
  179. * @init: is driver init time.
  180. * When finishing driver init/fini, need to release full gpu access.
  181. * Return: Zero if release success, otherwise will returen error.
  182. */
  183. int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init)
  184. {
  185. struct amdgpu_virt *virt = &adev->virt;
  186. int r;
  187. if (virt->ops && virt->ops->rel_full_gpu) {
  188. r = virt->ops->rel_full_gpu(adev, init);
  189. if (r)
  190. return r;
  191. adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
  192. }
  193. return 0;
  194. }
  195. /**
  196. * amdgpu_virt_reset_gpu() - reset gpu
  197. * @amdgpu: amdgpu device.
  198. * Send reset command to GPU hypervisor to reset GPU that VM is using
  199. * Return: Zero if reset success, otherwise will return error.
  200. */
  201. int amdgpu_virt_reset_gpu(struct amdgpu_device *adev)
  202. {
  203. struct amdgpu_virt *virt = &adev->virt;
  204. int r;
  205. if (virt->ops && virt->ops->reset_gpu) {
  206. r = virt->ops->reset_gpu(adev);
  207. if (r)
  208. return r;
  209. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  210. }
  211. return 0;
  212. }
  213. /**
  214. * amdgpu_virt_wait_reset() - wait for reset gpu completed
  215. * @amdgpu: amdgpu device.
  216. * Wait for GPU reset completed.
  217. * Return: Zero if reset success, otherwise will return error.
  218. */
  219. int amdgpu_virt_wait_reset(struct amdgpu_device *adev)
  220. {
  221. struct amdgpu_virt *virt = &adev->virt;
  222. if (!virt->ops || !virt->ops->wait_reset)
  223. return -EINVAL;
  224. return virt->ops->wait_reset(adev);
  225. }
  226. /**
  227. * amdgpu_virt_alloc_mm_table() - alloc memory for mm table
  228. * @amdgpu: amdgpu device.
  229. * MM table is used by UVD and VCE for its initialization
  230. * Return: Zero if allocate success.
  231. */
  232. int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev)
  233. {
  234. int r;
  235. if (!amdgpu_sriov_vf(adev) || adev->virt.mm_table.gpu_addr)
  236. return 0;
  237. r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
  238. AMDGPU_GEM_DOMAIN_VRAM,
  239. &adev->virt.mm_table.bo,
  240. &adev->virt.mm_table.gpu_addr,
  241. (void *)&adev->virt.mm_table.cpu_addr);
  242. if (r) {
  243. DRM_ERROR("failed to alloc mm table and error = %d.\n", r);
  244. return r;
  245. }
  246. memset((void *)adev->virt.mm_table.cpu_addr, 0, PAGE_SIZE);
  247. DRM_INFO("MM table gpu addr = 0x%llx, cpu addr = %p.\n",
  248. adev->virt.mm_table.gpu_addr,
  249. adev->virt.mm_table.cpu_addr);
  250. return 0;
  251. }
  252. /**
  253. * amdgpu_virt_free_mm_table() - free mm table memory
  254. * @amdgpu: amdgpu device.
  255. * Free MM table memory
  256. */
  257. void amdgpu_virt_free_mm_table(struct amdgpu_device *adev)
  258. {
  259. if (!amdgpu_sriov_vf(adev) || !adev->virt.mm_table.gpu_addr)
  260. return;
  261. amdgpu_bo_free_kernel(&adev->virt.mm_table.bo,
  262. &adev->virt.mm_table.gpu_addr,
  263. (void *)&adev->virt.mm_table.cpu_addr);
  264. adev->virt.mm_table.gpu_addr = 0;
  265. }
  266. int amdgpu_virt_fw_reserve_get_checksum(void *obj,
  267. unsigned long obj_size,
  268. unsigned int key,
  269. unsigned int chksum)
  270. {
  271. unsigned int ret = key;
  272. unsigned long i = 0;
  273. unsigned char *pos;
  274. pos = (char *)obj;
  275. /* calculate checksum */
  276. for (i = 0; i < obj_size; ++i)
  277. ret += *(pos + i);
  278. /* minus the chksum itself */
  279. pos = (char *)&chksum;
  280. for (i = 0; i < sizeof(chksum); ++i)
  281. ret -= *(pos + i);
  282. return ret;
  283. }
  284. void amdgpu_virt_init_data_exchange(struct amdgpu_device *adev)
  285. {
  286. uint32_t pf2vf_size = 0;
  287. uint32_t checksum = 0;
  288. uint32_t checkval;
  289. char *str;
  290. adev->virt.fw_reserve.p_pf2vf = NULL;
  291. adev->virt.fw_reserve.p_vf2pf = NULL;
  292. if (adev->fw_vram_usage.va != NULL) {
  293. adev->virt.fw_reserve.p_pf2vf =
  294. (struct amdgim_pf2vf_info_header *)(
  295. adev->fw_vram_usage.va + AMDGIM_DATAEXCHANGE_OFFSET);
  296. AMDGPU_FW_VRAM_PF2VF_READ(adev, header.size, &pf2vf_size);
  297. AMDGPU_FW_VRAM_PF2VF_READ(adev, checksum, &checksum);
  298. AMDGPU_FW_VRAM_PF2VF_READ(adev, feature_flags, &adev->virt.gim_feature);
  299. /* pf2vf message must be in 4K */
  300. if (pf2vf_size > 0 && pf2vf_size < 4096) {
  301. checkval = amdgpu_virt_fw_reserve_get_checksum(
  302. adev->virt.fw_reserve.p_pf2vf, pf2vf_size,
  303. adev->virt.fw_reserve.checksum_key, checksum);
  304. if (checkval == checksum) {
  305. adev->virt.fw_reserve.p_vf2pf =
  306. ((void *)adev->virt.fw_reserve.p_pf2vf +
  307. pf2vf_size);
  308. memset((void *)adev->virt.fw_reserve.p_vf2pf, 0,
  309. sizeof(amdgim_vf2pf_info));
  310. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, header.version,
  311. AMDGPU_FW_VRAM_VF2PF_VER);
  312. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, header.size,
  313. sizeof(amdgim_vf2pf_info));
  314. AMDGPU_FW_VRAM_VF2PF_READ(adev, driver_version,
  315. &str);
  316. #ifdef MODULE
  317. if (THIS_MODULE->version != NULL)
  318. strcpy(str, THIS_MODULE->version);
  319. else
  320. #endif
  321. strcpy(str, "N/A");
  322. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, driver_cert,
  323. 0);
  324. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, checksum,
  325. amdgpu_virt_fw_reserve_get_checksum(
  326. adev->virt.fw_reserve.p_vf2pf,
  327. pf2vf_size,
  328. adev->virt.fw_reserve.checksum_key, 0));
  329. }
  330. }
  331. }
  332. }