mcip.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * ARConnect IP Support (Multi core enabler: Cross core IPI, RTC ...)
  3. *
  4. * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __SOC_ARC_MCIP_H
  11. #define __SOC_ARC_MCIP_H
  12. #include <soc/arc/aux.h>
  13. #define ARC_REG_MCIP_BCR 0x0d0
  14. #define ARC_REG_MCIP_IDU_BCR 0x0D5
  15. #define ARC_REG_MCIP_CMD 0x600
  16. #define ARC_REG_MCIP_WDATA 0x601
  17. #define ARC_REG_MCIP_READBACK 0x602
  18. struct mcip_cmd {
  19. #ifdef CONFIG_CPU_BIG_ENDIAN
  20. unsigned int pad:8, param:16, cmd:8;
  21. #else
  22. unsigned int cmd:8, param:16, pad:8;
  23. #endif
  24. #define CMD_INTRPT_GENERATE_IRQ 0x01
  25. #define CMD_INTRPT_GENERATE_ACK 0x02
  26. #define CMD_INTRPT_READ_STATUS 0x03
  27. #define CMD_INTRPT_CHECK_SOURCE 0x04
  28. /* Semaphore Commands */
  29. #define CMD_SEMA_CLAIM_AND_READ 0x11
  30. #define CMD_SEMA_RELEASE 0x12
  31. #define CMD_DEBUG_SET_MASK 0x34
  32. #define CMD_DEBUG_SET_SELECT 0x36
  33. #define CMD_GFRC_READ_LO 0x42
  34. #define CMD_GFRC_READ_HI 0x43
  35. #define CMD_IDU_ENABLE 0x71
  36. #define CMD_IDU_DISABLE 0x72
  37. #define CMD_IDU_SET_MODE 0x74
  38. #define CMD_IDU_SET_DEST 0x76
  39. #define CMD_IDU_SET_MASK 0x7C
  40. #define IDU_M_TRIG_LEVEL 0x0
  41. #define IDU_M_TRIG_EDGE 0x1
  42. #define IDU_M_DISTRI_RR 0x0
  43. #define IDU_M_DISTRI_DEST 0x2
  44. };
  45. struct mcip_bcr {
  46. #ifdef CONFIG_CPU_BIG_ENDIAN
  47. unsigned int pad4:6, pw_dom:1, pad3:1,
  48. idu:1, pad2:1, num_cores:6,
  49. pad:1, gfrc:1, dbg:1, pw:1,
  50. msg:1, sem:1, ipi:1, slv:1,
  51. ver:8;
  52. #else
  53. unsigned int ver:8,
  54. slv:1, ipi:1, sem:1, msg:1,
  55. pw:1, dbg:1, gfrc:1, pad:1,
  56. num_cores:6, pad2:1, idu:1,
  57. pad3:1, pw_dom:1, pad4:6;
  58. #endif
  59. };
  60. struct mcip_idu_bcr {
  61. #ifdef CONFIG_CPU_BIG_ENDIAN
  62. unsigned int pad:21, cirqnum:3, ver:8;
  63. #else
  64. unsigned int ver:8, cirqnum:3, pad:21;
  65. #endif
  66. };
  67. /*
  68. * Build register for IDU contains not an actual number of supported common
  69. * interrupts but an exponent of 2 which must be multiplied by 4 to
  70. * get a number of supported common interrupts.
  71. */
  72. #define mcip_idu_bcr_to_nr_irqs(bcr) (4 * (1 << (bcr).cirqnum))
  73. /*
  74. * MCIP programming model
  75. *
  76. * - Simple commands write {cmd:8,param:16} to MCIP_CMD aux reg
  77. * (param could be irq, common_irq, core_id ...)
  78. * - More involved commands setup MCIP_WDATA with cmd specific data
  79. * before invoking the simple command
  80. */
  81. static inline void __mcip_cmd(unsigned int cmd, unsigned int param)
  82. {
  83. struct mcip_cmd buf;
  84. buf.pad = 0;
  85. buf.cmd = cmd;
  86. buf.param = param;
  87. WRITE_AUX(ARC_REG_MCIP_CMD, buf);
  88. }
  89. /*
  90. * Setup additional data for a cmd
  91. * Callers need to lock to ensure atomicity
  92. */
  93. static inline void __mcip_cmd_data(unsigned int cmd, unsigned int param,
  94. unsigned int data)
  95. {
  96. write_aux_reg(ARC_REG_MCIP_WDATA, data);
  97. __mcip_cmd(cmd, param);
  98. }
  99. #endif