main.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/sched/mm.h>
  44. #include <linux/delay.h>
  45. #include <rdma/ib_user_verbs.h>
  46. #include <rdma/ib_addr.h>
  47. #include <rdma/ib_cache.h>
  48. #include <linux/mlx5/port.h>
  49. #include <linux/mlx5/vport.h>
  50. #include <linux/list.h>
  51. #include <rdma/ib_smi.h>
  52. #include <rdma/ib_umem.h>
  53. #include <linux/in.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/mlx5/fs.h>
  56. #include <linux/mlx5/vport.h>
  57. #include "mlx5_ib.h"
  58. #define DRIVER_NAME "mlx5_ib"
  59. #define DRIVER_VERSION "2.2-1"
  60. #define DRIVER_RELDATE "Feb 2014"
  61. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  62. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  63. MODULE_LICENSE("Dual BSD/GPL");
  64. MODULE_VERSION(DRIVER_VERSION);
  65. static char mlx5_version[] =
  66. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  67. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  68. enum {
  69. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  70. };
  71. static enum rdma_link_layer
  72. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  73. {
  74. switch (port_type_cap) {
  75. case MLX5_CAP_PORT_TYPE_IB:
  76. return IB_LINK_LAYER_INFINIBAND;
  77. case MLX5_CAP_PORT_TYPE_ETH:
  78. return IB_LINK_LAYER_ETHERNET;
  79. default:
  80. return IB_LINK_LAYER_UNSPECIFIED;
  81. }
  82. }
  83. static enum rdma_link_layer
  84. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  85. {
  86. struct mlx5_ib_dev *dev = to_mdev(device);
  87. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  88. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  89. }
  90. static int mlx5_netdev_event(struct notifier_block *this,
  91. unsigned long event, void *ptr)
  92. {
  93. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  94. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  95. roce.nb);
  96. switch (event) {
  97. case NETDEV_REGISTER:
  98. case NETDEV_UNREGISTER:
  99. write_lock(&ibdev->roce.netdev_lock);
  100. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  101. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  102. NULL : ndev;
  103. write_unlock(&ibdev->roce.netdev_lock);
  104. break;
  105. case NETDEV_UP:
  106. case NETDEV_DOWN: {
  107. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  108. struct net_device *upper = NULL;
  109. if (lag_ndev) {
  110. upper = netdev_master_upper_dev_get(lag_ndev);
  111. dev_put(lag_ndev);
  112. }
  113. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  114. && ibdev->ib_active) {
  115. struct ib_event ibev = { };
  116. ibev.device = &ibdev->ib_dev;
  117. ibev.event = (event == NETDEV_UP) ?
  118. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  119. ibev.element.port_num = 1;
  120. ib_dispatch_event(&ibev);
  121. }
  122. break;
  123. }
  124. default:
  125. break;
  126. }
  127. return NOTIFY_DONE;
  128. }
  129. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  130. u8 port_num)
  131. {
  132. struct mlx5_ib_dev *ibdev = to_mdev(device);
  133. struct net_device *ndev;
  134. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  135. if (ndev)
  136. return ndev;
  137. /* Ensure ndev does not disappear before we invoke dev_hold()
  138. */
  139. read_lock(&ibdev->roce.netdev_lock);
  140. ndev = ibdev->roce.netdev;
  141. if (ndev)
  142. dev_hold(ndev);
  143. read_unlock(&ibdev->roce.netdev_lock);
  144. return ndev;
  145. }
  146. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  147. struct ib_port_attr *props)
  148. {
  149. struct mlx5_ib_dev *dev = to_mdev(device);
  150. struct net_device *ndev, *upper;
  151. enum ib_mtu ndev_ib_mtu;
  152. u16 qkey_viol_cntr;
  153. /* props being zeroed by the caller, avoid zeroing it here */
  154. props->port_cap_flags |= IB_PORT_CM_SUP;
  155. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  156. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  157. roce_address_table_size);
  158. props->max_mtu = IB_MTU_4096;
  159. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  160. props->pkey_tbl_len = 1;
  161. props->state = IB_PORT_DOWN;
  162. props->phys_state = 3;
  163. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  164. props->qkey_viol_cntr = qkey_viol_cntr;
  165. ndev = mlx5_ib_get_netdev(device, port_num);
  166. if (!ndev)
  167. return 0;
  168. if (mlx5_lag_is_active(dev->mdev)) {
  169. rcu_read_lock();
  170. upper = netdev_master_upper_dev_get_rcu(ndev);
  171. if (upper) {
  172. dev_put(ndev);
  173. ndev = upper;
  174. dev_hold(ndev);
  175. }
  176. rcu_read_unlock();
  177. }
  178. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  179. props->state = IB_PORT_ACTIVE;
  180. props->phys_state = 5;
  181. }
  182. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  183. dev_put(ndev);
  184. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  185. props->active_width = IB_WIDTH_4X; /* TODO */
  186. props->active_speed = IB_SPEED_QDR; /* TODO */
  187. return 0;
  188. }
  189. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  190. const struct ib_gid_attr *attr,
  191. void *mlx5_addr)
  192. {
  193. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  194. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  195. source_l3_address);
  196. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  197. source_mac_47_32);
  198. if (!gid)
  199. return;
  200. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  201. if (is_vlan_dev(attr->ndev)) {
  202. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  203. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  204. }
  205. switch (attr->gid_type) {
  206. case IB_GID_TYPE_IB:
  207. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  208. break;
  209. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  210. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  211. break;
  212. default:
  213. WARN_ON(true);
  214. }
  215. if (attr->gid_type != IB_GID_TYPE_IB) {
  216. if (ipv6_addr_v4mapped((void *)gid))
  217. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  218. MLX5_ROCE_L3_TYPE_IPV4);
  219. else
  220. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  221. MLX5_ROCE_L3_TYPE_IPV6);
  222. }
  223. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  224. !ipv6_addr_v4mapped((void *)gid))
  225. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  226. else
  227. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  228. }
  229. static int set_roce_addr(struct ib_device *device, u8 port_num,
  230. unsigned int index,
  231. const union ib_gid *gid,
  232. const struct ib_gid_attr *attr)
  233. {
  234. struct mlx5_ib_dev *dev = to_mdev(device);
  235. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  236. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  237. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  238. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  239. if (ll != IB_LINK_LAYER_ETHERNET)
  240. return -EINVAL;
  241. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  242. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  243. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  244. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  245. }
  246. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  247. unsigned int index, const union ib_gid *gid,
  248. const struct ib_gid_attr *attr,
  249. __always_unused void **context)
  250. {
  251. return set_roce_addr(device, port_num, index, gid, attr);
  252. }
  253. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  254. unsigned int index, __always_unused void **context)
  255. {
  256. return set_roce_addr(device, port_num, index, NULL, NULL);
  257. }
  258. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  259. int index)
  260. {
  261. struct ib_gid_attr attr;
  262. union ib_gid gid;
  263. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  264. return 0;
  265. if (!attr.ndev)
  266. return 0;
  267. dev_put(attr.ndev);
  268. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  269. return 0;
  270. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  271. }
  272. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  273. int index, enum ib_gid_type *gid_type)
  274. {
  275. struct ib_gid_attr attr;
  276. union ib_gid gid;
  277. int ret;
  278. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  279. if (ret)
  280. return ret;
  281. if (!attr.ndev)
  282. return -ENODEV;
  283. dev_put(attr.ndev);
  284. *gid_type = attr.gid_type;
  285. return 0;
  286. }
  287. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  288. {
  289. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  290. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  291. return 0;
  292. }
  293. enum {
  294. MLX5_VPORT_ACCESS_METHOD_MAD,
  295. MLX5_VPORT_ACCESS_METHOD_HCA,
  296. MLX5_VPORT_ACCESS_METHOD_NIC,
  297. };
  298. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  299. {
  300. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  301. return MLX5_VPORT_ACCESS_METHOD_MAD;
  302. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  303. IB_LINK_LAYER_ETHERNET)
  304. return MLX5_VPORT_ACCESS_METHOD_NIC;
  305. return MLX5_VPORT_ACCESS_METHOD_HCA;
  306. }
  307. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  308. struct ib_device_attr *props)
  309. {
  310. u8 tmp;
  311. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  312. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  313. u8 atomic_req_8B_endianness_mode =
  314. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  315. /* Check if HW supports 8 bytes standard atomic operations and capable
  316. * of host endianness respond
  317. */
  318. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  319. if (((atomic_operations & tmp) == tmp) &&
  320. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  321. (atomic_req_8B_endianness_mode)) {
  322. props->atomic_cap = IB_ATOMIC_HCA;
  323. } else {
  324. props->atomic_cap = IB_ATOMIC_NONE;
  325. }
  326. }
  327. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  328. __be64 *sys_image_guid)
  329. {
  330. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  331. struct mlx5_core_dev *mdev = dev->mdev;
  332. u64 tmp;
  333. int err;
  334. switch (mlx5_get_vport_access_method(ibdev)) {
  335. case MLX5_VPORT_ACCESS_METHOD_MAD:
  336. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  337. sys_image_guid);
  338. case MLX5_VPORT_ACCESS_METHOD_HCA:
  339. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  340. break;
  341. case MLX5_VPORT_ACCESS_METHOD_NIC:
  342. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. if (!err)
  348. *sys_image_guid = cpu_to_be64(tmp);
  349. return err;
  350. }
  351. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  352. u16 *max_pkeys)
  353. {
  354. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  355. struct mlx5_core_dev *mdev = dev->mdev;
  356. switch (mlx5_get_vport_access_method(ibdev)) {
  357. case MLX5_VPORT_ACCESS_METHOD_MAD:
  358. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  359. case MLX5_VPORT_ACCESS_METHOD_HCA:
  360. case MLX5_VPORT_ACCESS_METHOD_NIC:
  361. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  362. pkey_table_size));
  363. return 0;
  364. default:
  365. return -EINVAL;
  366. }
  367. }
  368. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  369. u32 *vendor_id)
  370. {
  371. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  372. switch (mlx5_get_vport_access_method(ibdev)) {
  373. case MLX5_VPORT_ACCESS_METHOD_MAD:
  374. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  375. case MLX5_VPORT_ACCESS_METHOD_HCA:
  376. case MLX5_VPORT_ACCESS_METHOD_NIC:
  377. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  378. default:
  379. return -EINVAL;
  380. }
  381. }
  382. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  383. __be64 *node_guid)
  384. {
  385. u64 tmp;
  386. int err;
  387. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  388. case MLX5_VPORT_ACCESS_METHOD_MAD:
  389. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  390. case MLX5_VPORT_ACCESS_METHOD_HCA:
  391. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  392. break;
  393. case MLX5_VPORT_ACCESS_METHOD_NIC:
  394. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  395. break;
  396. default:
  397. return -EINVAL;
  398. }
  399. if (!err)
  400. *node_guid = cpu_to_be64(tmp);
  401. return err;
  402. }
  403. struct mlx5_reg_node_desc {
  404. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  405. };
  406. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  407. {
  408. struct mlx5_reg_node_desc in;
  409. if (mlx5_use_mad_ifc(dev))
  410. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  411. memset(&in, 0, sizeof(in));
  412. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  413. sizeof(struct mlx5_reg_node_desc),
  414. MLX5_REG_NODE_DESC, 0, 0);
  415. }
  416. static int mlx5_ib_query_device(struct ib_device *ibdev,
  417. struct ib_device_attr *props,
  418. struct ib_udata *uhw)
  419. {
  420. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  421. struct mlx5_core_dev *mdev = dev->mdev;
  422. int err = -ENOMEM;
  423. int max_sq_desc;
  424. int max_rq_sg;
  425. int max_sq_sg;
  426. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  427. struct mlx5_ib_query_device_resp resp = {};
  428. size_t resp_len;
  429. u64 max_tso;
  430. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  431. if (uhw->outlen && uhw->outlen < resp_len)
  432. return -EINVAL;
  433. else
  434. resp.response_length = resp_len;
  435. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  436. return -EINVAL;
  437. memset(props, 0, sizeof(*props));
  438. err = mlx5_query_system_image_guid(ibdev,
  439. &props->sys_image_guid);
  440. if (err)
  441. return err;
  442. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  443. if (err)
  444. return err;
  445. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  446. if (err)
  447. return err;
  448. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  449. (fw_rev_min(dev->mdev) << 16) |
  450. fw_rev_sub(dev->mdev);
  451. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  452. IB_DEVICE_PORT_ACTIVE_EVENT |
  453. IB_DEVICE_SYS_IMAGE_GUID |
  454. IB_DEVICE_RC_RNR_NAK_GEN;
  455. if (MLX5_CAP_GEN(mdev, pkv))
  456. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  457. if (MLX5_CAP_GEN(mdev, qkv))
  458. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  459. if (MLX5_CAP_GEN(mdev, apm))
  460. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  461. if (MLX5_CAP_GEN(mdev, xrc))
  462. props->device_cap_flags |= IB_DEVICE_XRC;
  463. if (MLX5_CAP_GEN(mdev, imaicl)) {
  464. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  465. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  466. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  467. /* We support 'Gappy' memory registration too */
  468. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  469. }
  470. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  471. if (MLX5_CAP_GEN(mdev, sho)) {
  472. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  473. /* At this stage no support for signature handover */
  474. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  475. IB_PROT_T10DIF_TYPE_2 |
  476. IB_PROT_T10DIF_TYPE_3;
  477. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  478. IB_GUARD_T10DIF_CSUM;
  479. }
  480. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  481. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  482. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  483. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  484. /* Legacy bit to support old userspace libraries */
  485. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  486. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  487. }
  488. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  489. props->raw_packet_caps |=
  490. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  491. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  492. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  493. if (max_tso) {
  494. resp.tso_caps.max_tso = 1 << max_tso;
  495. resp.tso_caps.supported_qpts |=
  496. 1 << IB_QPT_RAW_PACKET;
  497. resp.response_length += sizeof(resp.tso_caps);
  498. }
  499. }
  500. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  501. resp.rss_caps.rx_hash_function =
  502. MLX5_RX_HASH_FUNC_TOEPLITZ;
  503. resp.rss_caps.rx_hash_fields_mask =
  504. MLX5_RX_HASH_SRC_IPV4 |
  505. MLX5_RX_HASH_DST_IPV4 |
  506. MLX5_RX_HASH_SRC_IPV6 |
  507. MLX5_RX_HASH_DST_IPV6 |
  508. MLX5_RX_HASH_SRC_PORT_TCP |
  509. MLX5_RX_HASH_DST_PORT_TCP |
  510. MLX5_RX_HASH_SRC_PORT_UDP |
  511. MLX5_RX_HASH_DST_PORT_UDP;
  512. resp.response_length += sizeof(resp.rss_caps);
  513. }
  514. } else {
  515. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  516. resp.response_length += sizeof(resp.tso_caps);
  517. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  518. resp.response_length += sizeof(resp.rss_caps);
  519. }
  520. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  521. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  522. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  523. }
  524. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  525. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  526. /* Legacy bit to support old userspace libraries */
  527. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  528. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  529. }
  530. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  531. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  532. props->vendor_part_id = mdev->pdev->device;
  533. props->hw_ver = mdev->pdev->revision;
  534. props->max_mr_size = ~0ull;
  535. props->page_size_cap = ~(min_page_size - 1);
  536. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  537. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  538. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  539. sizeof(struct mlx5_wqe_data_seg);
  540. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  541. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  542. sizeof(struct mlx5_wqe_raddr_seg)) /
  543. sizeof(struct mlx5_wqe_data_seg);
  544. props->max_sge = min(max_rq_sg, max_sq_sg);
  545. props->max_sge_rd = MLX5_MAX_SGE_RD;
  546. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  547. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  548. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  549. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  550. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  551. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  552. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  553. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  554. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  555. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  556. props->max_srq_sge = max_rq_sg - 1;
  557. props->max_fast_reg_page_list_len =
  558. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  559. get_atomic_caps(dev, props);
  560. props->masked_atomic_cap = IB_ATOMIC_NONE;
  561. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  562. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  563. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  564. props->max_mcast_grp;
  565. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  566. props->max_ah = INT_MAX;
  567. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  568. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  569. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  570. if (MLX5_CAP_GEN(mdev, pg))
  571. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  572. props->odp_caps = dev->odp_caps;
  573. #endif
  574. if (MLX5_CAP_GEN(mdev, cd))
  575. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  576. if (!mlx5_core_is_pf(mdev))
  577. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  578. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  579. IB_LINK_LAYER_ETHERNET) {
  580. props->rss_caps.max_rwq_indirection_tables =
  581. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  582. props->rss_caps.max_rwq_indirection_table_size =
  583. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  584. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  585. props->max_wq_type_rq =
  586. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  587. }
  588. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  589. resp.cqe_comp_caps.max_num =
  590. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  591. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  592. resp.cqe_comp_caps.supported_format =
  593. MLX5_IB_CQE_RES_FORMAT_HASH |
  594. MLX5_IB_CQE_RES_FORMAT_CSUM;
  595. resp.response_length += sizeof(resp.cqe_comp_caps);
  596. }
  597. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  598. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  599. MLX5_CAP_GEN(mdev, qos)) {
  600. resp.packet_pacing_caps.qp_rate_limit_max =
  601. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  602. resp.packet_pacing_caps.qp_rate_limit_min =
  603. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  604. resp.packet_pacing_caps.supported_qpts |=
  605. 1 << IB_QPT_RAW_PACKET;
  606. }
  607. resp.response_length += sizeof(resp.packet_pacing_caps);
  608. }
  609. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  610. uhw->outlen)) {
  611. resp.mlx5_ib_support_multi_pkt_send_wqes =
  612. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  613. resp.response_length +=
  614. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  615. }
  616. if (field_avail(typeof(resp), reserved, uhw->outlen))
  617. resp.response_length += sizeof(resp.reserved);
  618. if (uhw->outlen) {
  619. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  620. if (err)
  621. return err;
  622. }
  623. return 0;
  624. }
  625. enum mlx5_ib_width {
  626. MLX5_IB_WIDTH_1X = 1 << 0,
  627. MLX5_IB_WIDTH_2X = 1 << 1,
  628. MLX5_IB_WIDTH_4X = 1 << 2,
  629. MLX5_IB_WIDTH_8X = 1 << 3,
  630. MLX5_IB_WIDTH_12X = 1 << 4
  631. };
  632. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  633. u8 *ib_width)
  634. {
  635. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  636. int err = 0;
  637. if (active_width & MLX5_IB_WIDTH_1X) {
  638. *ib_width = IB_WIDTH_1X;
  639. } else if (active_width & MLX5_IB_WIDTH_2X) {
  640. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  641. (int)active_width);
  642. err = -EINVAL;
  643. } else if (active_width & MLX5_IB_WIDTH_4X) {
  644. *ib_width = IB_WIDTH_4X;
  645. } else if (active_width & MLX5_IB_WIDTH_8X) {
  646. *ib_width = IB_WIDTH_8X;
  647. } else if (active_width & MLX5_IB_WIDTH_12X) {
  648. *ib_width = IB_WIDTH_12X;
  649. } else {
  650. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  651. (int)active_width);
  652. err = -EINVAL;
  653. }
  654. return err;
  655. }
  656. static int mlx5_mtu_to_ib_mtu(int mtu)
  657. {
  658. switch (mtu) {
  659. case 256: return 1;
  660. case 512: return 2;
  661. case 1024: return 3;
  662. case 2048: return 4;
  663. case 4096: return 5;
  664. default:
  665. pr_warn("invalid mtu\n");
  666. return -1;
  667. }
  668. }
  669. enum ib_max_vl_num {
  670. __IB_MAX_VL_0 = 1,
  671. __IB_MAX_VL_0_1 = 2,
  672. __IB_MAX_VL_0_3 = 3,
  673. __IB_MAX_VL_0_7 = 4,
  674. __IB_MAX_VL_0_14 = 5,
  675. };
  676. enum mlx5_vl_hw_cap {
  677. MLX5_VL_HW_0 = 1,
  678. MLX5_VL_HW_0_1 = 2,
  679. MLX5_VL_HW_0_2 = 3,
  680. MLX5_VL_HW_0_3 = 4,
  681. MLX5_VL_HW_0_4 = 5,
  682. MLX5_VL_HW_0_5 = 6,
  683. MLX5_VL_HW_0_6 = 7,
  684. MLX5_VL_HW_0_7 = 8,
  685. MLX5_VL_HW_0_14 = 15
  686. };
  687. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  688. u8 *max_vl_num)
  689. {
  690. switch (vl_hw_cap) {
  691. case MLX5_VL_HW_0:
  692. *max_vl_num = __IB_MAX_VL_0;
  693. break;
  694. case MLX5_VL_HW_0_1:
  695. *max_vl_num = __IB_MAX_VL_0_1;
  696. break;
  697. case MLX5_VL_HW_0_3:
  698. *max_vl_num = __IB_MAX_VL_0_3;
  699. break;
  700. case MLX5_VL_HW_0_7:
  701. *max_vl_num = __IB_MAX_VL_0_7;
  702. break;
  703. case MLX5_VL_HW_0_14:
  704. *max_vl_num = __IB_MAX_VL_0_14;
  705. break;
  706. default:
  707. return -EINVAL;
  708. }
  709. return 0;
  710. }
  711. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  712. struct ib_port_attr *props)
  713. {
  714. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  715. struct mlx5_core_dev *mdev = dev->mdev;
  716. struct mlx5_hca_vport_context *rep;
  717. u16 max_mtu;
  718. u16 oper_mtu;
  719. int err;
  720. u8 ib_link_width_oper;
  721. u8 vl_hw_cap;
  722. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  723. if (!rep) {
  724. err = -ENOMEM;
  725. goto out;
  726. }
  727. /* props being zeroed by the caller, avoid zeroing it here */
  728. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  729. if (err)
  730. goto out;
  731. props->lid = rep->lid;
  732. props->lmc = rep->lmc;
  733. props->sm_lid = rep->sm_lid;
  734. props->sm_sl = rep->sm_sl;
  735. props->state = rep->vport_state;
  736. props->phys_state = rep->port_physical_state;
  737. props->port_cap_flags = rep->cap_mask1;
  738. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  739. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  740. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  741. props->bad_pkey_cntr = rep->pkey_violation_counter;
  742. props->qkey_viol_cntr = rep->qkey_violation_counter;
  743. props->subnet_timeout = rep->subnet_timeout;
  744. props->init_type_reply = rep->init_type_reply;
  745. props->grh_required = rep->grh_required;
  746. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  747. if (err)
  748. goto out;
  749. err = translate_active_width(ibdev, ib_link_width_oper,
  750. &props->active_width);
  751. if (err)
  752. goto out;
  753. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  754. if (err)
  755. goto out;
  756. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  757. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  758. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  759. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  760. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  761. if (err)
  762. goto out;
  763. err = translate_max_vl_num(ibdev, vl_hw_cap,
  764. &props->max_vl_num);
  765. out:
  766. kfree(rep);
  767. return err;
  768. }
  769. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  770. struct ib_port_attr *props)
  771. {
  772. switch (mlx5_get_vport_access_method(ibdev)) {
  773. case MLX5_VPORT_ACCESS_METHOD_MAD:
  774. return mlx5_query_mad_ifc_port(ibdev, port, props);
  775. case MLX5_VPORT_ACCESS_METHOD_HCA:
  776. return mlx5_query_hca_port(ibdev, port, props);
  777. case MLX5_VPORT_ACCESS_METHOD_NIC:
  778. return mlx5_query_port_roce(ibdev, port, props);
  779. default:
  780. return -EINVAL;
  781. }
  782. }
  783. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  784. union ib_gid *gid)
  785. {
  786. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  787. struct mlx5_core_dev *mdev = dev->mdev;
  788. switch (mlx5_get_vport_access_method(ibdev)) {
  789. case MLX5_VPORT_ACCESS_METHOD_MAD:
  790. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  791. case MLX5_VPORT_ACCESS_METHOD_HCA:
  792. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  793. default:
  794. return -EINVAL;
  795. }
  796. }
  797. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  798. u16 *pkey)
  799. {
  800. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  801. struct mlx5_core_dev *mdev = dev->mdev;
  802. switch (mlx5_get_vport_access_method(ibdev)) {
  803. case MLX5_VPORT_ACCESS_METHOD_MAD:
  804. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  805. case MLX5_VPORT_ACCESS_METHOD_HCA:
  806. case MLX5_VPORT_ACCESS_METHOD_NIC:
  807. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  808. pkey);
  809. default:
  810. return -EINVAL;
  811. }
  812. }
  813. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  814. struct ib_device_modify *props)
  815. {
  816. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  817. struct mlx5_reg_node_desc in;
  818. struct mlx5_reg_node_desc out;
  819. int err;
  820. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  821. return -EOPNOTSUPP;
  822. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  823. return 0;
  824. /*
  825. * If possible, pass node desc to FW, so it can generate
  826. * a 144 trap. If cmd fails, just ignore.
  827. */
  828. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  829. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  830. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  831. if (err)
  832. return err;
  833. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  834. return err;
  835. }
  836. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  837. u32 value)
  838. {
  839. struct mlx5_hca_vport_context ctx = {};
  840. int err;
  841. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  842. port_num, 0, &ctx);
  843. if (err)
  844. return err;
  845. if (~ctx.cap_mask1_perm & mask) {
  846. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  847. mask, ctx.cap_mask1_perm);
  848. return -EINVAL;
  849. }
  850. ctx.cap_mask1 = value;
  851. ctx.cap_mask1_perm = mask;
  852. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  853. port_num, 0, &ctx);
  854. return err;
  855. }
  856. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  857. struct ib_port_modify *props)
  858. {
  859. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  860. struct ib_port_attr attr;
  861. u32 tmp;
  862. int err;
  863. u32 change_mask;
  864. u32 value;
  865. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  866. IB_LINK_LAYER_INFINIBAND);
  867. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  868. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  869. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  870. return set_port_caps_atomic(dev, port, change_mask, value);
  871. }
  872. mutex_lock(&dev->cap_mask_mutex);
  873. err = ib_query_port(ibdev, port, &attr);
  874. if (err)
  875. goto out;
  876. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  877. ~props->clr_port_cap_mask;
  878. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  879. out:
  880. mutex_unlock(&dev->cap_mask_mutex);
  881. return err;
  882. }
  883. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  884. {
  885. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  886. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  887. }
  888. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  889. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  890. u32 *num_sys_pages)
  891. {
  892. int uars_per_sys_page;
  893. int bfregs_per_sys_page;
  894. int ref_bfregs = req->total_num_bfregs;
  895. if (req->total_num_bfregs == 0)
  896. return -EINVAL;
  897. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  898. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  899. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  900. return -ENOMEM;
  901. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  902. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  903. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  904. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  905. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  906. return -EINVAL;
  907. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  908. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  909. lib_uar_4k ? "yes" : "no", ref_bfregs,
  910. req->total_num_bfregs, *num_sys_pages);
  911. return 0;
  912. }
  913. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  914. {
  915. struct mlx5_bfreg_info *bfregi;
  916. int err;
  917. int i;
  918. bfregi = &context->bfregi;
  919. for (i = 0; i < bfregi->num_sys_pages; i++) {
  920. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  921. if (err)
  922. goto error;
  923. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  924. }
  925. return 0;
  926. error:
  927. for (--i; i >= 0; i--)
  928. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  929. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  930. return err;
  931. }
  932. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  933. {
  934. struct mlx5_bfreg_info *bfregi;
  935. int err;
  936. int i;
  937. bfregi = &context->bfregi;
  938. for (i = 0; i < bfregi->num_sys_pages; i++) {
  939. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  940. if (err) {
  941. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  942. return err;
  943. }
  944. }
  945. return 0;
  946. }
  947. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  948. struct ib_udata *udata)
  949. {
  950. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  951. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  952. struct mlx5_ib_alloc_ucontext_resp resp = {};
  953. struct mlx5_ib_ucontext *context;
  954. struct mlx5_bfreg_info *bfregi;
  955. int ver;
  956. int err;
  957. size_t reqlen;
  958. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  959. max_cqe_version);
  960. bool lib_uar_4k;
  961. if (!dev->ib_active)
  962. return ERR_PTR(-EAGAIN);
  963. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  964. return ERR_PTR(-EINVAL);
  965. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  966. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  967. ver = 0;
  968. else if (reqlen >= min_req_v2)
  969. ver = 2;
  970. else
  971. return ERR_PTR(-EINVAL);
  972. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  973. if (err)
  974. return ERR_PTR(err);
  975. if (req.flags)
  976. return ERR_PTR(-EINVAL);
  977. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  978. return ERR_PTR(-EOPNOTSUPP);
  979. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  980. MLX5_NON_FP_BFREGS_PER_UAR);
  981. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  982. return ERR_PTR(-EINVAL);
  983. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  984. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  985. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  986. resp.cache_line_size = cache_line_size();
  987. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  988. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  989. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  990. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  991. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  992. resp.cqe_version = min_t(__u8,
  993. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  994. req.max_cqe_version);
  995. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  996. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  997. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  998. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  999. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1000. sizeof(resp.response_length), udata->outlen);
  1001. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1002. if (!context)
  1003. return ERR_PTR(-ENOMEM);
  1004. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1005. bfregi = &context->bfregi;
  1006. /* updates req->total_num_bfregs */
  1007. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1008. if (err)
  1009. goto out_ctx;
  1010. mutex_init(&bfregi->lock);
  1011. bfregi->lib_uar_4k = lib_uar_4k;
  1012. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1013. GFP_KERNEL);
  1014. if (!bfregi->count) {
  1015. err = -ENOMEM;
  1016. goto out_ctx;
  1017. }
  1018. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1019. sizeof(*bfregi->sys_pages),
  1020. GFP_KERNEL);
  1021. if (!bfregi->sys_pages) {
  1022. err = -ENOMEM;
  1023. goto out_count;
  1024. }
  1025. err = allocate_uars(dev, context);
  1026. if (err)
  1027. goto out_sys_pages;
  1028. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1029. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1030. #endif
  1031. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1032. if (!context->upd_xlt_page) {
  1033. err = -ENOMEM;
  1034. goto out_uars;
  1035. }
  1036. mutex_init(&context->upd_xlt_page_mutex);
  1037. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1038. err = mlx5_core_alloc_transport_domain(dev->mdev,
  1039. &context->tdn);
  1040. if (err)
  1041. goto out_page;
  1042. }
  1043. INIT_LIST_HEAD(&context->vma_private_list);
  1044. INIT_LIST_HEAD(&context->db_page_list);
  1045. mutex_init(&context->db_page_mutex);
  1046. resp.tot_bfregs = req.total_num_bfregs;
  1047. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1048. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1049. resp.response_length += sizeof(resp.cqe_version);
  1050. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1051. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1052. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1053. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1054. }
  1055. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1056. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1057. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1058. resp.eth_min_inline++;
  1059. }
  1060. resp.response_length += sizeof(resp.eth_min_inline);
  1061. }
  1062. /*
  1063. * We don't want to expose information from the PCI bar that is located
  1064. * after 4096 bytes, so if the arch only supports larger pages, let's
  1065. * pretend we don't support reading the HCA's core clock. This is also
  1066. * forced by mmap function.
  1067. */
  1068. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1069. if (PAGE_SIZE <= 4096) {
  1070. resp.comp_mask |=
  1071. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1072. resp.hca_core_clock_offset =
  1073. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1074. }
  1075. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1076. sizeof(resp.reserved2);
  1077. }
  1078. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1079. resp.response_length += sizeof(resp.log_uar_size);
  1080. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1081. resp.response_length += sizeof(resp.num_uars_per_page);
  1082. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1083. if (err)
  1084. goto out_td;
  1085. bfregi->ver = ver;
  1086. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1087. context->cqe_version = resp.cqe_version;
  1088. context->lib_caps = req.lib_caps;
  1089. print_lib_caps(dev, context->lib_caps);
  1090. return &context->ibucontext;
  1091. out_td:
  1092. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1093. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1094. out_page:
  1095. free_page(context->upd_xlt_page);
  1096. out_uars:
  1097. deallocate_uars(dev, context);
  1098. out_sys_pages:
  1099. kfree(bfregi->sys_pages);
  1100. out_count:
  1101. kfree(bfregi->count);
  1102. out_ctx:
  1103. kfree(context);
  1104. return ERR_PTR(err);
  1105. }
  1106. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1107. {
  1108. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1109. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1110. struct mlx5_bfreg_info *bfregi;
  1111. bfregi = &context->bfregi;
  1112. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1113. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1114. free_page(context->upd_xlt_page);
  1115. deallocate_uars(dev, context);
  1116. kfree(bfregi->sys_pages);
  1117. kfree(bfregi->count);
  1118. kfree(context);
  1119. return 0;
  1120. }
  1121. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1122. struct mlx5_bfreg_info *bfregi,
  1123. int idx)
  1124. {
  1125. int fw_uars_per_page;
  1126. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1127. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1128. bfregi->sys_pages[idx] / fw_uars_per_page;
  1129. }
  1130. static int get_command(unsigned long offset)
  1131. {
  1132. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1133. }
  1134. static int get_arg(unsigned long offset)
  1135. {
  1136. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1137. }
  1138. static int get_index(unsigned long offset)
  1139. {
  1140. return get_arg(offset);
  1141. }
  1142. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1143. {
  1144. /* vma_open is called when a new VMA is created on top of our VMA. This
  1145. * is done through either mremap flow or split_vma (usually due to
  1146. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1147. * as this VMA is strongly hardware related. Therefore we set the
  1148. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1149. * calling us again and trying to do incorrect actions. We assume that
  1150. * the original VMA size is exactly a single page, and therefore all
  1151. * "splitting" operation will not happen to it.
  1152. */
  1153. area->vm_ops = NULL;
  1154. }
  1155. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1156. {
  1157. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1158. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1159. * file itself is closed, therefore no sync is needed with the regular
  1160. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1161. * However need a sync with accessing the vma as part of
  1162. * mlx5_ib_disassociate_ucontext.
  1163. * The close operation is usually called under mm->mmap_sem except when
  1164. * process is exiting.
  1165. * The exiting case is handled explicitly as part of
  1166. * mlx5_ib_disassociate_ucontext.
  1167. */
  1168. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1169. /* setting the vma context pointer to null in the mlx5_ib driver's
  1170. * private data, to protect a race condition in
  1171. * mlx5_ib_disassociate_ucontext().
  1172. */
  1173. mlx5_ib_vma_priv_data->vma = NULL;
  1174. list_del(&mlx5_ib_vma_priv_data->list);
  1175. kfree(mlx5_ib_vma_priv_data);
  1176. }
  1177. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1178. .open = mlx5_ib_vma_open,
  1179. .close = mlx5_ib_vma_close
  1180. };
  1181. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1182. struct mlx5_ib_ucontext *ctx)
  1183. {
  1184. struct mlx5_ib_vma_private_data *vma_prv;
  1185. struct list_head *vma_head = &ctx->vma_private_list;
  1186. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1187. if (!vma_prv)
  1188. return -ENOMEM;
  1189. vma_prv->vma = vma;
  1190. vma->vm_private_data = vma_prv;
  1191. vma->vm_ops = &mlx5_ib_vm_ops;
  1192. list_add(&vma_prv->list, vma_head);
  1193. return 0;
  1194. }
  1195. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1196. {
  1197. int ret;
  1198. struct vm_area_struct *vma;
  1199. struct mlx5_ib_vma_private_data *vma_private, *n;
  1200. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1201. struct task_struct *owning_process = NULL;
  1202. struct mm_struct *owning_mm = NULL;
  1203. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1204. if (!owning_process)
  1205. return;
  1206. owning_mm = get_task_mm(owning_process);
  1207. if (!owning_mm) {
  1208. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1209. while (1) {
  1210. put_task_struct(owning_process);
  1211. usleep_range(1000, 2000);
  1212. owning_process = get_pid_task(ibcontext->tgid,
  1213. PIDTYPE_PID);
  1214. if (!owning_process ||
  1215. owning_process->state == TASK_DEAD) {
  1216. pr_info("disassociate ucontext done, task was terminated\n");
  1217. /* in case task was dead need to release the
  1218. * task struct.
  1219. */
  1220. if (owning_process)
  1221. put_task_struct(owning_process);
  1222. return;
  1223. }
  1224. }
  1225. }
  1226. /* need to protect from a race on closing the vma as part of
  1227. * mlx5_ib_vma_close.
  1228. */
  1229. down_read(&owning_mm->mmap_sem);
  1230. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1231. list) {
  1232. vma = vma_private->vma;
  1233. ret = zap_vma_ptes(vma, vma->vm_start,
  1234. PAGE_SIZE);
  1235. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1236. /* context going to be destroyed, should
  1237. * not access ops any more.
  1238. */
  1239. vma->vm_ops = NULL;
  1240. list_del(&vma_private->list);
  1241. kfree(vma_private);
  1242. }
  1243. up_read(&owning_mm->mmap_sem);
  1244. mmput(owning_mm);
  1245. put_task_struct(owning_process);
  1246. }
  1247. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1248. {
  1249. switch (cmd) {
  1250. case MLX5_IB_MMAP_WC_PAGE:
  1251. return "WC";
  1252. case MLX5_IB_MMAP_REGULAR_PAGE:
  1253. return "best effort WC";
  1254. case MLX5_IB_MMAP_NC_PAGE:
  1255. return "NC";
  1256. default:
  1257. return NULL;
  1258. }
  1259. }
  1260. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1261. struct vm_area_struct *vma,
  1262. struct mlx5_ib_ucontext *context)
  1263. {
  1264. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1265. int err;
  1266. unsigned long idx;
  1267. phys_addr_t pfn, pa;
  1268. pgprot_t prot;
  1269. int uars_per_page;
  1270. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1271. return -EINVAL;
  1272. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1273. idx = get_index(vma->vm_pgoff);
  1274. if (idx % uars_per_page ||
  1275. idx * uars_per_page >= bfregi->num_sys_pages) {
  1276. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1277. return -EINVAL;
  1278. }
  1279. switch (cmd) {
  1280. case MLX5_IB_MMAP_WC_PAGE:
  1281. /* Some architectures don't support WC memory */
  1282. #if defined(CONFIG_X86)
  1283. if (!pat_enabled())
  1284. return -EPERM;
  1285. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1286. return -EPERM;
  1287. #endif
  1288. /* fall through */
  1289. case MLX5_IB_MMAP_REGULAR_PAGE:
  1290. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1291. prot = pgprot_writecombine(vma->vm_page_prot);
  1292. break;
  1293. case MLX5_IB_MMAP_NC_PAGE:
  1294. prot = pgprot_noncached(vma->vm_page_prot);
  1295. break;
  1296. default:
  1297. return -EINVAL;
  1298. }
  1299. pfn = uar_index2pfn(dev, bfregi, idx);
  1300. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1301. vma->vm_page_prot = prot;
  1302. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1303. PAGE_SIZE, vma->vm_page_prot);
  1304. if (err) {
  1305. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1306. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1307. return -EAGAIN;
  1308. }
  1309. pa = pfn << PAGE_SHIFT;
  1310. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1311. vma->vm_start, &pa);
  1312. return mlx5_ib_set_vma_data(vma, context);
  1313. }
  1314. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1315. {
  1316. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1317. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1318. unsigned long command;
  1319. phys_addr_t pfn;
  1320. command = get_command(vma->vm_pgoff);
  1321. switch (command) {
  1322. case MLX5_IB_MMAP_WC_PAGE:
  1323. case MLX5_IB_MMAP_NC_PAGE:
  1324. case MLX5_IB_MMAP_REGULAR_PAGE:
  1325. return uar_mmap(dev, command, vma, context);
  1326. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1327. return -ENOSYS;
  1328. case MLX5_IB_MMAP_CORE_CLOCK:
  1329. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1330. return -EINVAL;
  1331. if (vma->vm_flags & VM_WRITE)
  1332. return -EPERM;
  1333. /* Don't expose to user-space information it shouldn't have */
  1334. if (PAGE_SIZE > 4096)
  1335. return -EOPNOTSUPP;
  1336. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1337. pfn = (dev->mdev->iseg_base +
  1338. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1339. PAGE_SHIFT;
  1340. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1341. PAGE_SIZE, vma->vm_page_prot))
  1342. return -EAGAIN;
  1343. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1344. vma->vm_start,
  1345. (unsigned long long)pfn << PAGE_SHIFT);
  1346. break;
  1347. default:
  1348. return -EINVAL;
  1349. }
  1350. return 0;
  1351. }
  1352. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1353. struct ib_ucontext *context,
  1354. struct ib_udata *udata)
  1355. {
  1356. struct mlx5_ib_alloc_pd_resp resp;
  1357. struct mlx5_ib_pd *pd;
  1358. int err;
  1359. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1360. if (!pd)
  1361. return ERR_PTR(-ENOMEM);
  1362. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1363. if (err) {
  1364. kfree(pd);
  1365. return ERR_PTR(err);
  1366. }
  1367. if (context) {
  1368. resp.pdn = pd->pdn;
  1369. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1370. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1371. kfree(pd);
  1372. return ERR_PTR(-EFAULT);
  1373. }
  1374. }
  1375. return &pd->ibpd;
  1376. }
  1377. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1378. {
  1379. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1380. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1381. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1382. kfree(mpd);
  1383. return 0;
  1384. }
  1385. enum {
  1386. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1387. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1388. MATCH_CRITERIA_ENABLE_INNER_BIT
  1389. };
  1390. #define HEADER_IS_ZERO(match_criteria, headers) \
  1391. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1392. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1393. static u8 get_match_criteria_enable(u32 *match_criteria)
  1394. {
  1395. u8 match_criteria_enable;
  1396. match_criteria_enable =
  1397. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1398. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1399. match_criteria_enable |=
  1400. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1401. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1402. match_criteria_enable |=
  1403. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1404. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1405. return match_criteria_enable;
  1406. }
  1407. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1408. {
  1409. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1410. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1411. }
  1412. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1413. bool inner)
  1414. {
  1415. if (inner) {
  1416. MLX5_SET(fte_match_set_misc,
  1417. misc_c, inner_ipv6_flow_label, mask);
  1418. MLX5_SET(fte_match_set_misc,
  1419. misc_v, inner_ipv6_flow_label, val);
  1420. } else {
  1421. MLX5_SET(fte_match_set_misc,
  1422. misc_c, outer_ipv6_flow_label, mask);
  1423. MLX5_SET(fte_match_set_misc,
  1424. misc_v, outer_ipv6_flow_label, val);
  1425. }
  1426. }
  1427. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1428. {
  1429. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1430. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1431. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1432. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1433. }
  1434. #define LAST_ETH_FIELD vlan_tag
  1435. #define LAST_IB_FIELD sl
  1436. #define LAST_IPV4_FIELD tos
  1437. #define LAST_IPV6_FIELD traffic_class
  1438. #define LAST_TCP_UDP_FIELD src_port
  1439. #define LAST_TUNNEL_FIELD tunnel_id
  1440. #define LAST_FLOW_TAG_FIELD tag_id
  1441. /* Field is the last supported field */
  1442. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1443. memchr_inv((void *)&filter.field +\
  1444. sizeof(filter.field), 0,\
  1445. sizeof(filter) -\
  1446. offsetof(typeof(filter), field) -\
  1447. sizeof(filter.field))
  1448. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1449. const union ib_flow_spec *ib_spec, u32 *tag_id)
  1450. {
  1451. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1452. misc_parameters);
  1453. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1454. misc_parameters);
  1455. void *headers_c;
  1456. void *headers_v;
  1457. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1458. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1459. inner_headers);
  1460. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1461. inner_headers);
  1462. } else {
  1463. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1464. outer_headers);
  1465. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1466. outer_headers);
  1467. }
  1468. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1469. case IB_FLOW_SPEC_ETH:
  1470. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1471. return -EOPNOTSUPP;
  1472. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1473. dmac_47_16),
  1474. ib_spec->eth.mask.dst_mac);
  1475. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1476. dmac_47_16),
  1477. ib_spec->eth.val.dst_mac);
  1478. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1479. smac_47_16),
  1480. ib_spec->eth.mask.src_mac);
  1481. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1482. smac_47_16),
  1483. ib_spec->eth.val.src_mac);
  1484. if (ib_spec->eth.mask.vlan_tag) {
  1485. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1486. cvlan_tag, 1);
  1487. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1488. cvlan_tag, 1);
  1489. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1490. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1491. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1492. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1493. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1494. first_cfi,
  1495. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1496. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1497. first_cfi,
  1498. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1499. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1500. first_prio,
  1501. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1502. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1503. first_prio,
  1504. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1505. }
  1506. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1507. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1508. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1509. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1510. break;
  1511. case IB_FLOW_SPEC_IPV4:
  1512. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1513. return -EOPNOTSUPP;
  1514. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1515. ethertype, 0xffff);
  1516. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1517. ethertype, ETH_P_IP);
  1518. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1519. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1520. &ib_spec->ipv4.mask.src_ip,
  1521. sizeof(ib_spec->ipv4.mask.src_ip));
  1522. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1523. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1524. &ib_spec->ipv4.val.src_ip,
  1525. sizeof(ib_spec->ipv4.val.src_ip));
  1526. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1527. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1528. &ib_spec->ipv4.mask.dst_ip,
  1529. sizeof(ib_spec->ipv4.mask.dst_ip));
  1530. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1531. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1532. &ib_spec->ipv4.val.dst_ip,
  1533. sizeof(ib_spec->ipv4.val.dst_ip));
  1534. set_tos(headers_c, headers_v,
  1535. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1536. set_proto(headers_c, headers_v,
  1537. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1538. break;
  1539. case IB_FLOW_SPEC_IPV6:
  1540. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1541. return -EOPNOTSUPP;
  1542. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1543. ethertype, 0xffff);
  1544. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1545. ethertype, ETH_P_IPV6);
  1546. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1547. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1548. &ib_spec->ipv6.mask.src_ip,
  1549. sizeof(ib_spec->ipv6.mask.src_ip));
  1550. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1551. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1552. &ib_spec->ipv6.val.src_ip,
  1553. sizeof(ib_spec->ipv6.val.src_ip));
  1554. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1555. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1556. &ib_spec->ipv6.mask.dst_ip,
  1557. sizeof(ib_spec->ipv6.mask.dst_ip));
  1558. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1559. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1560. &ib_spec->ipv6.val.dst_ip,
  1561. sizeof(ib_spec->ipv6.val.dst_ip));
  1562. set_tos(headers_c, headers_v,
  1563. ib_spec->ipv6.mask.traffic_class,
  1564. ib_spec->ipv6.val.traffic_class);
  1565. set_proto(headers_c, headers_v,
  1566. ib_spec->ipv6.mask.next_hdr,
  1567. ib_spec->ipv6.val.next_hdr);
  1568. set_flow_label(misc_params_c, misc_params_v,
  1569. ntohl(ib_spec->ipv6.mask.flow_label),
  1570. ntohl(ib_spec->ipv6.val.flow_label),
  1571. ib_spec->type & IB_FLOW_SPEC_INNER);
  1572. break;
  1573. case IB_FLOW_SPEC_TCP:
  1574. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1575. LAST_TCP_UDP_FIELD))
  1576. return -EOPNOTSUPP;
  1577. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1578. 0xff);
  1579. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1580. IPPROTO_TCP);
  1581. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1582. ntohs(ib_spec->tcp_udp.mask.src_port));
  1583. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1584. ntohs(ib_spec->tcp_udp.val.src_port));
  1585. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1586. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1587. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1588. ntohs(ib_spec->tcp_udp.val.dst_port));
  1589. break;
  1590. case IB_FLOW_SPEC_UDP:
  1591. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1592. LAST_TCP_UDP_FIELD))
  1593. return -EOPNOTSUPP;
  1594. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1595. 0xff);
  1596. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1597. IPPROTO_UDP);
  1598. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1599. ntohs(ib_spec->tcp_udp.mask.src_port));
  1600. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1601. ntohs(ib_spec->tcp_udp.val.src_port));
  1602. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1603. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1604. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1605. ntohs(ib_spec->tcp_udp.val.dst_port));
  1606. break;
  1607. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1608. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1609. LAST_TUNNEL_FIELD))
  1610. return -EOPNOTSUPP;
  1611. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1612. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1613. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1614. ntohl(ib_spec->tunnel.val.tunnel_id));
  1615. break;
  1616. case IB_FLOW_SPEC_ACTION_TAG:
  1617. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1618. LAST_FLOW_TAG_FIELD))
  1619. return -EOPNOTSUPP;
  1620. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1621. return -EINVAL;
  1622. *tag_id = ib_spec->flow_tag.tag_id;
  1623. break;
  1624. default:
  1625. return -EINVAL;
  1626. }
  1627. return 0;
  1628. }
  1629. /* If a flow could catch both multicast and unicast packets,
  1630. * it won't fall into the multicast flow steering table and this rule
  1631. * could steal other multicast packets.
  1632. */
  1633. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1634. {
  1635. struct ib_flow_spec_eth *eth_spec;
  1636. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1637. ib_attr->size < sizeof(struct ib_flow_attr) +
  1638. sizeof(struct ib_flow_spec_eth) ||
  1639. ib_attr->num_of_specs < 1)
  1640. return false;
  1641. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1642. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1643. eth_spec->size != sizeof(*eth_spec))
  1644. return false;
  1645. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1646. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1647. }
  1648. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1649. {
  1650. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1651. bool has_ipv4_spec = false;
  1652. bool eth_type_ipv4 = true;
  1653. unsigned int spec_index;
  1654. /* Validate that ethertype is correct */
  1655. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1656. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1657. ib_spec->eth.mask.ether_type) {
  1658. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1659. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1660. eth_type_ipv4 = false;
  1661. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1662. has_ipv4_spec = true;
  1663. }
  1664. ib_spec = (void *)ib_spec + ib_spec->size;
  1665. }
  1666. return !has_ipv4_spec || eth_type_ipv4;
  1667. }
  1668. static void put_flow_table(struct mlx5_ib_dev *dev,
  1669. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1670. {
  1671. prio->refcount -= !!ft_added;
  1672. if (!prio->refcount) {
  1673. mlx5_destroy_flow_table(prio->flow_table);
  1674. prio->flow_table = NULL;
  1675. }
  1676. }
  1677. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1678. {
  1679. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1680. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1681. struct mlx5_ib_flow_handler,
  1682. ibflow);
  1683. struct mlx5_ib_flow_handler *iter, *tmp;
  1684. mutex_lock(&dev->flow_db.lock);
  1685. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1686. mlx5_del_flow_rules(iter->rule);
  1687. put_flow_table(dev, iter->prio, true);
  1688. list_del(&iter->list);
  1689. kfree(iter);
  1690. }
  1691. mlx5_del_flow_rules(handler->rule);
  1692. put_flow_table(dev, handler->prio, true);
  1693. mutex_unlock(&dev->flow_db.lock);
  1694. kfree(handler);
  1695. return 0;
  1696. }
  1697. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1698. {
  1699. priority *= 2;
  1700. if (!dont_trap)
  1701. priority++;
  1702. return priority;
  1703. }
  1704. enum flow_table_type {
  1705. MLX5_IB_FT_RX,
  1706. MLX5_IB_FT_TX
  1707. };
  1708. #define MLX5_FS_MAX_TYPES 10
  1709. #define MLX5_FS_MAX_ENTRIES 32000UL
  1710. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1711. struct ib_flow_attr *flow_attr,
  1712. enum flow_table_type ft_type)
  1713. {
  1714. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1715. struct mlx5_flow_namespace *ns = NULL;
  1716. struct mlx5_ib_flow_prio *prio;
  1717. struct mlx5_flow_table *ft;
  1718. int num_entries;
  1719. int num_groups;
  1720. int priority;
  1721. int err = 0;
  1722. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1723. if (flow_is_multicast_only(flow_attr) &&
  1724. !dont_trap)
  1725. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1726. else
  1727. priority = ib_prio_to_core_prio(flow_attr->priority,
  1728. dont_trap);
  1729. ns = mlx5_get_flow_namespace(dev->mdev,
  1730. MLX5_FLOW_NAMESPACE_BYPASS);
  1731. num_entries = MLX5_FS_MAX_ENTRIES;
  1732. num_groups = MLX5_FS_MAX_TYPES;
  1733. prio = &dev->flow_db.prios[priority];
  1734. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1735. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1736. ns = mlx5_get_flow_namespace(dev->mdev,
  1737. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1738. build_leftovers_ft_param(&priority,
  1739. &num_entries,
  1740. &num_groups);
  1741. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1742. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1743. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1744. allow_sniffer_and_nic_rx_shared_tir))
  1745. return ERR_PTR(-ENOTSUPP);
  1746. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1747. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1748. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1749. prio = &dev->flow_db.sniffer[ft_type];
  1750. priority = 0;
  1751. num_entries = 1;
  1752. num_groups = 1;
  1753. }
  1754. if (!ns)
  1755. return ERR_PTR(-ENOTSUPP);
  1756. ft = prio->flow_table;
  1757. if (!ft) {
  1758. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1759. num_entries,
  1760. num_groups,
  1761. 0, 0);
  1762. if (!IS_ERR(ft)) {
  1763. prio->refcount = 0;
  1764. prio->flow_table = ft;
  1765. } else {
  1766. err = PTR_ERR(ft);
  1767. }
  1768. }
  1769. return err ? ERR_PTR(err) : prio;
  1770. }
  1771. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1772. struct mlx5_ib_flow_prio *ft_prio,
  1773. const struct ib_flow_attr *flow_attr,
  1774. struct mlx5_flow_destination *dst)
  1775. {
  1776. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1777. struct mlx5_ib_flow_handler *handler;
  1778. struct mlx5_flow_act flow_act = {0};
  1779. struct mlx5_flow_spec *spec;
  1780. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1781. unsigned int spec_index;
  1782. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1783. int err = 0;
  1784. if (!is_valid_attr(flow_attr))
  1785. return ERR_PTR(-EINVAL);
  1786. spec = mlx5_vzalloc(sizeof(*spec));
  1787. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1788. if (!handler || !spec) {
  1789. err = -ENOMEM;
  1790. goto free;
  1791. }
  1792. INIT_LIST_HEAD(&handler->list);
  1793. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1794. err = parse_flow_attr(spec->match_criteria,
  1795. spec->match_value, ib_flow, &flow_tag);
  1796. if (err < 0)
  1797. goto free;
  1798. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1799. }
  1800. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1801. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1802. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1803. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1804. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1805. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1806. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1807. flow_tag, flow_attr->type);
  1808. err = -EINVAL;
  1809. goto free;
  1810. }
  1811. flow_act.flow_tag = flow_tag;
  1812. handler->rule = mlx5_add_flow_rules(ft, spec,
  1813. &flow_act,
  1814. dst, 1);
  1815. if (IS_ERR(handler->rule)) {
  1816. err = PTR_ERR(handler->rule);
  1817. goto free;
  1818. }
  1819. ft_prio->refcount++;
  1820. handler->prio = ft_prio;
  1821. ft_prio->flow_table = ft;
  1822. free:
  1823. if (err)
  1824. kfree(handler);
  1825. kvfree(spec);
  1826. return err ? ERR_PTR(err) : handler;
  1827. }
  1828. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1829. struct mlx5_ib_flow_prio *ft_prio,
  1830. struct ib_flow_attr *flow_attr,
  1831. struct mlx5_flow_destination *dst)
  1832. {
  1833. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1834. struct mlx5_ib_flow_handler *handler = NULL;
  1835. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1836. if (!IS_ERR(handler)) {
  1837. handler_dst = create_flow_rule(dev, ft_prio,
  1838. flow_attr, dst);
  1839. if (IS_ERR(handler_dst)) {
  1840. mlx5_del_flow_rules(handler->rule);
  1841. ft_prio->refcount--;
  1842. kfree(handler);
  1843. handler = handler_dst;
  1844. } else {
  1845. list_add(&handler_dst->list, &handler->list);
  1846. }
  1847. }
  1848. return handler;
  1849. }
  1850. enum {
  1851. LEFTOVERS_MC,
  1852. LEFTOVERS_UC,
  1853. };
  1854. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1855. struct mlx5_ib_flow_prio *ft_prio,
  1856. struct ib_flow_attr *flow_attr,
  1857. struct mlx5_flow_destination *dst)
  1858. {
  1859. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1860. struct mlx5_ib_flow_handler *handler = NULL;
  1861. static struct {
  1862. struct ib_flow_attr flow_attr;
  1863. struct ib_flow_spec_eth eth_flow;
  1864. } leftovers_specs[] = {
  1865. [LEFTOVERS_MC] = {
  1866. .flow_attr = {
  1867. .num_of_specs = 1,
  1868. .size = sizeof(leftovers_specs[0])
  1869. },
  1870. .eth_flow = {
  1871. .type = IB_FLOW_SPEC_ETH,
  1872. .size = sizeof(struct ib_flow_spec_eth),
  1873. .mask = {.dst_mac = {0x1} },
  1874. .val = {.dst_mac = {0x1} }
  1875. }
  1876. },
  1877. [LEFTOVERS_UC] = {
  1878. .flow_attr = {
  1879. .num_of_specs = 1,
  1880. .size = sizeof(leftovers_specs[0])
  1881. },
  1882. .eth_flow = {
  1883. .type = IB_FLOW_SPEC_ETH,
  1884. .size = sizeof(struct ib_flow_spec_eth),
  1885. .mask = {.dst_mac = {0x1} },
  1886. .val = {.dst_mac = {} }
  1887. }
  1888. }
  1889. };
  1890. handler = create_flow_rule(dev, ft_prio,
  1891. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1892. dst);
  1893. if (!IS_ERR(handler) &&
  1894. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1895. handler_ucast = create_flow_rule(dev, ft_prio,
  1896. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1897. dst);
  1898. if (IS_ERR(handler_ucast)) {
  1899. mlx5_del_flow_rules(handler->rule);
  1900. ft_prio->refcount--;
  1901. kfree(handler);
  1902. handler = handler_ucast;
  1903. } else {
  1904. list_add(&handler_ucast->list, &handler->list);
  1905. }
  1906. }
  1907. return handler;
  1908. }
  1909. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1910. struct mlx5_ib_flow_prio *ft_rx,
  1911. struct mlx5_ib_flow_prio *ft_tx,
  1912. struct mlx5_flow_destination *dst)
  1913. {
  1914. struct mlx5_ib_flow_handler *handler_rx;
  1915. struct mlx5_ib_flow_handler *handler_tx;
  1916. int err;
  1917. static const struct ib_flow_attr flow_attr = {
  1918. .num_of_specs = 0,
  1919. .size = sizeof(flow_attr)
  1920. };
  1921. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1922. if (IS_ERR(handler_rx)) {
  1923. err = PTR_ERR(handler_rx);
  1924. goto err;
  1925. }
  1926. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1927. if (IS_ERR(handler_tx)) {
  1928. err = PTR_ERR(handler_tx);
  1929. goto err_tx;
  1930. }
  1931. list_add(&handler_tx->list, &handler_rx->list);
  1932. return handler_rx;
  1933. err_tx:
  1934. mlx5_del_flow_rules(handler_rx->rule);
  1935. ft_rx->refcount--;
  1936. kfree(handler_rx);
  1937. err:
  1938. return ERR_PTR(err);
  1939. }
  1940. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1941. struct ib_flow_attr *flow_attr,
  1942. int domain)
  1943. {
  1944. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1945. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1946. struct mlx5_ib_flow_handler *handler = NULL;
  1947. struct mlx5_flow_destination *dst = NULL;
  1948. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1949. struct mlx5_ib_flow_prio *ft_prio;
  1950. int err;
  1951. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1952. return ERR_PTR(-ENOSPC);
  1953. if (domain != IB_FLOW_DOMAIN_USER ||
  1954. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1955. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1956. return ERR_PTR(-EINVAL);
  1957. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1958. if (!dst)
  1959. return ERR_PTR(-ENOMEM);
  1960. mutex_lock(&dev->flow_db.lock);
  1961. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1962. if (IS_ERR(ft_prio)) {
  1963. err = PTR_ERR(ft_prio);
  1964. goto unlock;
  1965. }
  1966. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1967. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1968. if (IS_ERR(ft_prio_tx)) {
  1969. err = PTR_ERR(ft_prio_tx);
  1970. ft_prio_tx = NULL;
  1971. goto destroy_ft;
  1972. }
  1973. }
  1974. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1975. if (mqp->flags & MLX5_IB_QP_RSS)
  1976. dst->tir_num = mqp->rss_qp.tirn;
  1977. else
  1978. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1979. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1980. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1981. handler = create_dont_trap_rule(dev, ft_prio,
  1982. flow_attr, dst);
  1983. } else {
  1984. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1985. dst);
  1986. }
  1987. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1988. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1989. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1990. dst);
  1991. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1992. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1993. } else {
  1994. err = -EINVAL;
  1995. goto destroy_ft;
  1996. }
  1997. if (IS_ERR(handler)) {
  1998. err = PTR_ERR(handler);
  1999. handler = NULL;
  2000. goto destroy_ft;
  2001. }
  2002. mutex_unlock(&dev->flow_db.lock);
  2003. kfree(dst);
  2004. return &handler->ibflow;
  2005. destroy_ft:
  2006. put_flow_table(dev, ft_prio, false);
  2007. if (ft_prio_tx)
  2008. put_flow_table(dev, ft_prio_tx, false);
  2009. unlock:
  2010. mutex_unlock(&dev->flow_db.lock);
  2011. kfree(dst);
  2012. kfree(handler);
  2013. return ERR_PTR(err);
  2014. }
  2015. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2016. {
  2017. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2018. int err;
  2019. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2020. if (err)
  2021. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2022. ibqp->qp_num, gid->raw);
  2023. return err;
  2024. }
  2025. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2026. {
  2027. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2028. int err;
  2029. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2030. if (err)
  2031. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2032. ibqp->qp_num, gid->raw);
  2033. return err;
  2034. }
  2035. static int init_node_data(struct mlx5_ib_dev *dev)
  2036. {
  2037. int err;
  2038. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2039. if (err)
  2040. return err;
  2041. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2042. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2043. }
  2044. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2045. char *buf)
  2046. {
  2047. struct mlx5_ib_dev *dev =
  2048. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2049. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2050. }
  2051. static ssize_t show_reg_pages(struct device *device,
  2052. struct device_attribute *attr, char *buf)
  2053. {
  2054. struct mlx5_ib_dev *dev =
  2055. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2056. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2057. }
  2058. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2059. char *buf)
  2060. {
  2061. struct mlx5_ib_dev *dev =
  2062. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2063. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2064. }
  2065. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2066. char *buf)
  2067. {
  2068. struct mlx5_ib_dev *dev =
  2069. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2070. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2071. }
  2072. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2073. char *buf)
  2074. {
  2075. struct mlx5_ib_dev *dev =
  2076. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2077. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2078. dev->mdev->board_id);
  2079. }
  2080. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2081. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2082. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2083. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2084. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2085. static struct device_attribute *mlx5_class_attributes[] = {
  2086. &dev_attr_hw_rev,
  2087. &dev_attr_hca_type,
  2088. &dev_attr_board_id,
  2089. &dev_attr_fw_pages,
  2090. &dev_attr_reg_pages,
  2091. };
  2092. static void pkey_change_handler(struct work_struct *work)
  2093. {
  2094. struct mlx5_ib_port_resources *ports =
  2095. container_of(work, struct mlx5_ib_port_resources,
  2096. pkey_change_work);
  2097. mutex_lock(&ports->devr->mutex);
  2098. mlx5_ib_gsi_pkey_change(ports->gsi);
  2099. mutex_unlock(&ports->devr->mutex);
  2100. }
  2101. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2102. {
  2103. struct mlx5_ib_qp *mqp;
  2104. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2105. struct mlx5_core_cq *mcq;
  2106. struct list_head cq_armed_list;
  2107. unsigned long flags_qp;
  2108. unsigned long flags_cq;
  2109. unsigned long flags;
  2110. INIT_LIST_HEAD(&cq_armed_list);
  2111. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2112. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2113. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2114. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2115. if (mqp->sq.tail != mqp->sq.head) {
  2116. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2117. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2118. if (send_mcq->mcq.comp &&
  2119. mqp->ibqp.send_cq->comp_handler) {
  2120. if (!send_mcq->mcq.reset_notify_added) {
  2121. send_mcq->mcq.reset_notify_added = 1;
  2122. list_add_tail(&send_mcq->mcq.reset_notify,
  2123. &cq_armed_list);
  2124. }
  2125. }
  2126. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2127. }
  2128. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2129. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2130. /* no handling is needed for SRQ */
  2131. if (!mqp->ibqp.srq) {
  2132. if (mqp->rq.tail != mqp->rq.head) {
  2133. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2134. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2135. if (recv_mcq->mcq.comp &&
  2136. mqp->ibqp.recv_cq->comp_handler) {
  2137. if (!recv_mcq->mcq.reset_notify_added) {
  2138. recv_mcq->mcq.reset_notify_added = 1;
  2139. list_add_tail(&recv_mcq->mcq.reset_notify,
  2140. &cq_armed_list);
  2141. }
  2142. }
  2143. spin_unlock_irqrestore(&recv_mcq->lock,
  2144. flags_cq);
  2145. }
  2146. }
  2147. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2148. }
  2149. /*At that point all inflight post send were put to be executed as of we
  2150. * lock/unlock above locks Now need to arm all involved CQs.
  2151. */
  2152. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2153. mcq->comp(mcq);
  2154. }
  2155. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2156. }
  2157. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2158. enum mlx5_dev_event event, unsigned long param)
  2159. {
  2160. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2161. struct ib_event ibev;
  2162. bool fatal = false;
  2163. u8 port = 0;
  2164. switch (event) {
  2165. case MLX5_DEV_EVENT_SYS_ERROR:
  2166. ibev.event = IB_EVENT_DEVICE_FATAL;
  2167. mlx5_ib_handle_internal_error(ibdev);
  2168. fatal = true;
  2169. break;
  2170. case MLX5_DEV_EVENT_PORT_UP:
  2171. case MLX5_DEV_EVENT_PORT_DOWN:
  2172. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2173. port = (u8)param;
  2174. /* In RoCE, port up/down events are handled in
  2175. * mlx5_netdev_event().
  2176. */
  2177. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2178. IB_LINK_LAYER_ETHERNET)
  2179. return;
  2180. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2181. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2182. break;
  2183. case MLX5_DEV_EVENT_LID_CHANGE:
  2184. ibev.event = IB_EVENT_LID_CHANGE;
  2185. port = (u8)param;
  2186. break;
  2187. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2188. ibev.event = IB_EVENT_PKEY_CHANGE;
  2189. port = (u8)param;
  2190. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2191. break;
  2192. case MLX5_DEV_EVENT_GUID_CHANGE:
  2193. ibev.event = IB_EVENT_GID_CHANGE;
  2194. port = (u8)param;
  2195. break;
  2196. case MLX5_DEV_EVENT_CLIENT_REREG:
  2197. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2198. port = (u8)param;
  2199. break;
  2200. default:
  2201. return;
  2202. }
  2203. ibev.device = &ibdev->ib_dev;
  2204. ibev.element.port_num = port;
  2205. if (port < 1 || port > ibdev->num_ports) {
  2206. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2207. return;
  2208. }
  2209. if (ibdev->ib_active)
  2210. ib_dispatch_event(&ibev);
  2211. if (fatal)
  2212. ibdev->ib_active = false;
  2213. }
  2214. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2215. {
  2216. struct mlx5_hca_vport_context vport_ctx;
  2217. int err;
  2218. int port;
  2219. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2220. dev->mdev->port_caps[port - 1].has_smi = false;
  2221. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2222. MLX5_CAP_PORT_TYPE_IB) {
  2223. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2224. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2225. port, 0,
  2226. &vport_ctx);
  2227. if (err) {
  2228. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2229. port, err);
  2230. return err;
  2231. }
  2232. dev->mdev->port_caps[port - 1].has_smi =
  2233. vport_ctx.has_smi;
  2234. } else {
  2235. dev->mdev->port_caps[port - 1].has_smi = true;
  2236. }
  2237. }
  2238. }
  2239. return 0;
  2240. }
  2241. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2242. {
  2243. int port;
  2244. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2245. mlx5_query_ext_port_caps(dev, port);
  2246. }
  2247. static int get_port_caps(struct mlx5_ib_dev *dev)
  2248. {
  2249. struct ib_device_attr *dprops = NULL;
  2250. struct ib_port_attr *pprops = NULL;
  2251. int err = -ENOMEM;
  2252. int port;
  2253. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2254. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2255. if (!pprops)
  2256. goto out;
  2257. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2258. if (!dprops)
  2259. goto out;
  2260. err = set_has_smi_cap(dev);
  2261. if (err)
  2262. goto out;
  2263. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2264. if (err) {
  2265. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2266. goto out;
  2267. }
  2268. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2269. memset(pprops, 0, sizeof(*pprops));
  2270. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2271. if (err) {
  2272. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2273. port, err);
  2274. break;
  2275. }
  2276. dev->mdev->port_caps[port - 1].pkey_table_len =
  2277. dprops->max_pkeys;
  2278. dev->mdev->port_caps[port - 1].gid_table_len =
  2279. pprops->gid_tbl_len;
  2280. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2281. dprops->max_pkeys, pprops->gid_tbl_len);
  2282. }
  2283. out:
  2284. kfree(pprops);
  2285. kfree(dprops);
  2286. return err;
  2287. }
  2288. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2289. {
  2290. int err;
  2291. err = mlx5_mr_cache_cleanup(dev);
  2292. if (err)
  2293. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2294. mlx5_ib_destroy_qp(dev->umrc.qp);
  2295. ib_free_cq(dev->umrc.cq);
  2296. ib_dealloc_pd(dev->umrc.pd);
  2297. }
  2298. enum {
  2299. MAX_UMR_WR = 128,
  2300. };
  2301. static int create_umr_res(struct mlx5_ib_dev *dev)
  2302. {
  2303. struct ib_qp_init_attr *init_attr = NULL;
  2304. struct ib_qp_attr *attr = NULL;
  2305. struct ib_pd *pd;
  2306. struct ib_cq *cq;
  2307. struct ib_qp *qp;
  2308. int ret;
  2309. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2310. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2311. if (!attr || !init_attr) {
  2312. ret = -ENOMEM;
  2313. goto error_0;
  2314. }
  2315. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2316. if (IS_ERR(pd)) {
  2317. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2318. ret = PTR_ERR(pd);
  2319. goto error_0;
  2320. }
  2321. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2322. if (IS_ERR(cq)) {
  2323. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2324. ret = PTR_ERR(cq);
  2325. goto error_2;
  2326. }
  2327. init_attr->send_cq = cq;
  2328. init_attr->recv_cq = cq;
  2329. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2330. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2331. init_attr->cap.max_send_sge = 1;
  2332. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2333. init_attr->port_num = 1;
  2334. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2335. if (IS_ERR(qp)) {
  2336. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2337. ret = PTR_ERR(qp);
  2338. goto error_3;
  2339. }
  2340. qp->device = &dev->ib_dev;
  2341. qp->real_qp = qp;
  2342. qp->uobject = NULL;
  2343. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2344. attr->qp_state = IB_QPS_INIT;
  2345. attr->port_num = 1;
  2346. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2347. IB_QP_PORT, NULL);
  2348. if (ret) {
  2349. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2350. goto error_4;
  2351. }
  2352. memset(attr, 0, sizeof(*attr));
  2353. attr->qp_state = IB_QPS_RTR;
  2354. attr->path_mtu = IB_MTU_256;
  2355. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2356. if (ret) {
  2357. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2358. goto error_4;
  2359. }
  2360. memset(attr, 0, sizeof(*attr));
  2361. attr->qp_state = IB_QPS_RTS;
  2362. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2363. if (ret) {
  2364. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2365. goto error_4;
  2366. }
  2367. dev->umrc.qp = qp;
  2368. dev->umrc.cq = cq;
  2369. dev->umrc.pd = pd;
  2370. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2371. ret = mlx5_mr_cache_init(dev);
  2372. if (ret) {
  2373. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2374. goto error_4;
  2375. }
  2376. kfree(attr);
  2377. kfree(init_attr);
  2378. return 0;
  2379. error_4:
  2380. mlx5_ib_destroy_qp(qp);
  2381. error_3:
  2382. ib_free_cq(cq);
  2383. error_2:
  2384. ib_dealloc_pd(pd);
  2385. error_0:
  2386. kfree(attr);
  2387. kfree(init_attr);
  2388. return ret;
  2389. }
  2390. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2391. {
  2392. struct ib_srq_init_attr attr;
  2393. struct mlx5_ib_dev *dev;
  2394. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2395. int port;
  2396. int ret = 0;
  2397. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2398. mutex_init(&devr->mutex);
  2399. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2400. if (IS_ERR(devr->p0)) {
  2401. ret = PTR_ERR(devr->p0);
  2402. goto error0;
  2403. }
  2404. devr->p0->device = &dev->ib_dev;
  2405. devr->p0->uobject = NULL;
  2406. atomic_set(&devr->p0->usecnt, 0);
  2407. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2408. if (IS_ERR(devr->c0)) {
  2409. ret = PTR_ERR(devr->c0);
  2410. goto error1;
  2411. }
  2412. devr->c0->device = &dev->ib_dev;
  2413. devr->c0->uobject = NULL;
  2414. devr->c0->comp_handler = NULL;
  2415. devr->c0->event_handler = NULL;
  2416. devr->c0->cq_context = NULL;
  2417. atomic_set(&devr->c0->usecnt, 0);
  2418. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2419. if (IS_ERR(devr->x0)) {
  2420. ret = PTR_ERR(devr->x0);
  2421. goto error2;
  2422. }
  2423. devr->x0->device = &dev->ib_dev;
  2424. devr->x0->inode = NULL;
  2425. atomic_set(&devr->x0->usecnt, 0);
  2426. mutex_init(&devr->x0->tgt_qp_mutex);
  2427. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2428. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2429. if (IS_ERR(devr->x1)) {
  2430. ret = PTR_ERR(devr->x1);
  2431. goto error3;
  2432. }
  2433. devr->x1->device = &dev->ib_dev;
  2434. devr->x1->inode = NULL;
  2435. atomic_set(&devr->x1->usecnt, 0);
  2436. mutex_init(&devr->x1->tgt_qp_mutex);
  2437. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2438. memset(&attr, 0, sizeof(attr));
  2439. attr.attr.max_sge = 1;
  2440. attr.attr.max_wr = 1;
  2441. attr.srq_type = IB_SRQT_XRC;
  2442. attr.ext.xrc.cq = devr->c0;
  2443. attr.ext.xrc.xrcd = devr->x0;
  2444. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2445. if (IS_ERR(devr->s0)) {
  2446. ret = PTR_ERR(devr->s0);
  2447. goto error4;
  2448. }
  2449. devr->s0->device = &dev->ib_dev;
  2450. devr->s0->pd = devr->p0;
  2451. devr->s0->uobject = NULL;
  2452. devr->s0->event_handler = NULL;
  2453. devr->s0->srq_context = NULL;
  2454. devr->s0->srq_type = IB_SRQT_XRC;
  2455. devr->s0->ext.xrc.xrcd = devr->x0;
  2456. devr->s0->ext.xrc.cq = devr->c0;
  2457. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2458. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2459. atomic_inc(&devr->p0->usecnt);
  2460. atomic_set(&devr->s0->usecnt, 0);
  2461. memset(&attr, 0, sizeof(attr));
  2462. attr.attr.max_sge = 1;
  2463. attr.attr.max_wr = 1;
  2464. attr.srq_type = IB_SRQT_BASIC;
  2465. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2466. if (IS_ERR(devr->s1)) {
  2467. ret = PTR_ERR(devr->s1);
  2468. goto error5;
  2469. }
  2470. devr->s1->device = &dev->ib_dev;
  2471. devr->s1->pd = devr->p0;
  2472. devr->s1->uobject = NULL;
  2473. devr->s1->event_handler = NULL;
  2474. devr->s1->srq_context = NULL;
  2475. devr->s1->srq_type = IB_SRQT_BASIC;
  2476. devr->s1->ext.xrc.cq = devr->c0;
  2477. atomic_inc(&devr->p0->usecnt);
  2478. atomic_set(&devr->s0->usecnt, 0);
  2479. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2480. INIT_WORK(&devr->ports[port].pkey_change_work,
  2481. pkey_change_handler);
  2482. devr->ports[port].devr = devr;
  2483. }
  2484. return 0;
  2485. error5:
  2486. mlx5_ib_destroy_srq(devr->s0);
  2487. error4:
  2488. mlx5_ib_dealloc_xrcd(devr->x1);
  2489. error3:
  2490. mlx5_ib_dealloc_xrcd(devr->x0);
  2491. error2:
  2492. mlx5_ib_destroy_cq(devr->c0);
  2493. error1:
  2494. mlx5_ib_dealloc_pd(devr->p0);
  2495. error0:
  2496. return ret;
  2497. }
  2498. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2499. {
  2500. struct mlx5_ib_dev *dev =
  2501. container_of(devr, struct mlx5_ib_dev, devr);
  2502. int port;
  2503. mlx5_ib_destroy_srq(devr->s1);
  2504. mlx5_ib_destroy_srq(devr->s0);
  2505. mlx5_ib_dealloc_xrcd(devr->x0);
  2506. mlx5_ib_dealloc_xrcd(devr->x1);
  2507. mlx5_ib_destroy_cq(devr->c0);
  2508. mlx5_ib_dealloc_pd(devr->p0);
  2509. /* Make sure no change P_Key work items are still executing */
  2510. for (port = 0; port < dev->num_ports; ++port)
  2511. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2512. }
  2513. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2514. {
  2515. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2516. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2517. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2518. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2519. u32 ret = 0;
  2520. if (ll == IB_LINK_LAYER_INFINIBAND)
  2521. return RDMA_CORE_PORT_IBA_IB;
  2522. ret = RDMA_CORE_PORT_RAW_PACKET;
  2523. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2524. return ret;
  2525. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2526. return ret;
  2527. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2528. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2529. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2530. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2531. return ret;
  2532. }
  2533. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2534. struct ib_port_immutable *immutable)
  2535. {
  2536. struct ib_port_attr attr;
  2537. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2538. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2539. int err;
  2540. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2541. err = ib_query_port(ibdev, port_num, &attr);
  2542. if (err)
  2543. return err;
  2544. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2545. immutable->gid_tbl_len = attr.gid_tbl_len;
  2546. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2547. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2548. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2549. return 0;
  2550. }
  2551. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2552. size_t str_len)
  2553. {
  2554. struct mlx5_ib_dev *dev =
  2555. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2556. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2557. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2558. }
  2559. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2560. {
  2561. struct mlx5_core_dev *mdev = dev->mdev;
  2562. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2563. MLX5_FLOW_NAMESPACE_LAG);
  2564. struct mlx5_flow_table *ft;
  2565. int err;
  2566. if (!ns || !mlx5_lag_is_active(mdev))
  2567. return 0;
  2568. err = mlx5_cmd_create_vport_lag(mdev);
  2569. if (err)
  2570. return err;
  2571. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2572. if (IS_ERR(ft)) {
  2573. err = PTR_ERR(ft);
  2574. goto err_destroy_vport_lag;
  2575. }
  2576. dev->flow_db.lag_demux_ft = ft;
  2577. return 0;
  2578. err_destroy_vport_lag:
  2579. mlx5_cmd_destroy_vport_lag(mdev);
  2580. return err;
  2581. }
  2582. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2583. {
  2584. struct mlx5_core_dev *mdev = dev->mdev;
  2585. if (dev->flow_db.lag_demux_ft) {
  2586. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2587. dev->flow_db.lag_demux_ft = NULL;
  2588. mlx5_cmd_destroy_vport_lag(mdev);
  2589. }
  2590. }
  2591. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2592. {
  2593. int err;
  2594. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2595. err = register_netdevice_notifier(&dev->roce.nb);
  2596. if (err) {
  2597. dev->roce.nb.notifier_call = NULL;
  2598. return err;
  2599. }
  2600. return 0;
  2601. }
  2602. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2603. {
  2604. if (dev->roce.nb.notifier_call) {
  2605. unregister_netdevice_notifier(&dev->roce.nb);
  2606. dev->roce.nb.notifier_call = NULL;
  2607. }
  2608. }
  2609. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2610. {
  2611. int err;
  2612. err = mlx5_add_netdev_notifier(dev);
  2613. if (err)
  2614. return err;
  2615. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2616. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2617. if (err)
  2618. goto err_unregister_netdevice_notifier;
  2619. }
  2620. err = mlx5_eth_lag_init(dev);
  2621. if (err)
  2622. goto err_disable_roce;
  2623. return 0;
  2624. err_disable_roce:
  2625. if (MLX5_CAP_GEN(dev->mdev, roce))
  2626. mlx5_nic_vport_disable_roce(dev->mdev);
  2627. err_unregister_netdevice_notifier:
  2628. mlx5_remove_netdev_notifier(dev);
  2629. return err;
  2630. }
  2631. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2632. {
  2633. mlx5_eth_lag_cleanup(dev);
  2634. if (MLX5_CAP_GEN(dev->mdev, roce))
  2635. mlx5_nic_vport_disable_roce(dev->mdev);
  2636. }
  2637. struct mlx5_ib_q_counter {
  2638. const char *name;
  2639. size_t offset;
  2640. };
  2641. #define INIT_Q_COUNTER(_name) \
  2642. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2643. static const struct mlx5_ib_q_counter basic_q_cnts[] = {
  2644. INIT_Q_COUNTER(rx_write_requests),
  2645. INIT_Q_COUNTER(rx_read_requests),
  2646. INIT_Q_COUNTER(rx_atomic_requests),
  2647. INIT_Q_COUNTER(out_of_buffer),
  2648. };
  2649. static const struct mlx5_ib_q_counter out_of_seq_q_cnts[] = {
  2650. INIT_Q_COUNTER(out_of_sequence),
  2651. };
  2652. static const struct mlx5_ib_q_counter retrans_q_cnts[] = {
  2653. INIT_Q_COUNTER(duplicate_request),
  2654. INIT_Q_COUNTER(rnr_nak_retry_err),
  2655. INIT_Q_COUNTER(packet_seq_err),
  2656. INIT_Q_COUNTER(implied_nak_seq_err),
  2657. INIT_Q_COUNTER(local_ack_timeout_err),
  2658. };
  2659. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2660. {
  2661. unsigned int i;
  2662. for (i = 0; i < dev->num_ports; i++) {
  2663. mlx5_core_dealloc_q_counter(dev->mdev,
  2664. dev->port[i].q_cnts.set_id);
  2665. kfree(dev->port[i].q_cnts.names);
  2666. kfree(dev->port[i].q_cnts.offsets);
  2667. }
  2668. }
  2669. static int __mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev,
  2670. const char ***names,
  2671. size_t **offsets,
  2672. u32 *num)
  2673. {
  2674. u32 num_counters;
  2675. num_counters = ARRAY_SIZE(basic_q_cnts);
  2676. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2677. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2678. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2679. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2680. *names = kcalloc(num_counters, sizeof(**names), GFP_KERNEL);
  2681. if (!*names)
  2682. return -ENOMEM;
  2683. *offsets = kcalloc(num_counters, sizeof(**offsets), GFP_KERNEL);
  2684. if (!*offsets)
  2685. goto err_names;
  2686. *num = num_counters;
  2687. return 0;
  2688. err_names:
  2689. kfree(*names);
  2690. return -ENOMEM;
  2691. }
  2692. static void mlx5_ib_fill_q_counters(struct mlx5_ib_dev *dev,
  2693. const char **names,
  2694. size_t *offsets)
  2695. {
  2696. int i;
  2697. int j = 0;
  2698. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2699. names[j] = basic_q_cnts[i].name;
  2700. offsets[j] = basic_q_cnts[i].offset;
  2701. }
  2702. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2703. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2704. names[j] = out_of_seq_q_cnts[i].name;
  2705. offsets[j] = out_of_seq_q_cnts[i].offset;
  2706. }
  2707. }
  2708. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2709. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2710. names[j] = retrans_q_cnts[i].name;
  2711. offsets[j] = retrans_q_cnts[i].offset;
  2712. }
  2713. }
  2714. }
  2715. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2716. {
  2717. int i;
  2718. int ret;
  2719. for (i = 0; i < dev->num_ports; i++) {
  2720. struct mlx5_ib_port *port = &dev->port[i];
  2721. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2722. &port->q_cnts.set_id);
  2723. if (ret) {
  2724. mlx5_ib_warn(dev,
  2725. "couldn't allocate queue counter for port %d, err %d\n",
  2726. i + 1, ret);
  2727. goto dealloc_counters;
  2728. }
  2729. ret = __mlx5_ib_alloc_q_counters(dev,
  2730. &port->q_cnts.names,
  2731. &port->q_cnts.offsets,
  2732. &port->q_cnts.num_counters);
  2733. if (ret)
  2734. goto dealloc_counters;
  2735. mlx5_ib_fill_q_counters(dev, port->q_cnts.names,
  2736. port->q_cnts.offsets);
  2737. }
  2738. return 0;
  2739. dealloc_counters:
  2740. while (--i >= 0)
  2741. mlx5_core_dealloc_q_counter(dev->mdev,
  2742. dev->port[i].q_cnts.set_id);
  2743. return ret;
  2744. }
  2745. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2746. u8 port_num)
  2747. {
  2748. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2749. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2750. /* We support only per port stats */
  2751. if (port_num == 0)
  2752. return NULL;
  2753. return rdma_alloc_hw_stats_struct(port->q_cnts.names,
  2754. port->q_cnts.num_counters,
  2755. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2756. }
  2757. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2758. struct rdma_hw_stats *stats,
  2759. u8 port_num, int index)
  2760. {
  2761. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2762. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2763. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2764. void *out;
  2765. __be32 val;
  2766. int ret;
  2767. int i;
  2768. if (!stats)
  2769. return -ENOSYS;
  2770. out = mlx5_vzalloc(outlen);
  2771. if (!out)
  2772. return -ENOMEM;
  2773. ret = mlx5_core_query_q_counter(dev->mdev,
  2774. port->q_cnts.set_id, 0,
  2775. out, outlen);
  2776. if (ret)
  2777. goto free;
  2778. for (i = 0; i < port->q_cnts.num_counters; i++) {
  2779. val = *(__be32 *)(out + port->q_cnts.offsets[i]);
  2780. stats->value[i] = (u64)be32_to_cpu(val);
  2781. }
  2782. free:
  2783. kvfree(out);
  2784. return port->q_cnts.num_counters;
  2785. }
  2786. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2787. {
  2788. struct mlx5_ib_dev *dev;
  2789. enum rdma_link_layer ll;
  2790. int port_type_cap;
  2791. const char *name;
  2792. int err;
  2793. int i;
  2794. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2795. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2796. printk_once(KERN_INFO "%s", mlx5_version);
  2797. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2798. if (!dev)
  2799. return NULL;
  2800. dev->mdev = mdev;
  2801. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2802. GFP_KERNEL);
  2803. if (!dev->port)
  2804. goto err_dealloc;
  2805. rwlock_init(&dev->roce.netdev_lock);
  2806. err = get_port_caps(dev);
  2807. if (err)
  2808. goto err_free_port;
  2809. if (mlx5_use_mad_ifc(dev))
  2810. get_ext_port_caps(dev);
  2811. if (!mlx5_lag_is_active(mdev))
  2812. name = "mlx5_%d";
  2813. else
  2814. name = "mlx5_bond_%d";
  2815. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2816. dev->ib_dev.owner = THIS_MODULE;
  2817. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2818. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2819. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2820. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2821. dev->ib_dev.num_comp_vectors =
  2822. dev->mdev->priv.eq_table.num_comp_vectors;
  2823. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  2824. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2825. dev->ib_dev.uverbs_cmd_mask =
  2826. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2827. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2828. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2829. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2830. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2831. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  2832. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  2833. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2834. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2835. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2836. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2837. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2838. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2839. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2840. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2841. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2842. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2843. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2844. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2845. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2846. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2847. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2848. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2849. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2850. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2851. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2852. dev->ib_dev.uverbs_ex_cmd_mask =
  2853. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2854. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2855. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  2856. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  2857. dev->ib_dev.query_device = mlx5_ib_query_device;
  2858. dev->ib_dev.query_port = mlx5_ib_query_port;
  2859. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2860. if (ll == IB_LINK_LAYER_ETHERNET)
  2861. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2862. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2863. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2864. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2865. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2866. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2867. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2868. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2869. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2870. dev->ib_dev.mmap = mlx5_ib_mmap;
  2871. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2872. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2873. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2874. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2875. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2876. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2877. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2878. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2879. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2880. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2881. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2882. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2883. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2884. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2885. dev->ib_dev.post_send = mlx5_ib_post_send;
  2886. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2887. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2888. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2889. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2890. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2891. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2892. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2893. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2894. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2895. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2896. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2897. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2898. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2899. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2900. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2901. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2902. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2903. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2904. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2905. if (mlx5_core_is_pf(mdev)) {
  2906. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2907. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2908. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2909. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2910. }
  2911. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2912. mlx5_ib_internal_fill_odp_caps(dev);
  2913. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2914. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2915. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2916. dev->ib_dev.uverbs_cmd_mask |=
  2917. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2918. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2919. }
  2920. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2921. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2922. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2923. }
  2924. if (MLX5_CAP_GEN(mdev, xrc)) {
  2925. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2926. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2927. dev->ib_dev.uverbs_cmd_mask |=
  2928. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2929. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2930. }
  2931. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2932. IB_LINK_LAYER_ETHERNET) {
  2933. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2934. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2935. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2936. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2937. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2938. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2939. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2940. dev->ib_dev.uverbs_ex_cmd_mask |=
  2941. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2942. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2943. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2944. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2945. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2946. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2947. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2948. }
  2949. err = init_node_data(dev);
  2950. if (err)
  2951. goto err_free_port;
  2952. mutex_init(&dev->flow_db.lock);
  2953. mutex_init(&dev->cap_mask_mutex);
  2954. INIT_LIST_HEAD(&dev->qp_list);
  2955. spin_lock_init(&dev->reset_flow_resource_lock);
  2956. if (ll == IB_LINK_LAYER_ETHERNET) {
  2957. err = mlx5_enable_eth(dev);
  2958. if (err)
  2959. goto err_free_port;
  2960. }
  2961. err = create_dev_resources(&dev->devr);
  2962. if (err)
  2963. goto err_disable_eth;
  2964. err = mlx5_ib_odp_init_one(dev);
  2965. if (err)
  2966. goto err_rsrc;
  2967. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2968. err = mlx5_ib_alloc_q_counters(dev);
  2969. if (err)
  2970. goto err_odp;
  2971. }
  2972. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  2973. if (!dev->mdev->priv.uar)
  2974. goto err_q_cnt;
  2975. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  2976. if (err)
  2977. goto err_uar_page;
  2978. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  2979. if (err)
  2980. goto err_bfreg;
  2981. err = ib_register_device(&dev->ib_dev, NULL);
  2982. if (err)
  2983. goto err_fp_bfreg;
  2984. err = create_umr_res(dev);
  2985. if (err)
  2986. goto err_dev;
  2987. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2988. err = device_create_file(&dev->ib_dev.dev,
  2989. mlx5_class_attributes[i]);
  2990. if (err)
  2991. goto err_umrc;
  2992. }
  2993. dev->ib_active = true;
  2994. return dev;
  2995. err_umrc:
  2996. destroy_umrc_res(dev);
  2997. err_dev:
  2998. ib_unregister_device(&dev->ib_dev);
  2999. err_fp_bfreg:
  3000. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3001. err_bfreg:
  3002. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3003. err_uar_page:
  3004. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3005. err_q_cnt:
  3006. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3007. mlx5_ib_dealloc_q_counters(dev);
  3008. err_odp:
  3009. mlx5_ib_odp_remove_one(dev);
  3010. err_rsrc:
  3011. destroy_dev_resources(&dev->devr);
  3012. err_disable_eth:
  3013. if (ll == IB_LINK_LAYER_ETHERNET) {
  3014. mlx5_disable_eth(dev);
  3015. mlx5_remove_netdev_notifier(dev);
  3016. }
  3017. err_free_port:
  3018. kfree(dev->port);
  3019. err_dealloc:
  3020. ib_dealloc_device((struct ib_device *)dev);
  3021. return NULL;
  3022. }
  3023. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3024. {
  3025. struct mlx5_ib_dev *dev = context;
  3026. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3027. mlx5_remove_netdev_notifier(dev);
  3028. ib_unregister_device(&dev->ib_dev);
  3029. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3030. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3031. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3032. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3033. mlx5_ib_dealloc_q_counters(dev);
  3034. destroy_umrc_res(dev);
  3035. mlx5_ib_odp_remove_one(dev);
  3036. destroy_dev_resources(&dev->devr);
  3037. if (ll == IB_LINK_LAYER_ETHERNET)
  3038. mlx5_disable_eth(dev);
  3039. kfree(dev->port);
  3040. ib_dealloc_device(&dev->ib_dev);
  3041. }
  3042. static struct mlx5_interface mlx5_ib_interface = {
  3043. .add = mlx5_ib_add,
  3044. .remove = mlx5_ib_remove,
  3045. .event = mlx5_ib_event,
  3046. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3047. .pfault = mlx5_ib_pfault,
  3048. #endif
  3049. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3050. };
  3051. static int __init mlx5_ib_init(void)
  3052. {
  3053. int err;
  3054. mlx5_ib_odp_init();
  3055. err = mlx5_register_interface(&mlx5_ib_interface);
  3056. return err;
  3057. }
  3058. static void __exit mlx5_ib_cleanup(void)
  3059. {
  3060. mlx5_unregister_interface(&mlx5_ib_interface);
  3061. }
  3062. module_init(mlx5_ib_init);
  3063. module_exit(mlx5_ib_cleanup);