pci-mvebu.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCIe driver for Marvell Armada 370 and Armada XP SoCs
  4. *
  5. * Author: Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/gpio.h>
  12. #include <linux/init.h>
  13. #include <linux/mbus.h>
  14. #include <linux/msi.h>
  15. #include <linux/slab.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/of_pci.h>
  21. #include <linux/of_platform.h>
  22. #include "../pci.h"
  23. /*
  24. * PCIe unit register offsets.
  25. */
  26. #define PCIE_DEV_ID_OFF 0x0000
  27. #define PCIE_CMD_OFF 0x0004
  28. #define PCIE_DEV_REV_OFF 0x0008
  29. #define PCIE_BAR_LO_OFF(n) (0x0010 + ((n) << 3))
  30. #define PCIE_BAR_HI_OFF(n) (0x0014 + ((n) << 3))
  31. #define PCIE_CAP_PCIEXP 0x0060
  32. #define PCIE_HEADER_LOG_4_OFF 0x0128
  33. #define PCIE_BAR_CTRL_OFF(n) (0x1804 + (((n) - 1) * 4))
  34. #define PCIE_WIN04_CTRL_OFF(n) (0x1820 + ((n) << 4))
  35. #define PCIE_WIN04_BASE_OFF(n) (0x1824 + ((n) << 4))
  36. #define PCIE_WIN04_REMAP_OFF(n) (0x182c + ((n) << 4))
  37. #define PCIE_WIN5_CTRL_OFF 0x1880
  38. #define PCIE_WIN5_BASE_OFF 0x1884
  39. #define PCIE_WIN5_REMAP_OFF 0x188c
  40. #define PCIE_CONF_ADDR_OFF 0x18f8
  41. #define PCIE_CONF_ADDR_EN 0x80000000
  42. #define PCIE_CONF_REG(r) ((((r) & 0xf00) << 16) | ((r) & 0xfc))
  43. #define PCIE_CONF_BUS(b) (((b) & 0xff) << 16)
  44. #define PCIE_CONF_DEV(d) (((d) & 0x1f) << 11)
  45. #define PCIE_CONF_FUNC(f) (((f) & 0x7) << 8)
  46. #define PCIE_CONF_ADDR(bus, devfn, where) \
  47. (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
  48. PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where) | \
  49. PCIE_CONF_ADDR_EN)
  50. #define PCIE_CONF_DATA_OFF 0x18fc
  51. #define PCIE_MASK_OFF 0x1910
  52. #define PCIE_MASK_ENABLE_INTS 0x0f000000
  53. #define PCIE_CTRL_OFF 0x1a00
  54. #define PCIE_CTRL_X1_MODE 0x0001
  55. #define PCIE_STAT_OFF 0x1a04
  56. #define PCIE_STAT_BUS 0xff00
  57. #define PCIE_STAT_DEV 0x1f0000
  58. #define PCIE_STAT_LINK_DOWN BIT(0)
  59. #define PCIE_RC_RTSTA 0x1a14
  60. #define PCIE_DEBUG_CTRL 0x1a60
  61. #define PCIE_DEBUG_SOFT_RESET BIT(20)
  62. enum {
  63. PCISWCAP = PCI_BRIDGE_CONTROL + 2,
  64. PCISWCAP_EXP_LIST_ID = PCISWCAP + PCI_CAP_LIST_ID,
  65. PCISWCAP_EXP_DEVCAP = PCISWCAP + PCI_EXP_DEVCAP,
  66. PCISWCAP_EXP_DEVCTL = PCISWCAP + PCI_EXP_DEVCTL,
  67. PCISWCAP_EXP_LNKCAP = PCISWCAP + PCI_EXP_LNKCAP,
  68. PCISWCAP_EXP_LNKCTL = PCISWCAP + PCI_EXP_LNKCTL,
  69. PCISWCAP_EXP_SLTCAP = PCISWCAP + PCI_EXP_SLTCAP,
  70. PCISWCAP_EXP_SLTCTL = PCISWCAP + PCI_EXP_SLTCTL,
  71. PCISWCAP_EXP_RTCTL = PCISWCAP + PCI_EXP_RTCTL,
  72. PCISWCAP_EXP_RTSTA = PCISWCAP + PCI_EXP_RTSTA,
  73. PCISWCAP_EXP_DEVCAP2 = PCISWCAP + PCI_EXP_DEVCAP2,
  74. PCISWCAP_EXP_DEVCTL2 = PCISWCAP + PCI_EXP_DEVCTL2,
  75. PCISWCAP_EXP_LNKCAP2 = PCISWCAP + PCI_EXP_LNKCAP2,
  76. PCISWCAP_EXP_LNKCTL2 = PCISWCAP + PCI_EXP_LNKCTL2,
  77. PCISWCAP_EXP_SLTCAP2 = PCISWCAP + PCI_EXP_SLTCAP2,
  78. PCISWCAP_EXP_SLTCTL2 = PCISWCAP + PCI_EXP_SLTCTL2,
  79. };
  80. /* PCI configuration space of a PCI-to-PCI bridge */
  81. struct mvebu_sw_pci_bridge {
  82. u16 vendor;
  83. u16 device;
  84. u16 command;
  85. u16 status;
  86. u16 class;
  87. u8 interface;
  88. u8 revision;
  89. u8 bist;
  90. u8 header_type;
  91. u8 latency_timer;
  92. u8 cache_line_size;
  93. u32 bar[2];
  94. u8 primary_bus;
  95. u8 secondary_bus;
  96. u8 subordinate_bus;
  97. u8 secondary_latency_timer;
  98. u8 iobase;
  99. u8 iolimit;
  100. u16 secondary_status;
  101. u16 membase;
  102. u16 memlimit;
  103. u16 iobaseupper;
  104. u16 iolimitupper;
  105. u32 romaddr;
  106. u8 intline;
  107. u8 intpin;
  108. u16 bridgectrl;
  109. /* PCI express capability */
  110. u32 pcie_sltcap;
  111. u16 pcie_devctl;
  112. u16 pcie_rtctl;
  113. };
  114. struct mvebu_pcie_port;
  115. /* Structure representing all PCIe interfaces */
  116. struct mvebu_pcie {
  117. struct platform_device *pdev;
  118. struct mvebu_pcie_port *ports;
  119. struct msi_controller *msi;
  120. struct resource io;
  121. struct resource realio;
  122. struct resource mem;
  123. struct resource busn;
  124. int nports;
  125. };
  126. struct mvebu_pcie_window {
  127. phys_addr_t base;
  128. phys_addr_t remap;
  129. size_t size;
  130. };
  131. /* Structure representing one PCIe interface */
  132. struct mvebu_pcie_port {
  133. char *name;
  134. void __iomem *base;
  135. u32 port;
  136. u32 lane;
  137. int devfn;
  138. unsigned int mem_target;
  139. unsigned int mem_attr;
  140. unsigned int io_target;
  141. unsigned int io_attr;
  142. struct clk *clk;
  143. struct gpio_desc *reset_gpio;
  144. char *reset_name;
  145. struct mvebu_sw_pci_bridge bridge;
  146. struct device_node *dn;
  147. struct mvebu_pcie *pcie;
  148. struct mvebu_pcie_window memwin;
  149. struct mvebu_pcie_window iowin;
  150. u32 saved_pcie_stat;
  151. };
  152. static inline void mvebu_writel(struct mvebu_pcie_port *port, u32 val, u32 reg)
  153. {
  154. writel(val, port->base + reg);
  155. }
  156. static inline u32 mvebu_readl(struct mvebu_pcie_port *port, u32 reg)
  157. {
  158. return readl(port->base + reg);
  159. }
  160. static inline bool mvebu_has_ioport(struct mvebu_pcie_port *port)
  161. {
  162. return port->io_target != -1 && port->io_attr != -1;
  163. }
  164. static bool mvebu_pcie_link_up(struct mvebu_pcie_port *port)
  165. {
  166. return !(mvebu_readl(port, PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
  167. }
  168. static void mvebu_pcie_set_local_bus_nr(struct mvebu_pcie_port *port, int nr)
  169. {
  170. u32 stat;
  171. stat = mvebu_readl(port, PCIE_STAT_OFF);
  172. stat &= ~PCIE_STAT_BUS;
  173. stat |= nr << 8;
  174. mvebu_writel(port, stat, PCIE_STAT_OFF);
  175. }
  176. static void mvebu_pcie_set_local_dev_nr(struct mvebu_pcie_port *port, int nr)
  177. {
  178. u32 stat;
  179. stat = mvebu_readl(port, PCIE_STAT_OFF);
  180. stat &= ~PCIE_STAT_DEV;
  181. stat |= nr << 16;
  182. mvebu_writel(port, stat, PCIE_STAT_OFF);
  183. }
  184. /*
  185. * Setup PCIE BARs and Address Decode Wins:
  186. * BAR[0,2] -> disabled, BAR[1] -> covers all DRAM banks
  187. * WIN[0-3] -> DRAM bank[0-3]
  188. */
  189. static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port)
  190. {
  191. const struct mbus_dram_target_info *dram;
  192. u32 size;
  193. int i;
  194. dram = mv_mbus_dram_info();
  195. /* First, disable and clear BARs and windows. */
  196. for (i = 1; i < 3; i++) {
  197. mvebu_writel(port, 0, PCIE_BAR_CTRL_OFF(i));
  198. mvebu_writel(port, 0, PCIE_BAR_LO_OFF(i));
  199. mvebu_writel(port, 0, PCIE_BAR_HI_OFF(i));
  200. }
  201. for (i = 0; i < 5; i++) {
  202. mvebu_writel(port, 0, PCIE_WIN04_CTRL_OFF(i));
  203. mvebu_writel(port, 0, PCIE_WIN04_BASE_OFF(i));
  204. mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
  205. }
  206. mvebu_writel(port, 0, PCIE_WIN5_CTRL_OFF);
  207. mvebu_writel(port, 0, PCIE_WIN5_BASE_OFF);
  208. mvebu_writel(port, 0, PCIE_WIN5_REMAP_OFF);
  209. /* Setup windows for DDR banks. Count total DDR size on the fly. */
  210. size = 0;
  211. for (i = 0; i < dram->num_cs; i++) {
  212. const struct mbus_dram_window *cs = dram->cs + i;
  213. mvebu_writel(port, cs->base & 0xffff0000,
  214. PCIE_WIN04_BASE_OFF(i));
  215. mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
  216. mvebu_writel(port,
  217. ((cs->size - 1) & 0xffff0000) |
  218. (cs->mbus_attr << 8) |
  219. (dram->mbus_dram_target_id << 4) | 1,
  220. PCIE_WIN04_CTRL_OFF(i));
  221. size += cs->size;
  222. }
  223. /* Round up 'size' to the nearest power of two. */
  224. if ((size & (size - 1)) != 0)
  225. size = 1 << fls(size);
  226. /* Setup BAR[1] to all DRAM banks. */
  227. mvebu_writel(port, dram->cs[0].base, PCIE_BAR_LO_OFF(1));
  228. mvebu_writel(port, 0, PCIE_BAR_HI_OFF(1));
  229. mvebu_writel(port, ((size - 1) & 0xffff0000) | 1,
  230. PCIE_BAR_CTRL_OFF(1));
  231. }
  232. static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port)
  233. {
  234. u32 cmd, mask;
  235. /* Point PCIe unit MBUS decode windows to DRAM space. */
  236. mvebu_pcie_setup_wins(port);
  237. /* Master + slave enable. */
  238. cmd = mvebu_readl(port, PCIE_CMD_OFF);
  239. cmd |= PCI_COMMAND_IO;
  240. cmd |= PCI_COMMAND_MEMORY;
  241. cmd |= PCI_COMMAND_MASTER;
  242. mvebu_writel(port, cmd, PCIE_CMD_OFF);
  243. /* Enable interrupt lines A-D. */
  244. mask = mvebu_readl(port, PCIE_MASK_OFF);
  245. mask |= PCIE_MASK_ENABLE_INTS;
  246. mvebu_writel(port, mask, PCIE_MASK_OFF);
  247. }
  248. static int mvebu_pcie_hw_rd_conf(struct mvebu_pcie_port *port,
  249. struct pci_bus *bus,
  250. u32 devfn, int where, int size, u32 *val)
  251. {
  252. void __iomem *conf_data = port->base + PCIE_CONF_DATA_OFF;
  253. mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
  254. PCIE_CONF_ADDR_OFF);
  255. switch (size) {
  256. case 1:
  257. *val = readb_relaxed(conf_data + (where & 3));
  258. break;
  259. case 2:
  260. *val = readw_relaxed(conf_data + (where & 2));
  261. break;
  262. case 4:
  263. *val = readl_relaxed(conf_data);
  264. break;
  265. }
  266. return PCIBIOS_SUCCESSFUL;
  267. }
  268. static int mvebu_pcie_hw_wr_conf(struct mvebu_pcie_port *port,
  269. struct pci_bus *bus,
  270. u32 devfn, int where, int size, u32 val)
  271. {
  272. void __iomem *conf_data = port->base + PCIE_CONF_DATA_OFF;
  273. mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
  274. PCIE_CONF_ADDR_OFF);
  275. switch (size) {
  276. case 1:
  277. writeb(val, conf_data + (where & 3));
  278. break;
  279. case 2:
  280. writew(val, conf_data + (where & 2));
  281. break;
  282. case 4:
  283. writel(val, conf_data);
  284. break;
  285. default:
  286. return PCIBIOS_BAD_REGISTER_NUMBER;
  287. }
  288. return PCIBIOS_SUCCESSFUL;
  289. }
  290. /*
  291. * Remove windows, starting from the largest ones to the smallest
  292. * ones.
  293. */
  294. static void mvebu_pcie_del_windows(struct mvebu_pcie_port *port,
  295. phys_addr_t base, size_t size)
  296. {
  297. while (size) {
  298. size_t sz = 1 << (fls(size) - 1);
  299. mvebu_mbus_del_window(base, sz);
  300. base += sz;
  301. size -= sz;
  302. }
  303. }
  304. /*
  305. * MBus windows can only have a power of two size, but PCI BARs do not
  306. * have this constraint. Therefore, we have to split the PCI BAR into
  307. * areas each having a power of two size. We start from the largest
  308. * one (i.e highest order bit set in the size).
  309. */
  310. static void mvebu_pcie_add_windows(struct mvebu_pcie_port *port,
  311. unsigned int target, unsigned int attribute,
  312. phys_addr_t base, size_t size,
  313. phys_addr_t remap)
  314. {
  315. size_t size_mapped = 0;
  316. while (size) {
  317. size_t sz = 1 << (fls(size) - 1);
  318. int ret;
  319. ret = mvebu_mbus_add_window_remap_by_id(target, attribute, base,
  320. sz, remap);
  321. if (ret) {
  322. phys_addr_t end = base + sz - 1;
  323. dev_err(&port->pcie->pdev->dev,
  324. "Could not create MBus window at [mem %pa-%pa]: %d\n",
  325. &base, &end, ret);
  326. mvebu_pcie_del_windows(port, base - size_mapped,
  327. size_mapped);
  328. return;
  329. }
  330. size -= sz;
  331. size_mapped += sz;
  332. base += sz;
  333. if (remap != MVEBU_MBUS_NO_REMAP)
  334. remap += sz;
  335. }
  336. }
  337. static void mvebu_pcie_set_window(struct mvebu_pcie_port *port,
  338. unsigned int target, unsigned int attribute,
  339. const struct mvebu_pcie_window *desired,
  340. struct mvebu_pcie_window *cur)
  341. {
  342. if (desired->base == cur->base && desired->remap == cur->remap &&
  343. desired->size == cur->size)
  344. return;
  345. if (cur->size != 0) {
  346. mvebu_pcie_del_windows(port, cur->base, cur->size);
  347. cur->size = 0;
  348. cur->base = 0;
  349. /*
  350. * If something tries to change the window while it is enabled
  351. * the change will not be done atomically. That would be
  352. * difficult to do in the general case.
  353. */
  354. }
  355. if (desired->size == 0)
  356. return;
  357. mvebu_pcie_add_windows(port, target, attribute, desired->base,
  358. desired->size, desired->remap);
  359. *cur = *desired;
  360. }
  361. static void mvebu_pcie_handle_iobase_change(struct mvebu_pcie_port *port)
  362. {
  363. struct mvebu_pcie_window desired = {};
  364. /* Are the new iobase/iolimit values invalid? */
  365. if (port->bridge.iolimit < port->bridge.iobase ||
  366. port->bridge.iolimitupper < port->bridge.iobaseupper ||
  367. !(port->bridge.command & PCI_COMMAND_IO)) {
  368. mvebu_pcie_set_window(port, port->io_target, port->io_attr,
  369. &desired, &port->iowin);
  370. return;
  371. }
  372. if (!mvebu_has_ioport(port)) {
  373. dev_WARN(&port->pcie->pdev->dev,
  374. "Attempt to set IO when IO is disabled\n");
  375. return;
  376. }
  377. /*
  378. * We read the PCI-to-PCI bridge emulated registers, and
  379. * calculate the base address and size of the address decoding
  380. * window to setup, according to the PCI-to-PCI bridge
  381. * specifications. iobase is the bus address, port->iowin_base
  382. * is the CPU address.
  383. */
  384. desired.remap = ((port->bridge.iobase & 0xF0) << 8) |
  385. (port->bridge.iobaseupper << 16);
  386. desired.base = port->pcie->io.start + desired.remap;
  387. desired.size = ((0xFFF | ((port->bridge.iolimit & 0xF0) << 8) |
  388. (port->bridge.iolimitupper << 16)) -
  389. desired.remap) +
  390. 1;
  391. mvebu_pcie_set_window(port, port->io_target, port->io_attr, &desired,
  392. &port->iowin);
  393. }
  394. static void mvebu_pcie_handle_membase_change(struct mvebu_pcie_port *port)
  395. {
  396. struct mvebu_pcie_window desired = {.remap = MVEBU_MBUS_NO_REMAP};
  397. /* Are the new membase/memlimit values invalid? */
  398. if (port->bridge.memlimit < port->bridge.membase ||
  399. !(port->bridge.command & PCI_COMMAND_MEMORY)) {
  400. mvebu_pcie_set_window(port, port->mem_target, port->mem_attr,
  401. &desired, &port->memwin);
  402. return;
  403. }
  404. /*
  405. * We read the PCI-to-PCI bridge emulated registers, and
  406. * calculate the base address and size of the address decoding
  407. * window to setup, according to the PCI-to-PCI bridge
  408. * specifications.
  409. */
  410. desired.base = ((port->bridge.membase & 0xFFF0) << 16);
  411. desired.size = (((port->bridge.memlimit & 0xFFF0) << 16) | 0xFFFFF) -
  412. desired.base + 1;
  413. mvebu_pcie_set_window(port, port->mem_target, port->mem_attr, &desired,
  414. &port->memwin);
  415. }
  416. /*
  417. * Initialize the configuration space of the PCI-to-PCI bridge
  418. * associated with the given PCIe interface.
  419. */
  420. static void mvebu_sw_pci_bridge_init(struct mvebu_pcie_port *port)
  421. {
  422. struct mvebu_sw_pci_bridge *bridge = &port->bridge;
  423. memset(bridge, 0, sizeof(struct mvebu_sw_pci_bridge));
  424. bridge->class = PCI_CLASS_BRIDGE_PCI;
  425. bridge->vendor = PCI_VENDOR_ID_MARVELL;
  426. bridge->device = mvebu_readl(port, PCIE_DEV_ID_OFF) >> 16;
  427. bridge->revision = mvebu_readl(port, PCIE_DEV_REV_OFF) & 0xff;
  428. bridge->header_type = PCI_HEADER_TYPE_BRIDGE;
  429. bridge->cache_line_size = 0x10;
  430. /* We support 32 bits I/O addressing */
  431. bridge->iobase = PCI_IO_RANGE_TYPE_32;
  432. bridge->iolimit = PCI_IO_RANGE_TYPE_32;
  433. /* Add capabilities */
  434. bridge->status = PCI_STATUS_CAP_LIST;
  435. }
  436. /*
  437. * Read the configuration space of the PCI-to-PCI bridge associated to
  438. * the given PCIe interface.
  439. */
  440. static int mvebu_sw_pci_bridge_read(struct mvebu_pcie_port *port,
  441. unsigned int where, int size, u32 *value)
  442. {
  443. struct mvebu_sw_pci_bridge *bridge = &port->bridge;
  444. switch (where & ~3) {
  445. case PCI_VENDOR_ID:
  446. *value = bridge->device << 16 | bridge->vendor;
  447. break;
  448. case PCI_COMMAND:
  449. *value = bridge->command | bridge->status << 16;
  450. break;
  451. case PCI_CLASS_REVISION:
  452. *value = bridge->class << 16 | bridge->interface << 8 |
  453. bridge->revision;
  454. break;
  455. case PCI_CACHE_LINE_SIZE:
  456. *value = bridge->bist << 24 | bridge->header_type << 16 |
  457. bridge->latency_timer << 8 | bridge->cache_line_size;
  458. break;
  459. case PCI_BASE_ADDRESS_0 ... PCI_BASE_ADDRESS_1:
  460. *value = bridge->bar[((where & ~3) - PCI_BASE_ADDRESS_0) / 4];
  461. break;
  462. case PCI_PRIMARY_BUS:
  463. *value = (bridge->secondary_latency_timer << 24 |
  464. bridge->subordinate_bus << 16 |
  465. bridge->secondary_bus << 8 |
  466. bridge->primary_bus);
  467. break;
  468. case PCI_IO_BASE:
  469. if (!mvebu_has_ioport(port))
  470. *value = bridge->secondary_status << 16;
  471. else
  472. *value = (bridge->secondary_status << 16 |
  473. bridge->iolimit << 8 |
  474. bridge->iobase);
  475. break;
  476. case PCI_MEMORY_BASE:
  477. *value = (bridge->memlimit << 16 | bridge->membase);
  478. break;
  479. case PCI_PREF_MEMORY_BASE:
  480. *value = 0;
  481. break;
  482. case PCI_IO_BASE_UPPER16:
  483. *value = (bridge->iolimitupper << 16 | bridge->iobaseupper);
  484. break;
  485. case PCI_CAPABILITY_LIST:
  486. *value = PCISWCAP;
  487. break;
  488. case PCI_ROM_ADDRESS1:
  489. *value = 0;
  490. break;
  491. case PCI_INTERRUPT_LINE:
  492. /* LINE PIN MIN_GNT MAX_LAT */
  493. *value = 0;
  494. break;
  495. case PCISWCAP_EXP_LIST_ID:
  496. /* Set PCIe v2, root port, slot support */
  497. *value = (PCI_EXP_TYPE_ROOT_PORT << 4 | 2 |
  498. PCI_EXP_FLAGS_SLOT) << 16 | PCI_CAP_ID_EXP;
  499. break;
  500. case PCISWCAP_EXP_DEVCAP:
  501. *value = mvebu_readl(port, PCIE_CAP_PCIEXP + PCI_EXP_DEVCAP);
  502. break;
  503. case PCISWCAP_EXP_DEVCTL:
  504. *value = mvebu_readl(port, PCIE_CAP_PCIEXP + PCI_EXP_DEVCTL) &
  505. ~(PCI_EXP_DEVCTL_URRE | PCI_EXP_DEVCTL_FERE |
  506. PCI_EXP_DEVCTL_NFERE | PCI_EXP_DEVCTL_CERE);
  507. *value |= bridge->pcie_devctl;
  508. break;
  509. case PCISWCAP_EXP_LNKCAP:
  510. /*
  511. * PCIe requires the clock power management capability to be
  512. * hard-wired to zero for downstream ports
  513. */
  514. *value = mvebu_readl(port, PCIE_CAP_PCIEXP + PCI_EXP_LNKCAP) &
  515. ~PCI_EXP_LNKCAP_CLKPM;
  516. break;
  517. case PCISWCAP_EXP_LNKCTL:
  518. *value = mvebu_readl(port, PCIE_CAP_PCIEXP + PCI_EXP_LNKCTL);
  519. break;
  520. case PCISWCAP_EXP_SLTCAP:
  521. *value = bridge->pcie_sltcap;
  522. break;
  523. case PCISWCAP_EXP_SLTCTL:
  524. *value = PCI_EXP_SLTSTA_PDS << 16;
  525. break;
  526. case PCISWCAP_EXP_RTCTL:
  527. *value = bridge->pcie_rtctl;
  528. break;
  529. case PCISWCAP_EXP_RTSTA:
  530. *value = mvebu_readl(port, PCIE_RC_RTSTA);
  531. break;
  532. /* PCIe requires the v2 fields to be hard-wired to zero */
  533. case PCISWCAP_EXP_DEVCAP2:
  534. case PCISWCAP_EXP_DEVCTL2:
  535. case PCISWCAP_EXP_LNKCAP2:
  536. case PCISWCAP_EXP_LNKCTL2:
  537. case PCISWCAP_EXP_SLTCAP2:
  538. case PCISWCAP_EXP_SLTCTL2:
  539. default:
  540. /*
  541. * PCI defines configuration read accesses to reserved or
  542. * unimplemented registers to read as zero and complete
  543. * normally.
  544. */
  545. *value = 0;
  546. return PCIBIOS_SUCCESSFUL;
  547. }
  548. if (size == 2)
  549. *value = (*value >> (8 * (where & 3))) & 0xffff;
  550. else if (size == 1)
  551. *value = (*value >> (8 * (where & 3))) & 0xff;
  552. return PCIBIOS_SUCCESSFUL;
  553. }
  554. /* Write to the PCI-to-PCI bridge configuration space */
  555. static int mvebu_sw_pci_bridge_write(struct mvebu_pcie_port *port,
  556. unsigned int where, int size, u32 value)
  557. {
  558. struct mvebu_sw_pci_bridge *bridge = &port->bridge;
  559. u32 mask, reg;
  560. int err;
  561. if (size == 4)
  562. mask = 0x0;
  563. else if (size == 2)
  564. mask = ~(0xffff << ((where & 3) * 8));
  565. else if (size == 1)
  566. mask = ~(0xff << ((where & 3) * 8));
  567. else
  568. return PCIBIOS_BAD_REGISTER_NUMBER;
  569. err = mvebu_sw_pci_bridge_read(port, where & ~3, 4, &reg);
  570. if (err)
  571. return err;
  572. value = (reg & mask) | value << ((where & 3) * 8);
  573. switch (where & ~3) {
  574. case PCI_COMMAND:
  575. {
  576. u32 old = bridge->command;
  577. if (!mvebu_has_ioport(port))
  578. value &= ~PCI_COMMAND_IO;
  579. bridge->command = value & 0xffff;
  580. if ((old ^ bridge->command) & PCI_COMMAND_IO)
  581. mvebu_pcie_handle_iobase_change(port);
  582. if ((old ^ bridge->command) & PCI_COMMAND_MEMORY)
  583. mvebu_pcie_handle_membase_change(port);
  584. break;
  585. }
  586. case PCI_BASE_ADDRESS_0 ... PCI_BASE_ADDRESS_1:
  587. bridge->bar[((where & ~3) - PCI_BASE_ADDRESS_0) / 4] = value;
  588. break;
  589. case PCI_IO_BASE:
  590. /*
  591. * We also keep bit 1 set, it is a read-only bit that
  592. * indicates we support 32 bits addressing for the
  593. * I/O
  594. */
  595. bridge->iobase = (value & 0xff) | PCI_IO_RANGE_TYPE_32;
  596. bridge->iolimit = ((value >> 8) & 0xff) | PCI_IO_RANGE_TYPE_32;
  597. mvebu_pcie_handle_iobase_change(port);
  598. break;
  599. case PCI_MEMORY_BASE:
  600. bridge->membase = value & 0xffff;
  601. bridge->memlimit = value >> 16;
  602. mvebu_pcie_handle_membase_change(port);
  603. break;
  604. case PCI_IO_BASE_UPPER16:
  605. bridge->iobaseupper = value & 0xffff;
  606. bridge->iolimitupper = value >> 16;
  607. mvebu_pcie_handle_iobase_change(port);
  608. break;
  609. case PCI_PRIMARY_BUS:
  610. bridge->primary_bus = value & 0xff;
  611. bridge->secondary_bus = (value >> 8) & 0xff;
  612. bridge->subordinate_bus = (value >> 16) & 0xff;
  613. bridge->secondary_latency_timer = (value >> 24) & 0xff;
  614. mvebu_pcie_set_local_bus_nr(port, bridge->secondary_bus);
  615. break;
  616. case PCISWCAP_EXP_DEVCTL:
  617. /*
  618. * Armada370 data says these bits must always
  619. * be zero when in root complex mode.
  620. */
  621. value &= ~(PCI_EXP_DEVCTL_URRE | PCI_EXP_DEVCTL_FERE |
  622. PCI_EXP_DEVCTL_NFERE | PCI_EXP_DEVCTL_CERE);
  623. /*
  624. * If the mask is 0xffff0000, then we only want to write
  625. * the device control register, rather than clearing the
  626. * RW1C bits in the device status register. Mask out the
  627. * status register bits.
  628. */
  629. if (mask == 0xffff0000)
  630. value &= 0xffff;
  631. mvebu_writel(port, value, PCIE_CAP_PCIEXP + PCI_EXP_DEVCTL);
  632. break;
  633. case PCISWCAP_EXP_LNKCTL:
  634. /*
  635. * If we don't support CLKREQ, we must ensure that the
  636. * CLKREQ enable bit always reads zero. Since we haven't
  637. * had this capability, and it's dependent on board wiring,
  638. * disable it for the time being.
  639. */
  640. value &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
  641. /*
  642. * If the mask is 0xffff0000, then we only want to write
  643. * the link control register, rather than clearing the
  644. * RW1C bits in the link status register. Mask out the
  645. * RW1C status register bits.
  646. */
  647. if (mask == 0xffff0000)
  648. value &= ~((PCI_EXP_LNKSTA_LABS |
  649. PCI_EXP_LNKSTA_LBMS) << 16);
  650. mvebu_writel(port, value, PCIE_CAP_PCIEXP + PCI_EXP_LNKCTL);
  651. break;
  652. case PCISWCAP_EXP_RTSTA:
  653. mvebu_writel(port, value, PCIE_RC_RTSTA);
  654. break;
  655. default:
  656. break;
  657. }
  658. return PCIBIOS_SUCCESSFUL;
  659. }
  660. static inline struct mvebu_pcie *sys_to_pcie(struct pci_sys_data *sys)
  661. {
  662. return sys->private_data;
  663. }
  664. static struct mvebu_pcie_port *mvebu_pcie_find_port(struct mvebu_pcie *pcie,
  665. struct pci_bus *bus,
  666. int devfn)
  667. {
  668. int i;
  669. for (i = 0; i < pcie->nports; i++) {
  670. struct mvebu_pcie_port *port = &pcie->ports[i];
  671. if (bus->number == 0 && port->devfn == devfn)
  672. return port;
  673. if (bus->number != 0 &&
  674. bus->number >= port->bridge.secondary_bus &&
  675. bus->number <= port->bridge.subordinate_bus)
  676. return port;
  677. }
  678. return NULL;
  679. }
  680. /* PCI configuration space write function */
  681. static int mvebu_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  682. int where, int size, u32 val)
  683. {
  684. struct mvebu_pcie *pcie = sys_to_pcie(bus->sysdata);
  685. struct mvebu_pcie_port *port;
  686. int ret;
  687. port = mvebu_pcie_find_port(pcie, bus, devfn);
  688. if (!port)
  689. return PCIBIOS_DEVICE_NOT_FOUND;
  690. /* Access the emulated PCI-to-PCI bridge */
  691. if (bus->number == 0)
  692. return mvebu_sw_pci_bridge_write(port, where, size, val);
  693. if (!mvebu_pcie_link_up(port))
  694. return PCIBIOS_DEVICE_NOT_FOUND;
  695. /* Access the real PCIe interface */
  696. ret = mvebu_pcie_hw_wr_conf(port, bus, devfn,
  697. where, size, val);
  698. return ret;
  699. }
  700. /* PCI configuration space read function */
  701. static int mvebu_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  702. int size, u32 *val)
  703. {
  704. struct mvebu_pcie *pcie = sys_to_pcie(bus->sysdata);
  705. struct mvebu_pcie_port *port;
  706. int ret;
  707. port = mvebu_pcie_find_port(pcie, bus, devfn);
  708. if (!port) {
  709. *val = 0xffffffff;
  710. return PCIBIOS_DEVICE_NOT_FOUND;
  711. }
  712. /* Access the emulated PCI-to-PCI bridge */
  713. if (bus->number == 0)
  714. return mvebu_sw_pci_bridge_read(port, where, size, val);
  715. if (!mvebu_pcie_link_up(port)) {
  716. *val = 0xffffffff;
  717. return PCIBIOS_DEVICE_NOT_FOUND;
  718. }
  719. /* Access the real PCIe interface */
  720. ret = mvebu_pcie_hw_rd_conf(port, bus, devfn,
  721. where, size, val);
  722. return ret;
  723. }
  724. static struct pci_ops mvebu_pcie_ops = {
  725. .read = mvebu_pcie_rd_conf,
  726. .write = mvebu_pcie_wr_conf,
  727. };
  728. static int mvebu_pcie_setup(int nr, struct pci_sys_data *sys)
  729. {
  730. struct mvebu_pcie *pcie = sys_to_pcie(sys);
  731. int err, i;
  732. pcie->mem.name = "PCI MEM";
  733. pcie->realio.name = "PCI I/O";
  734. if (resource_size(&pcie->realio) != 0)
  735. pci_add_resource_offset(&sys->resources, &pcie->realio,
  736. sys->io_offset);
  737. pci_add_resource_offset(&sys->resources, &pcie->mem, sys->mem_offset);
  738. pci_add_resource(&sys->resources, &pcie->busn);
  739. err = devm_request_pci_bus_resources(&pcie->pdev->dev, &sys->resources);
  740. if (err)
  741. return 0;
  742. for (i = 0; i < pcie->nports; i++) {
  743. struct mvebu_pcie_port *port = &pcie->ports[i];
  744. if (!port->base)
  745. continue;
  746. mvebu_pcie_setup_hw(port);
  747. }
  748. return 1;
  749. }
  750. static resource_size_t mvebu_pcie_align_resource(struct pci_dev *dev,
  751. const struct resource *res,
  752. resource_size_t start,
  753. resource_size_t size,
  754. resource_size_t align)
  755. {
  756. if (dev->bus->number != 0)
  757. return start;
  758. /*
  759. * On the PCI-to-PCI bridge side, the I/O windows must have at
  760. * least a 64 KB size and the memory windows must have at
  761. * least a 1 MB size. Moreover, MBus windows need to have a
  762. * base address aligned on their size, and their size must be
  763. * a power of two. This means that if the BAR doesn't have a
  764. * power of two size, several MBus windows will actually be
  765. * created. We need to ensure that the biggest MBus window
  766. * (which will be the first one) is aligned on its size, which
  767. * explains the rounddown_pow_of_two() being done here.
  768. */
  769. if (res->flags & IORESOURCE_IO)
  770. return round_up(start, max_t(resource_size_t, SZ_64K,
  771. rounddown_pow_of_two(size)));
  772. else if (res->flags & IORESOURCE_MEM)
  773. return round_up(start, max_t(resource_size_t, SZ_1M,
  774. rounddown_pow_of_two(size)));
  775. else
  776. return start;
  777. }
  778. static void mvebu_pcie_enable(struct mvebu_pcie *pcie)
  779. {
  780. struct hw_pci hw;
  781. memset(&hw, 0, sizeof(hw));
  782. #ifdef CONFIG_PCI_MSI
  783. hw.msi_ctrl = pcie->msi;
  784. #endif
  785. hw.nr_controllers = 1;
  786. hw.private_data = (void **)&pcie;
  787. hw.setup = mvebu_pcie_setup;
  788. hw.map_irq = of_irq_parse_and_map_pci;
  789. hw.ops = &mvebu_pcie_ops;
  790. hw.align_resource = mvebu_pcie_align_resource;
  791. pci_common_init_dev(&pcie->pdev->dev, &hw);
  792. }
  793. /*
  794. * Looks up the list of register addresses encoded into the reg =
  795. * <...> property for one that matches the given port/lane. Once
  796. * found, maps it.
  797. */
  798. static void __iomem *mvebu_pcie_map_registers(struct platform_device *pdev,
  799. struct device_node *np,
  800. struct mvebu_pcie_port *port)
  801. {
  802. struct resource regs;
  803. int ret = 0;
  804. ret = of_address_to_resource(np, 0, &regs);
  805. if (ret)
  806. return ERR_PTR(ret);
  807. return devm_ioremap_resource(&pdev->dev, &regs);
  808. }
  809. #define DT_FLAGS_TO_TYPE(flags) (((flags) >> 24) & 0x03)
  810. #define DT_TYPE_IO 0x1
  811. #define DT_TYPE_MEM32 0x2
  812. #define DT_CPUADDR_TO_TARGET(cpuaddr) (((cpuaddr) >> 56) & 0xFF)
  813. #define DT_CPUADDR_TO_ATTR(cpuaddr) (((cpuaddr) >> 48) & 0xFF)
  814. static int mvebu_get_tgt_attr(struct device_node *np, int devfn,
  815. unsigned long type,
  816. unsigned int *tgt,
  817. unsigned int *attr)
  818. {
  819. const int na = 3, ns = 2;
  820. const __be32 *range;
  821. int rlen, nranges, rangesz, pna, i;
  822. *tgt = -1;
  823. *attr = -1;
  824. range = of_get_property(np, "ranges", &rlen);
  825. if (!range)
  826. return -EINVAL;
  827. pna = of_n_addr_cells(np);
  828. rangesz = pna + na + ns;
  829. nranges = rlen / sizeof(__be32) / rangesz;
  830. for (i = 0; i < nranges; i++, range += rangesz) {
  831. u32 flags = of_read_number(range, 1);
  832. u32 slot = of_read_number(range + 1, 1);
  833. u64 cpuaddr = of_read_number(range + na, pna);
  834. unsigned long rtype;
  835. if (DT_FLAGS_TO_TYPE(flags) == DT_TYPE_IO)
  836. rtype = IORESOURCE_IO;
  837. else if (DT_FLAGS_TO_TYPE(flags) == DT_TYPE_MEM32)
  838. rtype = IORESOURCE_MEM;
  839. else
  840. continue;
  841. if (slot == PCI_SLOT(devfn) && type == rtype) {
  842. *tgt = DT_CPUADDR_TO_TARGET(cpuaddr);
  843. *attr = DT_CPUADDR_TO_ATTR(cpuaddr);
  844. return 0;
  845. }
  846. }
  847. return -ENOENT;
  848. }
  849. #ifdef CONFIG_PM_SLEEP
  850. static int mvebu_pcie_suspend(struct device *dev)
  851. {
  852. struct mvebu_pcie *pcie;
  853. int i;
  854. pcie = dev_get_drvdata(dev);
  855. for (i = 0; i < pcie->nports; i++) {
  856. struct mvebu_pcie_port *port = pcie->ports + i;
  857. port->saved_pcie_stat = mvebu_readl(port, PCIE_STAT_OFF);
  858. }
  859. return 0;
  860. }
  861. static int mvebu_pcie_resume(struct device *dev)
  862. {
  863. struct mvebu_pcie *pcie;
  864. int i;
  865. pcie = dev_get_drvdata(dev);
  866. for (i = 0; i < pcie->nports; i++) {
  867. struct mvebu_pcie_port *port = pcie->ports + i;
  868. mvebu_writel(port, port->saved_pcie_stat, PCIE_STAT_OFF);
  869. mvebu_pcie_setup_hw(port);
  870. }
  871. return 0;
  872. }
  873. #endif
  874. static void mvebu_pcie_port_clk_put(void *data)
  875. {
  876. struct mvebu_pcie_port *port = data;
  877. clk_put(port->clk);
  878. }
  879. static int mvebu_pcie_parse_port(struct mvebu_pcie *pcie,
  880. struct mvebu_pcie_port *port, struct device_node *child)
  881. {
  882. struct device *dev = &pcie->pdev->dev;
  883. enum of_gpio_flags flags;
  884. int reset_gpio, ret;
  885. port->pcie = pcie;
  886. if (of_property_read_u32(child, "marvell,pcie-port", &port->port)) {
  887. dev_warn(dev, "ignoring %pOF, missing pcie-port property\n",
  888. child);
  889. goto skip;
  890. }
  891. if (of_property_read_u32(child, "marvell,pcie-lane", &port->lane))
  892. port->lane = 0;
  893. port->name = devm_kasprintf(dev, GFP_KERNEL, "pcie%d.%d", port->port,
  894. port->lane);
  895. if (!port->name) {
  896. ret = -ENOMEM;
  897. goto err;
  898. }
  899. port->devfn = of_pci_get_devfn(child);
  900. if (port->devfn < 0)
  901. goto skip;
  902. ret = mvebu_get_tgt_attr(dev->of_node, port->devfn, IORESOURCE_MEM,
  903. &port->mem_target, &port->mem_attr);
  904. if (ret < 0) {
  905. dev_err(dev, "%s: cannot get tgt/attr for mem window\n",
  906. port->name);
  907. goto skip;
  908. }
  909. if (resource_size(&pcie->io) != 0) {
  910. mvebu_get_tgt_attr(dev->of_node, port->devfn, IORESOURCE_IO,
  911. &port->io_target, &port->io_attr);
  912. } else {
  913. port->io_target = -1;
  914. port->io_attr = -1;
  915. }
  916. reset_gpio = of_get_named_gpio_flags(child, "reset-gpios", 0, &flags);
  917. if (reset_gpio == -EPROBE_DEFER) {
  918. ret = reset_gpio;
  919. goto err;
  920. }
  921. if (gpio_is_valid(reset_gpio)) {
  922. unsigned long gpio_flags;
  923. port->reset_name = devm_kasprintf(dev, GFP_KERNEL, "%s-reset",
  924. port->name);
  925. if (!port->reset_name) {
  926. ret = -ENOMEM;
  927. goto err;
  928. }
  929. if (flags & OF_GPIO_ACTIVE_LOW) {
  930. dev_info(dev, "%pOF: reset gpio is active low\n",
  931. child);
  932. gpio_flags = GPIOF_ACTIVE_LOW |
  933. GPIOF_OUT_INIT_LOW;
  934. } else {
  935. gpio_flags = GPIOF_OUT_INIT_HIGH;
  936. }
  937. ret = devm_gpio_request_one(dev, reset_gpio, gpio_flags,
  938. port->reset_name);
  939. if (ret) {
  940. if (ret == -EPROBE_DEFER)
  941. goto err;
  942. goto skip;
  943. }
  944. port->reset_gpio = gpio_to_desc(reset_gpio);
  945. }
  946. port->clk = of_clk_get_by_name(child, NULL);
  947. if (IS_ERR(port->clk)) {
  948. dev_err(dev, "%s: cannot get clock\n", port->name);
  949. goto skip;
  950. }
  951. ret = devm_add_action(dev, mvebu_pcie_port_clk_put, port);
  952. if (ret < 0) {
  953. clk_put(port->clk);
  954. goto err;
  955. }
  956. return 1;
  957. skip:
  958. ret = 0;
  959. /* In the case of skipping, we need to free these */
  960. devm_kfree(dev, port->reset_name);
  961. port->reset_name = NULL;
  962. devm_kfree(dev, port->name);
  963. port->name = NULL;
  964. err:
  965. return ret;
  966. }
  967. /*
  968. * Power up a PCIe port. PCIe requires the refclk to be stable for 100µs
  969. * prior to releasing PERST. See table 2-4 in section 2.6.2 AC Specifications
  970. * of the PCI Express Card Electromechanical Specification, 1.1.
  971. */
  972. static int mvebu_pcie_powerup(struct mvebu_pcie_port *port)
  973. {
  974. int ret;
  975. ret = clk_prepare_enable(port->clk);
  976. if (ret < 0)
  977. return ret;
  978. if (port->reset_gpio) {
  979. u32 reset_udelay = PCI_PM_D3COLD_WAIT * 1000;
  980. of_property_read_u32(port->dn, "reset-delay-us",
  981. &reset_udelay);
  982. udelay(100);
  983. gpiod_set_value_cansleep(port->reset_gpio, 0);
  984. msleep(reset_udelay / 1000);
  985. }
  986. return 0;
  987. }
  988. /*
  989. * Power down a PCIe port. Strictly, PCIe requires us to place the card
  990. * in D3hot state before asserting PERST#.
  991. */
  992. static void mvebu_pcie_powerdown(struct mvebu_pcie_port *port)
  993. {
  994. gpiod_set_value_cansleep(port->reset_gpio, 1);
  995. clk_disable_unprepare(port->clk);
  996. }
  997. static int mvebu_pcie_probe(struct platform_device *pdev)
  998. {
  999. struct device *dev = &pdev->dev;
  1000. struct mvebu_pcie *pcie;
  1001. struct device_node *np = dev->of_node;
  1002. struct device_node *child;
  1003. int num, i, ret;
  1004. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  1005. if (!pcie)
  1006. return -ENOMEM;
  1007. pcie->pdev = pdev;
  1008. platform_set_drvdata(pdev, pcie);
  1009. /* Get the PCIe memory and I/O aperture */
  1010. mvebu_mbus_get_pcie_mem_aperture(&pcie->mem);
  1011. if (resource_size(&pcie->mem) == 0) {
  1012. dev_err(dev, "invalid memory aperture size\n");
  1013. return -EINVAL;
  1014. }
  1015. mvebu_mbus_get_pcie_io_aperture(&pcie->io);
  1016. if (resource_size(&pcie->io) != 0) {
  1017. pcie->realio.flags = pcie->io.flags;
  1018. pcie->realio.start = PCIBIOS_MIN_IO;
  1019. pcie->realio.end = min_t(resource_size_t,
  1020. IO_SPACE_LIMIT,
  1021. resource_size(&pcie->io));
  1022. } else
  1023. pcie->realio = pcie->io;
  1024. /* Get the bus range */
  1025. ret = of_pci_parse_bus_range(np, &pcie->busn);
  1026. if (ret) {
  1027. dev_err(dev, "failed to parse bus-range property: %d\n", ret);
  1028. return ret;
  1029. }
  1030. num = of_get_available_child_count(np);
  1031. pcie->ports = devm_kcalloc(dev, num, sizeof(*pcie->ports), GFP_KERNEL);
  1032. if (!pcie->ports)
  1033. return -ENOMEM;
  1034. i = 0;
  1035. for_each_available_child_of_node(np, child) {
  1036. struct mvebu_pcie_port *port = &pcie->ports[i];
  1037. ret = mvebu_pcie_parse_port(pcie, port, child);
  1038. if (ret < 0) {
  1039. of_node_put(child);
  1040. return ret;
  1041. } else if (ret == 0) {
  1042. continue;
  1043. }
  1044. port->dn = child;
  1045. i++;
  1046. }
  1047. pcie->nports = i;
  1048. for (i = 0; i < pcie->nports; i++) {
  1049. struct mvebu_pcie_port *port = &pcie->ports[i];
  1050. child = port->dn;
  1051. if (!child)
  1052. continue;
  1053. ret = mvebu_pcie_powerup(port);
  1054. if (ret < 0)
  1055. continue;
  1056. port->base = mvebu_pcie_map_registers(pdev, child, port);
  1057. if (IS_ERR(port->base)) {
  1058. dev_err(dev, "%s: cannot map registers\n", port->name);
  1059. port->base = NULL;
  1060. mvebu_pcie_powerdown(port);
  1061. continue;
  1062. }
  1063. mvebu_pcie_set_local_dev_nr(port, 1);
  1064. mvebu_sw_pci_bridge_init(port);
  1065. }
  1066. pcie->nports = i;
  1067. for (i = 0; i < (IO_SPACE_LIMIT - SZ_64K); i += SZ_64K)
  1068. pci_ioremap_io(i, pcie->io.start + i);
  1069. mvebu_pcie_enable(pcie);
  1070. platform_set_drvdata(pdev, pcie);
  1071. return 0;
  1072. }
  1073. static const struct of_device_id mvebu_pcie_of_match_table[] = {
  1074. { .compatible = "marvell,armada-xp-pcie", },
  1075. { .compatible = "marvell,armada-370-pcie", },
  1076. { .compatible = "marvell,dove-pcie", },
  1077. { .compatible = "marvell,kirkwood-pcie", },
  1078. {},
  1079. };
  1080. static const struct dev_pm_ops mvebu_pcie_pm_ops = {
  1081. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mvebu_pcie_suspend, mvebu_pcie_resume)
  1082. };
  1083. static struct platform_driver mvebu_pcie_driver = {
  1084. .driver = {
  1085. .name = "mvebu-pcie",
  1086. .of_match_table = mvebu_pcie_of_match_table,
  1087. /* driver unloading/unbinding currently not supported */
  1088. .suppress_bind_attrs = true,
  1089. .pm = &mvebu_pcie_pm_ops,
  1090. },
  1091. .probe = mvebu_pcie_probe,
  1092. };
  1093. builtin_platform_driver(mvebu_pcie_driver);