pci-ftpci100.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Support for Faraday Technology FTPC100 PCI Controller
  4. *
  5. * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
  6. *
  7. * Based on the out-of-tree OpenWRT patch for Cortina Gemini:
  8. * Copyright (C) 2009 Janos Laube <janos.dev@gmail.com>
  9. * Copyright (C) 2009 Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
  10. * Based on SL2312 PCI controller code
  11. * Storlink (C) 2003
  12. */
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of_pci.h>
  21. #include <linux/pci.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include <linux/irqdomain.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. #include <linux/bitops.h>
  27. #include <linux/irq.h>
  28. #include <linux/clk.h>
  29. #include "../pci.h"
  30. /*
  31. * Special configuration registers directly in the first few words
  32. * in I/O space.
  33. */
  34. #define PCI_IOSIZE 0x00
  35. #define PCI_PROT 0x04 /* AHB protection */
  36. #define PCI_CTRL 0x08 /* PCI control signal */
  37. #define PCI_SOFTRST 0x10 /* Soft reset counter and response error enable */
  38. #define PCI_CONFIG 0x28 /* PCI configuration command register */
  39. #define PCI_DATA 0x2C
  40. #define FARADAY_PCI_STATUS_CMD 0x04 /* Status and command */
  41. #define FARADAY_PCI_PMC 0x40 /* Power management control */
  42. #define FARADAY_PCI_PMCSR 0x44 /* Power management status */
  43. #define FARADAY_PCI_CTRL1 0x48 /* Control register 1 */
  44. #define FARADAY_PCI_CTRL2 0x4C /* Control register 2 */
  45. #define FARADAY_PCI_MEM1_BASE_SIZE 0x50 /* Memory base and size #1 */
  46. #define FARADAY_PCI_MEM2_BASE_SIZE 0x54 /* Memory base and size #2 */
  47. #define FARADAY_PCI_MEM3_BASE_SIZE 0x58 /* Memory base and size #3 */
  48. #define PCI_STATUS_66MHZ_CAPABLE BIT(21)
  49. /* Bits 31..28 gives INTD..INTA status */
  50. #define PCI_CTRL2_INTSTS_SHIFT 28
  51. #define PCI_CTRL2_INTMASK_CMDERR BIT(27)
  52. #define PCI_CTRL2_INTMASK_PARERR BIT(26)
  53. /* Bits 25..22 masks INTD..INTA */
  54. #define PCI_CTRL2_INTMASK_SHIFT 22
  55. #define PCI_CTRL2_INTMASK_MABRT_RX BIT(21)
  56. #define PCI_CTRL2_INTMASK_TABRT_RX BIT(20)
  57. #define PCI_CTRL2_INTMASK_TABRT_TX BIT(19)
  58. #define PCI_CTRL2_INTMASK_RETRY4 BIT(18)
  59. #define PCI_CTRL2_INTMASK_SERR_RX BIT(17)
  60. #define PCI_CTRL2_INTMASK_PERR_RX BIT(16)
  61. /* Bit 15 reserved */
  62. #define PCI_CTRL2_MSTPRI_REQ6 BIT(14)
  63. #define PCI_CTRL2_MSTPRI_REQ5 BIT(13)
  64. #define PCI_CTRL2_MSTPRI_REQ4 BIT(12)
  65. #define PCI_CTRL2_MSTPRI_REQ3 BIT(11)
  66. #define PCI_CTRL2_MSTPRI_REQ2 BIT(10)
  67. #define PCI_CTRL2_MSTPRI_REQ1 BIT(9)
  68. #define PCI_CTRL2_MSTPRI_REQ0 BIT(8)
  69. /* Bits 7..4 reserved */
  70. /* Bits 3..0 TRDYW */
  71. /*
  72. * Memory configs:
  73. * Bit 31..20 defines the PCI side memory base
  74. * Bit 19..16 (4 bits) defines the size per below
  75. */
  76. #define FARADAY_PCI_MEMBASE_MASK 0xfff00000
  77. #define FARADAY_PCI_MEMSIZE_1MB 0x0
  78. #define FARADAY_PCI_MEMSIZE_2MB 0x1
  79. #define FARADAY_PCI_MEMSIZE_4MB 0x2
  80. #define FARADAY_PCI_MEMSIZE_8MB 0x3
  81. #define FARADAY_PCI_MEMSIZE_16MB 0x4
  82. #define FARADAY_PCI_MEMSIZE_32MB 0x5
  83. #define FARADAY_PCI_MEMSIZE_64MB 0x6
  84. #define FARADAY_PCI_MEMSIZE_128MB 0x7
  85. #define FARADAY_PCI_MEMSIZE_256MB 0x8
  86. #define FARADAY_PCI_MEMSIZE_512MB 0x9
  87. #define FARADAY_PCI_MEMSIZE_1GB 0xa
  88. #define FARADAY_PCI_MEMSIZE_2GB 0xb
  89. #define FARADAY_PCI_MEMSIZE_SHIFT 16
  90. /*
  91. * The DMA base is set to 0x0 for all memory segments, it reflects the
  92. * fact that the memory of the host system starts at 0x0.
  93. */
  94. #define FARADAY_PCI_DMA_MEM1_BASE 0x00000000
  95. #define FARADAY_PCI_DMA_MEM2_BASE 0x00000000
  96. #define FARADAY_PCI_DMA_MEM3_BASE 0x00000000
  97. /* Defines for PCI configuration command register */
  98. #define PCI_CONF_ENABLE BIT(31)
  99. #define PCI_CONF_WHERE(r) ((r) & 0xFC)
  100. #define PCI_CONF_BUS(b) (((b) & 0xFF) << 16)
  101. #define PCI_CONF_DEVICE(d) (((d) & 0x1F) << 11)
  102. #define PCI_CONF_FUNCTION(f) (((f) & 0x07) << 8)
  103. /**
  104. * struct faraday_pci_variant - encodes IP block differences
  105. * @cascaded_irq: this host has cascaded IRQs from an interrupt controller
  106. * embedded in the host bridge.
  107. */
  108. struct faraday_pci_variant {
  109. bool cascaded_irq;
  110. };
  111. struct faraday_pci {
  112. struct device *dev;
  113. void __iomem *base;
  114. struct irq_domain *irqdomain;
  115. struct pci_bus *bus;
  116. struct clk *bus_clk;
  117. };
  118. static int faraday_res_to_memcfg(resource_size_t mem_base,
  119. resource_size_t mem_size, u32 *val)
  120. {
  121. u32 outval;
  122. switch (mem_size) {
  123. case SZ_1M:
  124. outval = FARADAY_PCI_MEMSIZE_1MB;
  125. break;
  126. case SZ_2M:
  127. outval = FARADAY_PCI_MEMSIZE_2MB;
  128. break;
  129. case SZ_4M:
  130. outval = FARADAY_PCI_MEMSIZE_4MB;
  131. break;
  132. case SZ_8M:
  133. outval = FARADAY_PCI_MEMSIZE_8MB;
  134. break;
  135. case SZ_16M:
  136. outval = FARADAY_PCI_MEMSIZE_16MB;
  137. break;
  138. case SZ_32M:
  139. outval = FARADAY_PCI_MEMSIZE_32MB;
  140. break;
  141. case SZ_64M:
  142. outval = FARADAY_PCI_MEMSIZE_64MB;
  143. break;
  144. case SZ_128M:
  145. outval = FARADAY_PCI_MEMSIZE_128MB;
  146. break;
  147. case SZ_256M:
  148. outval = FARADAY_PCI_MEMSIZE_256MB;
  149. break;
  150. case SZ_512M:
  151. outval = FARADAY_PCI_MEMSIZE_512MB;
  152. break;
  153. case SZ_1G:
  154. outval = FARADAY_PCI_MEMSIZE_1GB;
  155. break;
  156. case SZ_2G:
  157. outval = FARADAY_PCI_MEMSIZE_2GB;
  158. break;
  159. default:
  160. return -EINVAL;
  161. }
  162. outval <<= FARADAY_PCI_MEMSIZE_SHIFT;
  163. /* This is probably not good */
  164. if (mem_base & ~(FARADAY_PCI_MEMBASE_MASK))
  165. pr_warn("truncated PCI memory base\n");
  166. /* Translate to bridge side address space */
  167. outval |= (mem_base & FARADAY_PCI_MEMBASE_MASK);
  168. pr_debug("Translated pci base @%pap, size %pap to config %08x\n",
  169. &mem_base, &mem_size, outval);
  170. *val = outval;
  171. return 0;
  172. }
  173. static int faraday_raw_pci_read_config(struct faraday_pci *p, int bus_number,
  174. unsigned int fn, int config, int size,
  175. u32 *value)
  176. {
  177. writel(PCI_CONF_BUS(bus_number) |
  178. PCI_CONF_DEVICE(PCI_SLOT(fn)) |
  179. PCI_CONF_FUNCTION(PCI_FUNC(fn)) |
  180. PCI_CONF_WHERE(config) |
  181. PCI_CONF_ENABLE,
  182. p->base + PCI_CONFIG);
  183. *value = readl(p->base + PCI_DATA);
  184. if (size == 1)
  185. *value = (*value >> (8 * (config & 3))) & 0xFF;
  186. else if (size == 2)
  187. *value = (*value >> (8 * (config & 3))) & 0xFFFF;
  188. return PCIBIOS_SUCCESSFUL;
  189. }
  190. static int faraday_pci_read_config(struct pci_bus *bus, unsigned int fn,
  191. int config, int size, u32 *value)
  192. {
  193. struct faraday_pci *p = bus->sysdata;
  194. dev_dbg(&bus->dev,
  195. "[read] slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
  196. PCI_SLOT(fn), PCI_FUNC(fn), config, size, *value);
  197. return faraday_raw_pci_read_config(p, bus->number, fn, config, size, value);
  198. }
  199. static int faraday_raw_pci_write_config(struct faraday_pci *p, int bus_number,
  200. unsigned int fn, int config, int size,
  201. u32 value)
  202. {
  203. int ret = PCIBIOS_SUCCESSFUL;
  204. writel(PCI_CONF_BUS(bus_number) |
  205. PCI_CONF_DEVICE(PCI_SLOT(fn)) |
  206. PCI_CONF_FUNCTION(PCI_FUNC(fn)) |
  207. PCI_CONF_WHERE(config) |
  208. PCI_CONF_ENABLE,
  209. p->base + PCI_CONFIG);
  210. switch (size) {
  211. case 4:
  212. writel(value, p->base + PCI_DATA);
  213. break;
  214. case 2:
  215. writew(value, p->base + PCI_DATA + (config & 3));
  216. break;
  217. case 1:
  218. writeb(value, p->base + PCI_DATA + (config & 3));
  219. break;
  220. default:
  221. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  222. }
  223. return ret;
  224. }
  225. static int faraday_pci_write_config(struct pci_bus *bus, unsigned int fn,
  226. int config, int size, u32 value)
  227. {
  228. struct faraday_pci *p = bus->sysdata;
  229. dev_dbg(&bus->dev,
  230. "[write] slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
  231. PCI_SLOT(fn), PCI_FUNC(fn), config, size, value);
  232. return faraday_raw_pci_write_config(p, bus->number, fn, config, size,
  233. value);
  234. }
  235. static struct pci_ops faraday_pci_ops = {
  236. .read = faraday_pci_read_config,
  237. .write = faraday_pci_write_config,
  238. };
  239. static void faraday_pci_ack_irq(struct irq_data *d)
  240. {
  241. struct faraday_pci *p = irq_data_get_irq_chip_data(d);
  242. unsigned int reg;
  243. faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, &reg);
  244. reg &= ~(0xF << PCI_CTRL2_INTSTS_SHIFT);
  245. reg |= BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTSTS_SHIFT);
  246. faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
  247. }
  248. static void faraday_pci_mask_irq(struct irq_data *d)
  249. {
  250. struct faraday_pci *p = irq_data_get_irq_chip_data(d);
  251. unsigned int reg;
  252. faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, &reg);
  253. reg &= ~((0xF << PCI_CTRL2_INTSTS_SHIFT)
  254. | BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTMASK_SHIFT));
  255. faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
  256. }
  257. static void faraday_pci_unmask_irq(struct irq_data *d)
  258. {
  259. struct faraday_pci *p = irq_data_get_irq_chip_data(d);
  260. unsigned int reg;
  261. faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, &reg);
  262. reg &= ~(0xF << PCI_CTRL2_INTSTS_SHIFT);
  263. reg |= BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTMASK_SHIFT);
  264. faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
  265. }
  266. static void faraday_pci_irq_handler(struct irq_desc *desc)
  267. {
  268. struct faraday_pci *p = irq_desc_get_handler_data(desc);
  269. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  270. unsigned int irq_stat, reg, i;
  271. faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, &reg);
  272. irq_stat = reg >> PCI_CTRL2_INTSTS_SHIFT;
  273. chained_irq_enter(irqchip, desc);
  274. for (i = 0; i < 4; i++) {
  275. if ((irq_stat & BIT(i)) == 0)
  276. continue;
  277. generic_handle_irq(irq_find_mapping(p->irqdomain, i));
  278. }
  279. chained_irq_exit(irqchip, desc);
  280. }
  281. static struct irq_chip faraday_pci_irq_chip = {
  282. .name = "PCI",
  283. .irq_ack = faraday_pci_ack_irq,
  284. .irq_mask = faraday_pci_mask_irq,
  285. .irq_unmask = faraday_pci_unmask_irq,
  286. };
  287. static int faraday_pci_irq_map(struct irq_domain *domain, unsigned int irq,
  288. irq_hw_number_t hwirq)
  289. {
  290. irq_set_chip_and_handler(irq, &faraday_pci_irq_chip, handle_level_irq);
  291. irq_set_chip_data(irq, domain->host_data);
  292. return 0;
  293. }
  294. static const struct irq_domain_ops faraday_pci_irqdomain_ops = {
  295. .map = faraday_pci_irq_map,
  296. };
  297. static int faraday_pci_setup_cascaded_irq(struct faraday_pci *p)
  298. {
  299. struct device_node *intc = of_get_next_child(p->dev->of_node, NULL);
  300. int irq;
  301. int i;
  302. if (!intc) {
  303. dev_err(p->dev, "missing child interrupt-controller node\n");
  304. return -EINVAL;
  305. }
  306. /* All PCI IRQs cascade off this one */
  307. irq = of_irq_get(intc, 0);
  308. if (irq <= 0) {
  309. dev_err(p->dev, "failed to get parent IRQ\n");
  310. return irq ?: -EINVAL;
  311. }
  312. p->irqdomain = irq_domain_add_linear(intc, PCI_NUM_INTX,
  313. &faraday_pci_irqdomain_ops, p);
  314. if (!p->irqdomain) {
  315. dev_err(p->dev, "failed to create Gemini PCI IRQ domain\n");
  316. return -EINVAL;
  317. }
  318. irq_set_chained_handler_and_data(irq, faraday_pci_irq_handler, p);
  319. for (i = 0; i < 4; i++)
  320. irq_create_mapping(p->irqdomain, i);
  321. return 0;
  322. }
  323. static int faraday_pci_parse_map_dma_ranges(struct faraday_pci *p,
  324. struct device_node *np)
  325. {
  326. struct of_pci_range range;
  327. struct of_pci_range_parser parser;
  328. struct device *dev = p->dev;
  329. u32 confreg[3] = {
  330. FARADAY_PCI_MEM1_BASE_SIZE,
  331. FARADAY_PCI_MEM2_BASE_SIZE,
  332. FARADAY_PCI_MEM3_BASE_SIZE,
  333. };
  334. int i = 0;
  335. u32 val;
  336. if (of_pci_dma_range_parser_init(&parser, np)) {
  337. dev_err(dev, "missing dma-ranges property\n");
  338. return -EINVAL;
  339. }
  340. /*
  341. * Get the dma-ranges from the device tree
  342. */
  343. for_each_of_pci_range(&parser, &range) {
  344. u64 end = range.pci_addr + range.size - 1;
  345. int ret;
  346. ret = faraday_res_to_memcfg(range.pci_addr, range.size, &val);
  347. if (ret) {
  348. dev_err(dev,
  349. "DMA range %d: illegal MEM resource size\n", i);
  350. return -EINVAL;
  351. }
  352. dev_info(dev, "DMA MEM%d BASE: 0x%016llx -> 0x%016llx config %08x\n",
  353. i + 1, range.pci_addr, end, val);
  354. if (i <= 2) {
  355. faraday_raw_pci_write_config(p, 0, 0, confreg[i],
  356. 4, val);
  357. } else {
  358. dev_err(dev, "ignore extraneous dma-range %d\n", i);
  359. break;
  360. }
  361. i++;
  362. }
  363. return 0;
  364. }
  365. static int faraday_pci_probe(struct platform_device *pdev)
  366. {
  367. struct device *dev = &pdev->dev;
  368. const struct faraday_pci_variant *variant =
  369. of_device_get_match_data(dev);
  370. struct resource *regs;
  371. resource_size_t io_base;
  372. struct resource_entry *win;
  373. struct faraday_pci *p;
  374. struct resource *mem;
  375. struct resource *io;
  376. struct pci_host_bridge *host;
  377. struct clk *clk;
  378. unsigned char max_bus_speed = PCI_SPEED_33MHz;
  379. unsigned char cur_bus_speed = PCI_SPEED_33MHz;
  380. int ret;
  381. u32 val;
  382. LIST_HEAD(res);
  383. host = devm_pci_alloc_host_bridge(dev, sizeof(*p));
  384. if (!host)
  385. return -ENOMEM;
  386. host->dev.parent = dev;
  387. host->ops = &faraday_pci_ops;
  388. host->busnr = 0;
  389. host->msi = NULL;
  390. host->map_irq = of_irq_parse_and_map_pci;
  391. host->swizzle_irq = pci_common_swizzle;
  392. p = pci_host_bridge_priv(host);
  393. host->sysdata = p;
  394. p->dev = dev;
  395. /* Retrieve and enable optional clocks */
  396. clk = devm_clk_get(dev, "PCLK");
  397. if (IS_ERR(clk))
  398. return PTR_ERR(clk);
  399. ret = clk_prepare_enable(clk);
  400. if (ret) {
  401. dev_err(dev, "could not prepare PCLK\n");
  402. return ret;
  403. }
  404. p->bus_clk = devm_clk_get(dev, "PCICLK");
  405. if (IS_ERR(p->bus_clk))
  406. return PTR_ERR(p->bus_clk);
  407. ret = clk_prepare_enable(p->bus_clk);
  408. if (ret) {
  409. dev_err(dev, "could not prepare PCICLK\n");
  410. return ret;
  411. }
  412. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  413. p->base = devm_ioremap_resource(dev, regs);
  414. if (IS_ERR(p->base))
  415. return PTR_ERR(p->base);
  416. ret = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
  417. &res, &io_base);
  418. if (ret)
  419. return ret;
  420. ret = devm_request_pci_bus_resources(dev, &res);
  421. if (ret)
  422. return ret;
  423. /* Get the I/O and memory ranges from DT */
  424. resource_list_for_each_entry(win, &res) {
  425. switch (resource_type(win->res)) {
  426. case IORESOURCE_IO:
  427. io = win->res;
  428. io->name = "Gemini PCI I/O";
  429. if (!faraday_res_to_memcfg(io->start - win->offset,
  430. resource_size(io), &val)) {
  431. /* setup I/O space size */
  432. writel(val, p->base + PCI_IOSIZE);
  433. } else {
  434. dev_err(dev, "illegal IO mem size\n");
  435. return -EINVAL;
  436. }
  437. ret = pci_remap_iospace(io, io_base);
  438. if (ret) {
  439. dev_warn(dev, "error %d: failed to map resource %pR\n",
  440. ret, io);
  441. continue;
  442. }
  443. break;
  444. case IORESOURCE_MEM:
  445. mem = win->res;
  446. mem->name = "Gemini PCI MEM";
  447. break;
  448. case IORESOURCE_BUS:
  449. break;
  450. default:
  451. break;
  452. }
  453. }
  454. /* Setup hostbridge */
  455. val = readl(p->base + PCI_CTRL);
  456. val |= PCI_COMMAND_IO;
  457. val |= PCI_COMMAND_MEMORY;
  458. val |= PCI_COMMAND_MASTER;
  459. writel(val, p->base + PCI_CTRL);
  460. /* Mask and clear all interrupts */
  461. faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2 + 2, 2, 0xF000);
  462. if (variant->cascaded_irq) {
  463. ret = faraday_pci_setup_cascaded_irq(p);
  464. if (ret) {
  465. dev_err(dev, "failed to setup cascaded IRQ\n");
  466. return ret;
  467. }
  468. }
  469. /* Check bus clock if we can gear up to 66 MHz */
  470. if (!IS_ERR(p->bus_clk)) {
  471. unsigned long rate;
  472. u32 val;
  473. faraday_raw_pci_read_config(p, 0, 0,
  474. FARADAY_PCI_STATUS_CMD, 4, &val);
  475. rate = clk_get_rate(p->bus_clk);
  476. if ((rate == 33000000) && (val & PCI_STATUS_66MHZ_CAPABLE)) {
  477. dev_info(dev, "33MHz bus is 66MHz capable\n");
  478. max_bus_speed = PCI_SPEED_66MHz;
  479. ret = clk_set_rate(p->bus_clk, 66000000);
  480. if (ret)
  481. dev_err(dev, "failed to set bus clock\n");
  482. } else {
  483. dev_info(dev, "33MHz only bus\n");
  484. max_bus_speed = PCI_SPEED_33MHz;
  485. }
  486. /* Bumping the clock may fail so read back the rate */
  487. rate = clk_get_rate(p->bus_clk);
  488. if (rate == 33000000)
  489. cur_bus_speed = PCI_SPEED_33MHz;
  490. if (rate == 66000000)
  491. cur_bus_speed = PCI_SPEED_66MHz;
  492. }
  493. ret = faraday_pci_parse_map_dma_ranges(p, dev->of_node);
  494. if (ret)
  495. return ret;
  496. list_splice_init(&res, &host->windows);
  497. ret = pci_scan_root_bus_bridge(host);
  498. if (ret) {
  499. dev_err(dev, "failed to scan host: %d\n", ret);
  500. return ret;
  501. }
  502. p->bus = host->bus;
  503. p->bus->max_bus_speed = max_bus_speed;
  504. p->bus->cur_bus_speed = cur_bus_speed;
  505. pci_bus_assign_resources(p->bus);
  506. pci_bus_add_devices(p->bus);
  507. pci_free_resource_list(&res);
  508. return 0;
  509. }
  510. /*
  511. * We encode bridge variants here, we have at least two so it doesn't
  512. * hurt to have infrastructure to encompass future variants as well.
  513. */
  514. static const struct faraday_pci_variant faraday_regular = {
  515. .cascaded_irq = true,
  516. };
  517. static const struct faraday_pci_variant faraday_dual = {
  518. .cascaded_irq = false,
  519. };
  520. static const struct of_device_id faraday_pci_of_match[] = {
  521. {
  522. .compatible = "faraday,ftpci100",
  523. .data = &faraday_regular,
  524. },
  525. {
  526. .compatible = "faraday,ftpci100-dual",
  527. .data = &faraday_dual,
  528. },
  529. {},
  530. };
  531. static struct platform_driver faraday_pci_driver = {
  532. .driver = {
  533. .name = "ftpci100",
  534. .of_match_table = of_match_ptr(faraday_pci_of_match),
  535. .suppress_bind_attrs = true,
  536. },
  537. .probe = faraday_pci_probe,
  538. };
  539. builtin_platform_driver(faraday_pci_driver);