pcie-designware-ep.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * Synopsys DesignWare PCIe Endpoint controller driver
  4. *
  5. * Copyright (C) 2017 Texas Instruments
  6. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  7. */
  8. #include <linux/of.h>
  9. #include "pcie-designware.h"
  10. #include <linux/pci-epc.h>
  11. #include <linux/pci-epf.h>
  12. void dw_pcie_ep_linkup(struct dw_pcie_ep *ep)
  13. {
  14. struct pci_epc *epc = ep->epc;
  15. pci_epc_linkup(epc);
  16. }
  17. static void __dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar,
  18. int flags)
  19. {
  20. u32 reg;
  21. reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  22. dw_pcie_dbi_ro_wr_en(pci);
  23. dw_pcie_writel_dbi2(pci, reg, 0x0);
  24. dw_pcie_writel_dbi(pci, reg, 0x0);
  25. if (flags & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  26. dw_pcie_writel_dbi2(pci, reg + 4, 0x0);
  27. dw_pcie_writel_dbi(pci, reg + 4, 0x0);
  28. }
  29. dw_pcie_dbi_ro_wr_dis(pci);
  30. }
  31. void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar)
  32. {
  33. __dw_pcie_ep_reset_bar(pci, bar, 0);
  34. }
  35. static int dw_pcie_ep_write_header(struct pci_epc *epc, u8 func_no,
  36. struct pci_epf_header *hdr)
  37. {
  38. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  39. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  40. dw_pcie_dbi_ro_wr_en(pci);
  41. dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, hdr->vendorid);
  42. dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, hdr->deviceid);
  43. dw_pcie_writeb_dbi(pci, PCI_REVISION_ID, hdr->revid);
  44. dw_pcie_writeb_dbi(pci, PCI_CLASS_PROG, hdr->progif_code);
  45. dw_pcie_writew_dbi(pci, PCI_CLASS_DEVICE,
  46. hdr->subclass_code | hdr->baseclass_code << 8);
  47. dw_pcie_writeb_dbi(pci, PCI_CACHE_LINE_SIZE,
  48. hdr->cache_line_size);
  49. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_VENDOR_ID,
  50. hdr->subsys_vendor_id);
  51. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_ID, hdr->subsys_id);
  52. dw_pcie_writeb_dbi(pci, PCI_INTERRUPT_PIN,
  53. hdr->interrupt_pin);
  54. dw_pcie_dbi_ro_wr_dis(pci);
  55. return 0;
  56. }
  57. static int dw_pcie_ep_inbound_atu(struct dw_pcie_ep *ep, enum pci_barno bar,
  58. dma_addr_t cpu_addr,
  59. enum dw_pcie_as_type as_type)
  60. {
  61. int ret;
  62. u32 free_win;
  63. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  64. free_win = find_first_zero_bit(ep->ib_window_map, ep->num_ib_windows);
  65. if (free_win >= ep->num_ib_windows) {
  66. dev_err(pci->dev, "No free inbound window\n");
  67. return -EINVAL;
  68. }
  69. ret = dw_pcie_prog_inbound_atu(pci, free_win, bar, cpu_addr,
  70. as_type);
  71. if (ret < 0) {
  72. dev_err(pci->dev, "Failed to program IB window\n");
  73. return ret;
  74. }
  75. ep->bar_to_atu[bar] = free_win;
  76. set_bit(free_win, ep->ib_window_map);
  77. return 0;
  78. }
  79. static int dw_pcie_ep_outbound_atu(struct dw_pcie_ep *ep, phys_addr_t phys_addr,
  80. u64 pci_addr, size_t size)
  81. {
  82. u32 free_win;
  83. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  84. free_win = find_first_zero_bit(ep->ob_window_map, ep->num_ob_windows);
  85. if (free_win >= ep->num_ob_windows) {
  86. dev_err(pci->dev, "No free outbound window\n");
  87. return -EINVAL;
  88. }
  89. dw_pcie_prog_outbound_atu(pci, free_win, PCIE_ATU_TYPE_MEM,
  90. phys_addr, pci_addr, size);
  91. set_bit(free_win, ep->ob_window_map);
  92. ep->outbound_addr[free_win] = phys_addr;
  93. return 0;
  94. }
  95. static void dw_pcie_ep_clear_bar(struct pci_epc *epc, u8 func_no,
  96. struct pci_epf_bar *epf_bar)
  97. {
  98. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  99. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  100. enum pci_barno bar = epf_bar->barno;
  101. u32 atu_index = ep->bar_to_atu[bar];
  102. __dw_pcie_ep_reset_bar(pci, bar, epf_bar->flags);
  103. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_INBOUND);
  104. clear_bit(atu_index, ep->ib_window_map);
  105. }
  106. static int dw_pcie_ep_set_bar(struct pci_epc *epc, u8 func_no,
  107. struct pci_epf_bar *epf_bar)
  108. {
  109. int ret;
  110. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  111. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  112. enum pci_barno bar = epf_bar->barno;
  113. size_t size = epf_bar->size;
  114. int flags = epf_bar->flags;
  115. enum dw_pcie_as_type as_type;
  116. u32 reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  117. if (!(flags & PCI_BASE_ADDRESS_SPACE))
  118. as_type = DW_PCIE_AS_MEM;
  119. else
  120. as_type = DW_PCIE_AS_IO;
  121. ret = dw_pcie_ep_inbound_atu(ep, bar, epf_bar->phys_addr, as_type);
  122. if (ret)
  123. return ret;
  124. dw_pcie_dbi_ro_wr_en(pci);
  125. dw_pcie_writel_dbi2(pci, reg, lower_32_bits(size - 1));
  126. dw_pcie_writel_dbi(pci, reg, flags);
  127. if (flags & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  128. dw_pcie_writel_dbi2(pci, reg + 4, upper_32_bits(size - 1));
  129. dw_pcie_writel_dbi(pci, reg + 4, 0);
  130. }
  131. dw_pcie_dbi_ro_wr_dis(pci);
  132. return 0;
  133. }
  134. static int dw_pcie_find_index(struct dw_pcie_ep *ep, phys_addr_t addr,
  135. u32 *atu_index)
  136. {
  137. u32 index;
  138. for (index = 0; index < ep->num_ob_windows; index++) {
  139. if (ep->outbound_addr[index] != addr)
  140. continue;
  141. *atu_index = index;
  142. return 0;
  143. }
  144. return -EINVAL;
  145. }
  146. static void dw_pcie_ep_unmap_addr(struct pci_epc *epc, u8 func_no,
  147. phys_addr_t addr)
  148. {
  149. int ret;
  150. u32 atu_index;
  151. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  152. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  153. ret = dw_pcie_find_index(ep, addr, &atu_index);
  154. if (ret < 0)
  155. return;
  156. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_OUTBOUND);
  157. clear_bit(atu_index, ep->ob_window_map);
  158. }
  159. static int dw_pcie_ep_map_addr(struct pci_epc *epc, u8 func_no,
  160. phys_addr_t addr,
  161. u64 pci_addr, size_t size)
  162. {
  163. int ret;
  164. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  165. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  166. ret = dw_pcie_ep_outbound_atu(ep, addr, pci_addr, size);
  167. if (ret) {
  168. dev_err(pci->dev, "Failed to enable address\n");
  169. return ret;
  170. }
  171. return 0;
  172. }
  173. static int dw_pcie_ep_get_msi(struct pci_epc *epc, u8 func_no)
  174. {
  175. int val;
  176. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  177. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  178. val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL);
  179. if (!(val & MSI_CAP_MSI_EN_MASK))
  180. return -EINVAL;
  181. val = (val & MSI_CAP_MME_MASK) >> MSI_CAP_MME_SHIFT;
  182. return val;
  183. }
  184. static int dw_pcie_ep_set_msi(struct pci_epc *epc, u8 func_no, u8 encode_int)
  185. {
  186. int val;
  187. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  188. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  189. val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL);
  190. val &= ~MSI_CAP_MMC_MASK;
  191. val |= (encode_int << MSI_CAP_MMC_SHIFT) & MSI_CAP_MMC_MASK;
  192. dw_pcie_dbi_ro_wr_en(pci);
  193. dw_pcie_writew_dbi(pci, MSI_MESSAGE_CONTROL, val);
  194. dw_pcie_dbi_ro_wr_dis(pci);
  195. return 0;
  196. }
  197. static int dw_pcie_ep_raise_irq(struct pci_epc *epc, u8 func_no,
  198. enum pci_epc_irq_type type, u8 interrupt_num)
  199. {
  200. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  201. if (!ep->ops->raise_irq)
  202. return -EINVAL;
  203. return ep->ops->raise_irq(ep, func_no, type, interrupt_num);
  204. }
  205. static void dw_pcie_ep_stop(struct pci_epc *epc)
  206. {
  207. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  208. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  209. if (!pci->ops->stop_link)
  210. return;
  211. pci->ops->stop_link(pci);
  212. }
  213. static int dw_pcie_ep_start(struct pci_epc *epc)
  214. {
  215. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  216. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  217. if (!pci->ops->start_link)
  218. return -EINVAL;
  219. return pci->ops->start_link(pci);
  220. }
  221. static const struct pci_epc_ops epc_ops = {
  222. .write_header = dw_pcie_ep_write_header,
  223. .set_bar = dw_pcie_ep_set_bar,
  224. .clear_bar = dw_pcie_ep_clear_bar,
  225. .map_addr = dw_pcie_ep_map_addr,
  226. .unmap_addr = dw_pcie_ep_unmap_addr,
  227. .set_msi = dw_pcie_ep_set_msi,
  228. .get_msi = dw_pcie_ep_get_msi,
  229. .raise_irq = dw_pcie_ep_raise_irq,
  230. .start = dw_pcie_ep_start,
  231. .stop = dw_pcie_ep_stop,
  232. };
  233. int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no,
  234. u8 interrupt_num)
  235. {
  236. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  237. struct pci_epc *epc = ep->epc;
  238. u16 msg_ctrl, msg_data;
  239. u32 msg_addr_lower, msg_addr_upper;
  240. u64 msg_addr;
  241. bool has_upper;
  242. int ret;
  243. /* Raise MSI per the PCI Local Bus Specification Revision 3.0, 6.8.1. */
  244. msg_ctrl = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL);
  245. has_upper = !!(msg_ctrl & PCI_MSI_FLAGS_64BIT);
  246. msg_addr_lower = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_L32);
  247. if (has_upper) {
  248. msg_addr_upper = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_U32);
  249. msg_data = dw_pcie_readw_dbi(pci, MSI_MESSAGE_DATA_64);
  250. } else {
  251. msg_addr_upper = 0;
  252. msg_data = dw_pcie_readw_dbi(pci, MSI_MESSAGE_DATA_32);
  253. }
  254. msg_addr = ((u64) msg_addr_upper) << 32 | msg_addr_lower;
  255. ret = dw_pcie_ep_map_addr(epc, func_no, ep->msi_mem_phys, msg_addr,
  256. epc->mem->page_size);
  257. if (ret)
  258. return ret;
  259. writel(msg_data | (interrupt_num - 1), ep->msi_mem);
  260. dw_pcie_ep_unmap_addr(epc, func_no, ep->msi_mem_phys);
  261. return 0;
  262. }
  263. void dw_pcie_ep_exit(struct dw_pcie_ep *ep)
  264. {
  265. struct pci_epc *epc = ep->epc;
  266. pci_epc_mem_free_addr(epc, ep->msi_mem_phys, ep->msi_mem,
  267. epc->mem->page_size);
  268. pci_epc_mem_exit(epc);
  269. }
  270. int dw_pcie_ep_init(struct dw_pcie_ep *ep)
  271. {
  272. int ret;
  273. void *addr;
  274. struct pci_epc *epc;
  275. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  276. struct device *dev = pci->dev;
  277. struct device_node *np = dev->of_node;
  278. if (!pci->dbi_base || !pci->dbi_base2) {
  279. dev_err(dev, "dbi_base/dbi_base2 is not populated\n");
  280. return -EINVAL;
  281. }
  282. ret = of_property_read_u32(np, "num-ib-windows", &ep->num_ib_windows);
  283. if (ret < 0) {
  284. dev_err(dev, "Unable to read *num-ib-windows* property\n");
  285. return ret;
  286. }
  287. if (ep->num_ib_windows > MAX_IATU_IN) {
  288. dev_err(dev, "Invalid *num-ib-windows*\n");
  289. return -EINVAL;
  290. }
  291. ret = of_property_read_u32(np, "num-ob-windows", &ep->num_ob_windows);
  292. if (ret < 0) {
  293. dev_err(dev, "Unable to read *num-ob-windows* property\n");
  294. return ret;
  295. }
  296. if (ep->num_ob_windows > MAX_IATU_OUT) {
  297. dev_err(dev, "Invalid *num-ob-windows*\n");
  298. return -EINVAL;
  299. }
  300. ep->ib_window_map = devm_kzalloc(dev, sizeof(long) *
  301. BITS_TO_LONGS(ep->num_ib_windows),
  302. GFP_KERNEL);
  303. if (!ep->ib_window_map)
  304. return -ENOMEM;
  305. ep->ob_window_map = devm_kzalloc(dev, sizeof(long) *
  306. BITS_TO_LONGS(ep->num_ob_windows),
  307. GFP_KERNEL);
  308. if (!ep->ob_window_map)
  309. return -ENOMEM;
  310. addr = devm_kzalloc(dev, sizeof(phys_addr_t) * ep->num_ob_windows,
  311. GFP_KERNEL);
  312. if (!addr)
  313. return -ENOMEM;
  314. ep->outbound_addr = addr;
  315. if (ep->ops->ep_init)
  316. ep->ops->ep_init(ep);
  317. epc = devm_pci_epc_create(dev, &epc_ops);
  318. if (IS_ERR(epc)) {
  319. dev_err(dev, "Failed to create epc device\n");
  320. return PTR_ERR(epc);
  321. }
  322. ret = of_property_read_u8(np, "max-functions", &epc->max_functions);
  323. if (ret < 0)
  324. epc->max_functions = 1;
  325. ret = __pci_epc_mem_init(epc, ep->phys_base, ep->addr_size,
  326. ep->page_size);
  327. if (ret < 0) {
  328. dev_err(dev, "Failed to initialize address space\n");
  329. return ret;
  330. }
  331. ep->msi_mem = pci_epc_mem_alloc_addr(epc, &ep->msi_mem_phys,
  332. epc->mem->page_size);
  333. if (!ep->msi_mem) {
  334. dev_err(dev, "Failed to reserve memory for MSI\n");
  335. return -ENOMEM;
  336. }
  337. epc->features = EPC_FEATURE_NO_LINKUP_NOTIFIER;
  338. EPC_FEATURE_SET_BAR(epc->features, BAR_0);
  339. ep->epc = epc;
  340. epc_set_drvdata(epc, ep);
  341. dw_pcie_setup(pci);
  342. return 0;
  343. }