gpio-davinci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio/driver.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/gpio-davinci.h>
  26. #include <linux/irqchip/chained_irq.h>
  27. struct davinci_gpio_regs {
  28. u32 dir;
  29. u32 out_data;
  30. u32 set_data;
  31. u32 clr_data;
  32. u32 in_data;
  33. u32 set_rising;
  34. u32 clr_rising;
  35. u32 set_falling;
  36. u32 clr_falling;
  37. u32 intstat;
  38. };
  39. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  40. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  41. #define MAX_LABEL_SIZE 20
  42. static void __iomem *gpio_base;
  43. static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
  44. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  45. {
  46. struct davinci_gpio_regs __iomem *g;
  47. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  48. return g;
  49. }
  50. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  51. /*--------------------------------------------------------------------------*/
  52. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  53. static inline int __davinci_direction(struct gpio_chip *chip,
  54. unsigned offset, bool out, int value)
  55. {
  56. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  57. struct davinci_gpio_regs __iomem *g;
  58. unsigned long flags;
  59. u32 temp;
  60. int bank = offset / 32;
  61. u32 mask = __gpio_mask(offset);
  62. g = d->regs[bank];
  63. spin_lock_irqsave(&d->lock, flags);
  64. temp = readl_relaxed(&g->dir);
  65. if (out) {
  66. temp &= ~mask;
  67. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  68. } else {
  69. temp |= mask;
  70. }
  71. writel_relaxed(temp, &g->dir);
  72. spin_unlock_irqrestore(&d->lock, flags);
  73. return 0;
  74. }
  75. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  76. {
  77. return __davinci_direction(chip, offset, false, 0);
  78. }
  79. static int
  80. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  81. {
  82. return __davinci_direction(chip, offset, true, value);
  83. }
  84. /*
  85. * Read the pin's value (works even if it's set up as output);
  86. * returns zero/nonzero.
  87. *
  88. * Note that changes are synched to the GPIO clock, so reading values back
  89. * right after you've set them may give old values.
  90. */
  91. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  92. {
  93. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  94. struct davinci_gpio_regs __iomem *g;
  95. int bank = offset / 32;
  96. g = d->regs[bank];
  97. return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
  98. }
  99. /*
  100. * Assuming the pin is muxed as a gpio output, set its output value.
  101. */
  102. static void
  103. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  104. {
  105. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  106. struct davinci_gpio_regs __iomem *g;
  107. int bank = offset / 32;
  108. g = d->regs[bank];
  109. writel_relaxed(__gpio_mask(offset),
  110. value ? &g->set_data : &g->clr_data);
  111. }
  112. static struct davinci_gpio_platform_data *
  113. davinci_gpio_get_pdata(struct platform_device *pdev)
  114. {
  115. struct device_node *dn = pdev->dev.of_node;
  116. struct davinci_gpio_platform_data *pdata;
  117. int ret;
  118. u32 val;
  119. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  120. return dev_get_platdata(&pdev->dev);
  121. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  122. if (!pdata)
  123. return NULL;
  124. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  125. if (ret)
  126. goto of_err;
  127. pdata->ngpio = val;
  128. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  129. if (ret)
  130. goto of_err;
  131. pdata->gpio_unbanked = val;
  132. return pdata;
  133. of_err:
  134. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  135. return NULL;
  136. }
  137. static int davinci_gpio_probe(struct platform_device *pdev)
  138. {
  139. static int ctrl_num, bank_base;
  140. int gpio, bank, i, ret = 0;
  141. unsigned int ngpio, nbank, nirq;
  142. struct davinci_gpio_controller *chips;
  143. struct davinci_gpio_platform_data *pdata;
  144. struct device *dev = &pdev->dev;
  145. struct resource *res;
  146. char label[MAX_LABEL_SIZE];
  147. pdata = davinci_gpio_get_pdata(pdev);
  148. if (!pdata) {
  149. dev_err(dev, "No platform data found\n");
  150. return -EINVAL;
  151. }
  152. dev->platform_data = pdata;
  153. /*
  154. * The gpio banks conceptually expose a segmented bitmap,
  155. * and "ngpio" is one more than the largest zero-based
  156. * bit index that's valid.
  157. */
  158. ngpio = pdata->ngpio;
  159. if (ngpio == 0) {
  160. dev_err(dev, "How many GPIOs?\n");
  161. return -EINVAL;
  162. }
  163. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  164. ngpio = ARCH_NR_GPIOS;
  165. /*
  166. * If there are unbanked interrupts then the number of
  167. * interrupts is equal to number of gpios else all are banked so
  168. * number of interrupts is equal to number of banks(each with 16 gpios)
  169. */
  170. if (pdata->gpio_unbanked)
  171. nirq = pdata->gpio_unbanked;
  172. else
  173. nirq = DIV_ROUND_UP(ngpio, 16);
  174. nbank = DIV_ROUND_UP(ngpio, 32);
  175. chips = devm_kcalloc(dev,
  176. nbank, sizeof(struct davinci_gpio_controller),
  177. GFP_KERNEL);
  178. if (!chips)
  179. return -ENOMEM;
  180. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  181. gpio_base = devm_ioremap_resource(dev, res);
  182. if (IS_ERR(gpio_base))
  183. return PTR_ERR(gpio_base);
  184. for (i = 0; i < nirq; i++) {
  185. chips->irqs[i] = platform_get_irq(pdev, i);
  186. if (chips->irqs[i] < 0) {
  187. dev_info(dev, "IRQ not populated, err = %d\n",
  188. chips->irqs[i]);
  189. return chips->irqs[i];
  190. }
  191. }
  192. snprintf(label, MAX_LABEL_SIZE, "davinci_gpio.%d", ctrl_num++);
  193. chips->chip.label = devm_kstrdup(dev, label, GFP_KERNEL);
  194. if (!chips->chip.label)
  195. return -ENOMEM;
  196. chips->chip.direction_input = davinci_direction_in;
  197. chips->chip.get = davinci_gpio_get;
  198. chips->chip.direction_output = davinci_direction_out;
  199. chips->chip.set = davinci_gpio_set;
  200. chips->chip.ngpio = ngpio;
  201. chips->chip.base = bank_base;
  202. #ifdef CONFIG_OF_GPIO
  203. chips->chip.of_gpio_n_cells = 2;
  204. chips->chip.parent = dev;
  205. chips->chip.of_node = dev->of_node;
  206. if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
  207. chips->chip.request = gpiochip_generic_request;
  208. chips->chip.free = gpiochip_generic_free;
  209. }
  210. #endif
  211. spin_lock_init(&chips->lock);
  212. bank_base += ngpio;
  213. for (gpio = 0, bank = 0; gpio < ngpio; gpio += 32, bank++)
  214. chips->regs[bank] = gpio_base + offset_array[bank];
  215. ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
  216. if (ret)
  217. goto err;
  218. platform_set_drvdata(pdev, chips);
  219. ret = davinci_gpio_irq_setup(pdev);
  220. if (ret)
  221. goto err;
  222. return 0;
  223. err:
  224. /* Revert the static variable increments */
  225. ctrl_num--;
  226. bank_base -= ngpio;
  227. return ret;
  228. }
  229. /*--------------------------------------------------------------------------*/
  230. /*
  231. * We expect irqs will normally be set up as input pins, but they can also be
  232. * used as output pins ... which is convenient for testing.
  233. *
  234. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  235. * to their GPIOBNK0 irq, with a bit less overhead.
  236. *
  237. * All those INTC hookups (direct, plus several IRQ banks) can also
  238. * serve as EDMA event triggers.
  239. */
  240. static void gpio_irq_disable(struct irq_data *d)
  241. {
  242. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  243. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  244. writel_relaxed(mask, &g->clr_falling);
  245. writel_relaxed(mask, &g->clr_rising);
  246. }
  247. static void gpio_irq_enable(struct irq_data *d)
  248. {
  249. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  250. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  251. unsigned status = irqd_get_trigger_type(d);
  252. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  253. if (!status)
  254. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  255. if (status & IRQ_TYPE_EDGE_FALLING)
  256. writel_relaxed(mask, &g->set_falling);
  257. if (status & IRQ_TYPE_EDGE_RISING)
  258. writel_relaxed(mask, &g->set_rising);
  259. }
  260. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  261. {
  262. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  263. return -EINVAL;
  264. return 0;
  265. }
  266. static struct irq_chip gpio_irqchip = {
  267. .name = "GPIO",
  268. .irq_enable = gpio_irq_enable,
  269. .irq_disable = gpio_irq_disable,
  270. .irq_set_type = gpio_irq_type,
  271. .flags = IRQCHIP_SET_TYPE_MASKED,
  272. };
  273. static void gpio_irq_handler(struct irq_desc *desc)
  274. {
  275. struct davinci_gpio_regs __iomem *g;
  276. u32 mask = 0xffff;
  277. int bank_num;
  278. struct davinci_gpio_controller *d;
  279. struct davinci_gpio_irq_data *irqdata;
  280. irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
  281. bank_num = irqdata->bank_num;
  282. g = irqdata->regs;
  283. d = irqdata->chip;
  284. /* we only care about one bank */
  285. if ((bank_num % 2) == 1)
  286. mask <<= 16;
  287. /* temporarily mask (level sensitive) parent IRQ */
  288. chained_irq_enter(irq_desc_get_chip(desc), desc);
  289. while (1) {
  290. u32 status;
  291. int bit;
  292. irq_hw_number_t hw_irq;
  293. /* ack any irqs */
  294. status = readl_relaxed(&g->intstat) & mask;
  295. if (!status)
  296. break;
  297. writel_relaxed(status, &g->intstat);
  298. /* now demux them to the right lowlevel handler */
  299. while (status) {
  300. bit = __ffs(status);
  301. status &= ~BIT(bit);
  302. /* Max number of gpios per controller is 144 so
  303. * hw_irq will be in [0..143]
  304. */
  305. hw_irq = (bank_num / 2) * 32 + bit;
  306. generic_handle_irq(
  307. irq_find_mapping(d->irq_domain, hw_irq));
  308. }
  309. }
  310. chained_irq_exit(irq_desc_get_chip(desc), desc);
  311. /* now it may re-trigger */
  312. }
  313. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  314. {
  315. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  316. if (d->irq_domain)
  317. return irq_create_mapping(d->irq_domain, offset);
  318. else
  319. return -ENXIO;
  320. }
  321. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  322. {
  323. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  324. /*
  325. * NOTE: we assume for now that only irqs in the first gpio_chip
  326. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  327. */
  328. if (offset < d->gpio_unbanked)
  329. return d->irqs[offset];
  330. else
  331. return -ENODEV;
  332. }
  333. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  334. {
  335. struct davinci_gpio_controller *d;
  336. struct davinci_gpio_regs __iomem *g;
  337. u32 mask, i;
  338. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  339. g = (struct davinci_gpio_regs __iomem *)d->regs[0];
  340. for (i = 0; i < MAX_INT_PER_BANK; i++)
  341. if (data->irq == d->irqs[i])
  342. break;
  343. if (i == MAX_INT_PER_BANK)
  344. return -EINVAL;
  345. mask = __gpio_mask(i);
  346. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  347. return -EINVAL;
  348. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  349. ? &g->set_falling : &g->clr_falling);
  350. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  351. ? &g->set_rising : &g->clr_rising);
  352. return 0;
  353. }
  354. static int
  355. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  356. irq_hw_number_t hw)
  357. {
  358. struct davinci_gpio_controller *chips =
  359. (struct davinci_gpio_controller *)d->host_data;
  360. struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
  361. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  362. "davinci_gpio");
  363. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  364. irq_set_chip_data(irq, (__force void *)g);
  365. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  366. return 0;
  367. }
  368. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  369. .map = davinci_gpio_irq_map,
  370. .xlate = irq_domain_xlate_onetwocell,
  371. };
  372. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  373. {
  374. static struct irq_chip_type gpio_unbanked;
  375. gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
  376. return &gpio_unbanked.chip;
  377. };
  378. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  379. {
  380. static struct irq_chip gpio_unbanked;
  381. gpio_unbanked = *irq_get_chip(irq);
  382. return &gpio_unbanked;
  383. };
  384. static const struct of_device_id davinci_gpio_ids[];
  385. /*
  386. * NOTE: for suspend/resume, probably best to make a platform_device with
  387. * suspend_late/resume_resume calls hooking into results of the set_wake()
  388. * calls ... so if no gpios are wakeup events the clock can be disabled,
  389. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  390. * (dm6446) can be set appropriately for GPIOV33 pins.
  391. */
  392. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  393. {
  394. unsigned gpio, bank;
  395. int irq;
  396. int ret;
  397. struct clk *clk;
  398. u32 binten = 0;
  399. unsigned ngpio;
  400. struct device *dev = &pdev->dev;
  401. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  402. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  403. struct davinci_gpio_regs __iomem *g;
  404. struct irq_domain *irq_domain = NULL;
  405. const struct of_device_id *match;
  406. struct irq_chip *irq_chip;
  407. struct davinci_gpio_irq_data *irqdata;
  408. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  409. /*
  410. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  411. */
  412. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  413. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  414. dev);
  415. if (match)
  416. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  417. ngpio = pdata->ngpio;
  418. clk = devm_clk_get(dev, "gpio");
  419. if (IS_ERR(clk)) {
  420. dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
  421. return PTR_ERR(clk);
  422. }
  423. ret = clk_prepare_enable(clk);
  424. if (ret)
  425. return ret;
  426. if (!pdata->gpio_unbanked) {
  427. irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
  428. if (irq < 0) {
  429. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  430. clk_disable_unprepare(clk);
  431. return irq;
  432. }
  433. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  434. &davinci_gpio_irq_ops,
  435. chips);
  436. if (!irq_domain) {
  437. dev_err(dev, "Couldn't register an IRQ domain\n");
  438. clk_disable_unprepare(clk);
  439. return -ENODEV;
  440. }
  441. }
  442. /*
  443. * Arrange gpio_to_irq() support, handling either direct IRQs or
  444. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  445. * IRQs, while the others use banked IRQs, would need some setup
  446. * tweaks to recognize hardware which can do that.
  447. */
  448. chips->chip.to_irq = gpio_to_irq_banked;
  449. chips->irq_domain = irq_domain;
  450. /*
  451. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  452. * controller only handling trigger modes. We currently assume no
  453. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  454. */
  455. if (pdata->gpio_unbanked) {
  456. /* pass "bank 0" GPIO IRQs to AINTC */
  457. chips->chip.to_irq = gpio_to_irq_unbanked;
  458. chips->gpio_unbanked = pdata->gpio_unbanked;
  459. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  460. /* AINTC handles mask/unmask; GPIO handles triggering */
  461. irq = chips->irqs[0];
  462. irq_chip = gpio_get_irq_chip(irq);
  463. irq_chip->name = "GPIO-AINTC";
  464. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  465. /* default trigger: both edges */
  466. g = chips->regs[0];
  467. writel_relaxed(~0, &g->set_falling);
  468. writel_relaxed(~0, &g->set_rising);
  469. /* set the direct IRQs up to use that irqchip */
  470. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
  471. irq_set_chip(chips->irqs[gpio], irq_chip);
  472. irq_set_handler_data(chips->irqs[gpio], chips);
  473. irq_set_status_flags(chips->irqs[gpio],
  474. IRQ_TYPE_EDGE_BOTH);
  475. }
  476. goto done;
  477. }
  478. /*
  479. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  480. * then chain through our own handler.
  481. */
  482. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
  483. /* disabled by default, enabled only as needed
  484. * There are register sets for 32 GPIOs. 2 banks of 16
  485. * GPIOs are covered by each set of registers hence divide by 2
  486. */
  487. g = chips->regs[bank / 2];
  488. writel_relaxed(~0, &g->clr_falling);
  489. writel_relaxed(~0, &g->clr_rising);
  490. /*
  491. * Each chip handles 32 gpios, and each irq bank consists of 16
  492. * gpio irqs. Pass the irq bank's corresponding controller to
  493. * the chained irq handler.
  494. */
  495. irqdata = devm_kzalloc(&pdev->dev,
  496. sizeof(struct
  497. davinci_gpio_irq_data),
  498. GFP_KERNEL);
  499. if (!irqdata) {
  500. clk_disable_unprepare(clk);
  501. return -ENOMEM;
  502. }
  503. irqdata->regs = g;
  504. irqdata->bank_num = bank;
  505. irqdata->chip = chips;
  506. irq_set_chained_handler_and_data(chips->irqs[bank],
  507. gpio_irq_handler, irqdata);
  508. binten |= BIT(bank);
  509. }
  510. done:
  511. /*
  512. * BINTEN -- per-bank interrupt enable. genirq would also let these
  513. * bits be set/cleared dynamically.
  514. */
  515. writel_relaxed(binten, gpio_base + BINTEN);
  516. return 0;
  517. }
  518. static const struct of_device_id davinci_gpio_ids[] = {
  519. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  520. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  521. { /* sentinel */ },
  522. };
  523. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  524. static struct platform_driver davinci_gpio_driver = {
  525. .probe = davinci_gpio_probe,
  526. .driver = {
  527. .name = "davinci_gpio",
  528. .of_match_table = of_match_ptr(davinci_gpio_ids),
  529. },
  530. };
  531. /**
  532. * GPIO driver registration needs to be done before machine_init functions
  533. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  534. */
  535. static int __init davinci_gpio_drv_reg(void)
  536. {
  537. return platform_driver_register(&davinci_gpio_driver);
  538. }
  539. postcore_initcall(davinci_gpio_drv_reg);