amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. retry:
  56. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  57. flags, NULL, NULL, 0, &robj);
  58. if (r) {
  59. if (r != -ERESTARTSYS) {
  60. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  61. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  62. goto retry;
  63. }
  64. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  65. size, initial_domain, alignment, r);
  66. }
  67. return r;
  68. }
  69. *obj = &robj->gem_base;
  70. return 0;
  71. }
  72. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  73. {
  74. struct drm_device *ddev = adev->ddev;
  75. struct drm_file *file;
  76. mutex_lock(&ddev->filelist_mutex);
  77. list_for_each_entry(file, &ddev->filelist, lhead) {
  78. struct drm_gem_object *gobj;
  79. int handle;
  80. WARN_ONCE(1, "Still active user space clients!\n");
  81. spin_lock(&file->table_lock);
  82. idr_for_each_entry(&file->object_idr, gobj, handle) {
  83. WARN_ONCE(1, "And also active allocations!\n");
  84. drm_gem_object_put_unlocked(gobj);
  85. }
  86. idr_destroy(&file->object_idr);
  87. spin_unlock(&file->table_lock);
  88. }
  89. mutex_unlock(&ddev->filelist_mutex);
  90. }
  91. /*
  92. * Call from drm_gem_handle_create which appear in both new and open ioctl
  93. * case.
  94. */
  95. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  96. struct drm_file *file_priv)
  97. {
  98. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  99. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  100. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  101. struct amdgpu_vm *vm = &fpriv->vm;
  102. struct amdgpu_bo_va *bo_va;
  103. int r;
  104. r = amdgpu_bo_reserve(abo, false);
  105. if (r)
  106. return r;
  107. bo_va = amdgpu_vm_bo_find(vm, abo);
  108. if (!bo_va) {
  109. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  110. } else {
  111. ++bo_va->ref_count;
  112. }
  113. amdgpu_bo_unreserve(abo);
  114. return 0;
  115. }
  116. static int amdgpu_gem_vm_check(void *param, struct amdgpu_bo *bo)
  117. {
  118. /* if anything is swapped out don't swap it in here,
  119. just abort and wait for the next CS */
  120. if (!amdgpu_bo_gpu_accessible(bo))
  121. return -ERESTARTSYS;
  122. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  123. return -ERESTARTSYS;
  124. return 0;
  125. }
  126. static bool amdgpu_gem_vm_ready(struct amdgpu_device *adev,
  127. struct amdgpu_vm *vm,
  128. struct list_head *list)
  129. {
  130. struct ttm_validate_buffer *entry;
  131. list_for_each_entry(entry, list, head) {
  132. struct amdgpu_bo *bo =
  133. container_of(entry->bo, struct amdgpu_bo, tbo);
  134. if (amdgpu_gem_vm_check(NULL, bo))
  135. return false;
  136. }
  137. return !amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_vm_check, NULL);
  138. }
  139. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  140. struct drm_file *file_priv)
  141. {
  142. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  143. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  144. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  145. struct amdgpu_vm *vm = &fpriv->vm;
  146. struct amdgpu_bo_list_entry vm_pd;
  147. struct list_head list;
  148. struct ttm_validate_buffer tv;
  149. struct ww_acquire_ctx ticket;
  150. struct amdgpu_bo_va *bo_va;
  151. int r;
  152. INIT_LIST_HEAD(&list);
  153. tv.bo = &bo->tbo;
  154. tv.shared = true;
  155. list_add(&tv.head, &list);
  156. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  157. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  158. if (r) {
  159. dev_err(adev->dev, "leaking bo va because "
  160. "we fail to reserve bo (%d)\n", r);
  161. return;
  162. }
  163. bo_va = amdgpu_vm_bo_find(vm, bo);
  164. if (bo_va && --bo_va->ref_count == 0) {
  165. amdgpu_vm_bo_rmv(adev, bo_va);
  166. if (amdgpu_gem_vm_ready(adev, vm, &list)) {
  167. struct dma_fence *fence = NULL;
  168. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  169. if (unlikely(r)) {
  170. dev_err(adev->dev, "failed to clear page "
  171. "tables on GEM object close (%d)\n", r);
  172. }
  173. if (fence) {
  174. amdgpu_bo_fence(bo, fence, true);
  175. dma_fence_put(fence);
  176. }
  177. }
  178. }
  179. ttm_eu_backoff_reservation(&ticket, &list);
  180. }
  181. /*
  182. * GEM ioctls.
  183. */
  184. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  185. struct drm_file *filp)
  186. {
  187. struct amdgpu_device *adev = dev->dev_private;
  188. union drm_amdgpu_gem_create *args = data;
  189. uint64_t size = args->in.bo_size;
  190. struct drm_gem_object *gobj;
  191. uint32_t handle;
  192. bool kernel = false;
  193. int r;
  194. /* reject invalid gem flags */
  195. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  196. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  197. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  198. AMDGPU_GEM_CREATE_VRAM_CLEARED|
  199. AMDGPU_GEM_CREATE_SHADOW |
  200. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
  201. return -EINVAL;
  202. /* reject invalid gem domains */
  203. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  204. AMDGPU_GEM_DOMAIN_GTT |
  205. AMDGPU_GEM_DOMAIN_VRAM |
  206. AMDGPU_GEM_DOMAIN_GDS |
  207. AMDGPU_GEM_DOMAIN_GWS |
  208. AMDGPU_GEM_DOMAIN_OA))
  209. return -EINVAL;
  210. /* create a gem object to contain this object in */
  211. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  212. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  213. kernel = true;
  214. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  215. size = size << AMDGPU_GDS_SHIFT;
  216. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  217. size = size << AMDGPU_GWS_SHIFT;
  218. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  219. size = size << AMDGPU_OA_SHIFT;
  220. else
  221. return -EINVAL;
  222. }
  223. size = roundup(size, PAGE_SIZE);
  224. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  225. (u32)(0xffffffff & args->in.domains),
  226. args->in.domain_flags,
  227. kernel, &gobj);
  228. if (r)
  229. return r;
  230. r = drm_gem_handle_create(filp, gobj, &handle);
  231. /* drop reference from allocate - handle holds it now */
  232. drm_gem_object_put_unlocked(gobj);
  233. if (r)
  234. return r;
  235. memset(args, 0, sizeof(*args));
  236. args->out.handle = handle;
  237. return 0;
  238. }
  239. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  240. struct drm_file *filp)
  241. {
  242. struct amdgpu_device *adev = dev->dev_private;
  243. struct drm_amdgpu_gem_userptr *args = data;
  244. struct drm_gem_object *gobj;
  245. struct amdgpu_bo *bo;
  246. uint32_t handle;
  247. int r;
  248. if (offset_in_page(args->addr | args->size))
  249. return -EINVAL;
  250. /* reject unknown flag values */
  251. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  252. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  253. AMDGPU_GEM_USERPTR_REGISTER))
  254. return -EINVAL;
  255. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  256. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  257. /* if we want to write to it we must install a MMU notifier */
  258. return -EACCES;
  259. }
  260. /* create a gem object to contain this object in */
  261. r = amdgpu_gem_object_create(adev, args->size, 0,
  262. AMDGPU_GEM_DOMAIN_CPU, 0,
  263. 0, &gobj);
  264. if (r)
  265. return r;
  266. bo = gem_to_amdgpu_bo(gobj);
  267. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  268. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  269. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  270. if (r)
  271. goto release_object;
  272. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  273. r = amdgpu_mn_register(bo, args->addr);
  274. if (r)
  275. goto release_object;
  276. }
  277. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  278. down_read(&current->mm->mmap_sem);
  279. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  280. bo->tbo.ttm->pages);
  281. if (r)
  282. goto unlock_mmap_sem;
  283. r = amdgpu_bo_reserve(bo, true);
  284. if (r)
  285. goto free_pages;
  286. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  287. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  288. amdgpu_bo_unreserve(bo);
  289. if (r)
  290. goto free_pages;
  291. up_read(&current->mm->mmap_sem);
  292. }
  293. r = drm_gem_handle_create(filp, gobj, &handle);
  294. /* drop reference from allocate - handle holds it now */
  295. drm_gem_object_put_unlocked(gobj);
  296. if (r)
  297. return r;
  298. args->handle = handle;
  299. return 0;
  300. free_pages:
  301. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  302. unlock_mmap_sem:
  303. up_read(&current->mm->mmap_sem);
  304. release_object:
  305. drm_gem_object_put_unlocked(gobj);
  306. return r;
  307. }
  308. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  309. struct drm_device *dev,
  310. uint32_t handle, uint64_t *offset_p)
  311. {
  312. struct drm_gem_object *gobj;
  313. struct amdgpu_bo *robj;
  314. gobj = drm_gem_object_lookup(filp, handle);
  315. if (gobj == NULL) {
  316. return -ENOENT;
  317. }
  318. robj = gem_to_amdgpu_bo(gobj);
  319. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  320. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  321. drm_gem_object_put_unlocked(gobj);
  322. return -EPERM;
  323. }
  324. *offset_p = amdgpu_bo_mmap_offset(robj);
  325. drm_gem_object_put_unlocked(gobj);
  326. return 0;
  327. }
  328. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  329. struct drm_file *filp)
  330. {
  331. union drm_amdgpu_gem_mmap *args = data;
  332. uint32_t handle = args->in.handle;
  333. memset(args, 0, sizeof(*args));
  334. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  335. }
  336. /**
  337. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  338. *
  339. * @timeout_ns: timeout in ns
  340. *
  341. * Calculate the timeout in jiffies from an absolute timeout in ns.
  342. */
  343. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  344. {
  345. unsigned long timeout_jiffies;
  346. ktime_t timeout;
  347. /* clamp timeout if it's to large */
  348. if (((int64_t)timeout_ns) < 0)
  349. return MAX_SCHEDULE_TIMEOUT;
  350. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  351. if (ktime_to_ns(timeout) < 0)
  352. return 0;
  353. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  354. /* clamp timeout to avoid unsigned-> signed overflow */
  355. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  356. return MAX_SCHEDULE_TIMEOUT - 1;
  357. return timeout_jiffies;
  358. }
  359. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  360. struct drm_file *filp)
  361. {
  362. union drm_amdgpu_gem_wait_idle *args = data;
  363. struct drm_gem_object *gobj;
  364. struct amdgpu_bo *robj;
  365. uint32_t handle = args->in.handle;
  366. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  367. int r = 0;
  368. long ret;
  369. gobj = drm_gem_object_lookup(filp, handle);
  370. if (gobj == NULL) {
  371. return -ENOENT;
  372. }
  373. robj = gem_to_amdgpu_bo(gobj);
  374. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  375. timeout);
  376. /* ret == 0 means not signaled,
  377. * ret > 0 means signaled
  378. * ret < 0 means interrupted before timeout
  379. */
  380. if (ret >= 0) {
  381. memset(args, 0, sizeof(*args));
  382. args->out.status = (ret == 0);
  383. } else
  384. r = ret;
  385. drm_gem_object_put_unlocked(gobj);
  386. return r;
  387. }
  388. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  389. struct drm_file *filp)
  390. {
  391. struct drm_amdgpu_gem_metadata *args = data;
  392. struct drm_gem_object *gobj;
  393. struct amdgpu_bo *robj;
  394. int r = -1;
  395. DRM_DEBUG("%d \n", args->handle);
  396. gobj = drm_gem_object_lookup(filp, args->handle);
  397. if (gobj == NULL)
  398. return -ENOENT;
  399. robj = gem_to_amdgpu_bo(gobj);
  400. r = amdgpu_bo_reserve(robj, false);
  401. if (unlikely(r != 0))
  402. goto out;
  403. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  404. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  405. r = amdgpu_bo_get_metadata(robj, args->data.data,
  406. sizeof(args->data.data),
  407. &args->data.data_size_bytes,
  408. &args->data.flags);
  409. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  410. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  411. r = -EINVAL;
  412. goto unreserve;
  413. }
  414. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  415. if (!r)
  416. r = amdgpu_bo_set_metadata(robj, args->data.data,
  417. args->data.data_size_bytes,
  418. args->data.flags);
  419. }
  420. unreserve:
  421. amdgpu_bo_unreserve(robj);
  422. out:
  423. drm_gem_object_put_unlocked(gobj);
  424. return r;
  425. }
  426. /**
  427. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  428. *
  429. * @adev: amdgpu_device pointer
  430. * @vm: vm to update
  431. * @bo_va: bo_va to update
  432. * @list: validation list
  433. * @operation: map, unmap or clear
  434. *
  435. * Update the bo_va directly after setting its address. Errors are not
  436. * vital here, so they are not reported back to userspace.
  437. */
  438. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  439. struct amdgpu_vm *vm,
  440. struct amdgpu_bo_va *bo_va,
  441. struct list_head *list,
  442. uint32_t operation)
  443. {
  444. int r = -ERESTARTSYS;
  445. if (!amdgpu_gem_vm_ready(adev, vm, list))
  446. goto error;
  447. r = amdgpu_vm_update_directories(adev, vm);
  448. if (r)
  449. goto error;
  450. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  451. if (r)
  452. goto error;
  453. if (operation == AMDGPU_VA_OP_MAP ||
  454. operation == AMDGPU_VA_OP_REPLACE)
  455. r = amdgpu_vm_bo_update(adev, bo_va, false);
  456. error:
  457. if (r && r != -ERESTARTSYS)
  458. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  459. }
  460. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  461. struct drm_file *filp)
  462. {
  463. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  464. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  465. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  466. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  467. AMDGPU_VM_PAGE_PRT;
  468. struct drm_amdgpu_gem_va *args = data;
  469. struct drm_gem_object *gobj;
  470. struct amdgpu_device *adev = dev->dev_private;
  471. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  472. struct amdgpu_bo *abo;
  473. struct amdgpu_bo_va *bo_va;
  474. struct amdgpu_bo_list_entry vm_pd;
  475. struct ttm_validate_buffer tv;
  476. struct ww_acquire_ctx ticket;
  477. struct list_head list;
  478. uint64_t va_flags;
  479. int r = 0;
  480. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  481. dev_err(&dev->pdev->dev,
  482. "va_address 0x%lX is in reserved area 0x%X\n",
  483. (unsigned long)args->va_address,
  484. AMDGPU_VA_RESERVED_SIZE);
  485. return -EINVAL;
  486. }
  487. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  488. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  489. args->flags);
  490. return -EINVAL;
  491. }
  492. switch (args->operation) {
  493. case AMDGPU_VA_OP_MAP:
  494. case AMDGPU_VA_OP_UNMAP:
  495. case AMDGPU_VA_OP_CLEAR:
  496. case AMDGPU_VA_OP_REPLACE:
  497. break;
  498. default:
  499. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  500. args->operation);
  501. return -EINVAL;
  502. }
  503. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  504. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  505. if (amdgpu_kms_vram_lost(adev, fpriv))
  506. return -ENODEV;
  507. }
  508. INIT_LIST_HEAD(&list);
  509. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  510. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  511. gobj = drm_gem_object_lookup(filp, args->handle);
  512. if (gobj == NULL)
  513. return -ENOENT;
  514. abo = gem_to_amdgpu_bo(gobj);
  515. tv.bo = &abo->tbo;
  516. tv.shared = false;
  517. list_add(&tv.head, &list);
  518. } else {
  519. gobj = NULL;
  520. abo = NULL;
  521. }
  522. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  523. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  524. if (r)
  525. goto error_unref;
  526. if (abo) {
  527. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  528. if (!bo_va) {
  529. r = -ENOENT;
  530. goto error_backoff;
  531. }
  532. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  533. bo_va = fpriv->prt_va;
  534. } else {
  535. bo_va = NULL;
  536. }
  537. switch (args->operation) {
  538. case AMDGPU_VA_OP_MAP:
  539. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  540. args->map_size);
  541. if (r)
  542. goto error_backoff;
  543. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  544. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  545. args->offset_in_bo, args->map_size,
  546. va_flags);
  547. break;
  548. case AMDGPU_VA_OP_UNMAP:
  549. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  550. break;
  551. case AMDGPU_VA_OP_CLEAR:
  552. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  553. args->va_address,
  554. args->map_size);
  555. break;
  556. case AMDGPU_VA_OP_REPLACE:
  557. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  558. args->map_size);
  559. if (r)
  560. goto error_backoff;
  561. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  562. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  563. args->offset_in_bo, args->map_size,
  564. va_flags);
  565. break;
  566. default:
  567. break;
  568. }
  569. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  570. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  571. args->operation);
  572. error_backoff:
  573. ttm_eu_backoff_reservation(&ticket, &list);
  574. error_unref:
  575. drm_gem_object_put_unlocked(gobj);
  576. return r;
  577. }
  578. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  579. struct drm_file *filp)
  580. {
  581. struct drm_amdgpu_gem_op *args = data;
  582. struct drm_gem_object *gobj;
  583. struct amdgpu_bo *robj;
  584. int r;
  585. gobj = drm_gem_object_lookup(filp, args->handle);
  586. if (gobj == NULL) {
  587. return -ENOENT;
  588. }
  589. robj = gem_to_amdgpu_bo(gobj);
  590. r = amdgpu_bo_reserve(robj, false);
  591. if (unlikely(r))
  592. goto out;
  593. switch (args->op) {
  594. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  595. struct drm_amdgpu_gem_create_in info;
  596. void __user *out = u64_to_user_ptr(args->value);
  597. info.bo_size = robj->gem_base.size;
  598. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  599. info.domains = robj->preferred_domains;
  600. info.domain_flags = robj->flags;
  601. amdgpu_bo_unreserve(robj);
  602. if (copy_to_user(out, &info, sizeof(info)))
  603. r = -EFAULT;
  604. break;
  605. }
  606. case AMDGPU_GEM_OP_SET_PLACEMENT:
  607. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  608. r = -EINVAL;
  609. amdgpu_bo_unreserve(robj);
  610. break;
  611. }
  612. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  613. r = -EPERM;
  614. amdgpu_bo_unreserve(robj);
  615. break;
  616. }
  617. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  618. AMDGPU_GEM_DOMAIN_GTT |
  619. AMDGPU_GEM_DOMAIN_CPU);
  620. robj->allowed_domains = robj->preferred_domains;
  621. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  622. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  623. amdgpu_bo_unreserve(robj);
  624. break;
  625. default:
  626. amdgpu_bo_unreserve(robj);
  627. r = -EINVAL;
  628. }
  629. out:
  630. drm_gem_object_put_unlocked(gobj);
  631. return r;
  632. }
  633. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  634. struct drm_device *dev,
  635. struct drm_mode_create_dumb *args)
  636. {
  637. struct amdgpu_device *adev = dev->dev_private;
  638. struct drm_gem_object *gobj;
  639. uint32_t handle;
  640. int r;
  641. args->pitch = amdgpu_align_pitch(adev, args->width,
  642. DIV_ROUND_UP(args->bpp, 8), 0);
  643. args->size = (u64)args->pitch * args->height;
  644. args->size = ALIGN(args->size, PAGE_SIZE);
  645. r = amdgpu_gem_object_create(adev, args->size, 0,
  646. AMDGPU_GEM_DOMAIN_VRAM,
  647. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  648. ttm_bo_type_device,
  649. &gobj);
  650. if (r)
  651. return -ENOMEM;
  652. r = drm_gem_handle_create(file_priv, gobj, &handle);
  653. /* drop reference from allocate - handle holds it now */
  654. drm_gem_object_put_unlocked(gobj);
  655. if (r) {
  656. return r;
  657. }
  658. args->handle = handle;
  659. return 0;
  660. }
  661. #if defined(CONFIG_DEBUG_FS)
  662. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  663. {
  664. struct drm_gem_object *gobj = ptr;
  665. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  666. struct seq_file *m = data;
  667. unsigned domain;
  668. const char *placement;
  669. unsigned pin_count;
  670. uint64_t offset;
  671. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  672. switch (domain) {
  673. case AMDGPU_GEM_DOMAIN_VRAM:
  674. placement = "VRAM";
  675. break;
  676. case AMDGPU_GEM_DOMAIN_GTT:
  677. placement = " GTT";
  678. break;
  679. case AMDGPU_GEM_DOMAIN_CPU:
  680. default:
  681. placement = " CPU";
  682. break;
  683. }
  684. seq_printf(m, "\t0x%08x: %12ld byte %s",
  685. id, amdgpu_bo_size(bo), placement);
  686. offset = ACCESS_ONCE(bo->tbo.mem.start);
  687. if (offset != AMDGPU_BO_INVALID_OFFSET)
  688. seq_printf(m, " @ 0x%010Lx", offset);
  689. pin_count = ACCESS_ONCE(bo->pin_count);
  690. if (pin_count)
  691. seq_printf(m, " pin count %d", pin_count);
  692. seq_printf(m, "\n");
  693. return 0;
  694. }
  695. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  696. {
  697. struct drm_info_node *node = (struct drm_info_node *)m->private;
  698. struct drm_device *dev = node->minor->dev;
  699. struct drm_file *file;
  700. int r;
  701. r = mutex_lock_interruptible(&dev->filelist_mutex);
  702. if (r)
  703. return r;
  704. list_for_each_entry(file, &dev->filelist, lhead) {
  705. struct task_struct *task;
  706. /*
  707. * Although we have a valid reference on file->pid, that does
  708. * not guarantee that the task_struct who called get_pid() is
  709. * still alive (e.g. get_pid(current) => fork() => exit()).
  710. * Therefore, we need to protect this ->comm access using RCU.
  711. */
  712. rcu_read_lock();
  713. task = pid_task(file->pid, PIDTYPE_PID);
  714. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  715. task ? task->comm : "<unknown>");
  716. rcu_read_unlock();
  717. spin_lock(&file->table_lock);
  718. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  719. spin_unlock(&file->table_lock);
  720. }
  721. mutex_unlock(&dev->filelist_mutex);
  722. return 0;
  723. }
  724. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  725. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  726. };
  727. #endif
  728. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  729. {
  730. #if defined(CONFIG_DEBUG_FS)
  731. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  732. #endif
  733. return 0;
  734. }