amdgpu_object.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_OBJECT_H__
  29. #define __AMDGPU_OBJECT_H__
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
  33. #define AMDGPU_BO_MAX_PLACEMENTS 3
  34. struct amdgpu_bo_param {
  35. unsigned long size;
  36. int byte_align;
  37. u32 domain;
  38. u32 preferred_domain;
  39. u64 flags;
  40. enum ttm_bo_type type;
  41. struct reservation_object *resv;
  42. };
  43. /* bo virtual addresses in a vm */
  44. struct amdgpu_bo_va_mapping {
  45. struct amdgpu_bo_va *bo_va;
  46. struct list_head list;
  47. struct rb_node rb;
  48. uint64_t start;
  49. uint64_t last;
  50. uint64_t __subtree_last;
  51. uint64_t offset;
  52. uint64_t flags;
  53. };
  54. /* User space allocated BO in a VM */
  55. struct amdgpu_bo_va {
  56. struct amdgpu_vm_bo_base base;
  57. /* protected by bo being reserved */
  58. unsigned ref_count;
  59. /* all other members protected by the VM PD being reserved */
  60. struct dma_fence *last_pt_update;
  61. /* mappings for this bo_va */
  62. struct list_head invalids;
  63. struct list_head valids;
  64. /* If the mappings are cleared or filled */
  65. bool cleared;
  66. };
  67. struct amdgpu_bo {
  68. /* Protected by tbo.reserved */
  69. u32 preferred_domains;
  70. u32 allowed_domains;
  71. struct ttm_place placements[AMDGPU_BO_MAX_PLACEMENTS];
  72. struct ttm_placement placement;
  73. struct ttm_buffer_object tbo;
  74. struct ttm_bo_kmap_obj kmap;
  75. u64 flags;
  76. unsigned pin_count;
  77. u64 tiling_flags;
  78. u64 metadata_flags;
  79. void *metadata;
  80. u32 metadata_size;
  81. unsigned prime_shared_count;
  82. /* list of all virtual address to which this bo is associated to */
  83. struct list_head va;
  84. /* Constant after initialization */
  85. struct drm_gem_object gem_base;
  86. struct amdgpu_bo *parent;
  87. struct amdgpu_bo *shadow;
  88. struct ttm_bo_kmap_obj dma_buf_vmap;
  89. struct amdgpu_mn *mn;
  90. union {
  91. struct list_head mn_list;
  92. struct list_head shadow_list;
  93. };
  94. struct kgd_mem *kfd_bo;
  95. };
  96. static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
  97. {
  98. return container_of(tbo, struct amdgpu_bo, tbo);
  99. }
  100. /**
  101. * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
  102. * @mem_type: ttm memory type
  103. *
  104. * Returns corresponding domain of the ttm mem_type
  105. */
  106. static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
  107. {
  108. switch (mem_type) {
  109. case TTM_PL_VRAM:
  110. return AMDGPU_GEM_DOMAIN_VRAM;
  111. case TTM_PL_TT:
  112. return AMDGPU_GEM_DOMAIN_GTT;
  113. case TTM_PL_SYSTEM:
  114. return AMDGPU_GEM_DOMAIN_CPU;
  115. case AMDGPU_PL_GDS:
  116. return AMDGPU_GEM_DOMAIN_GDS;
  117. case AMDGPU_PL_GWS:
  118. return AMDGPU_GEM_DOMAIN_GWS;
  119. case AMDGPU_PL_OA:
  120. return AMDGPU_GEM_DOMAIN_OA;
  121. default:
  122. break;
  123. }
  124. return 0;
  125. }
  126. /**
  127. * amdgpu_bo_reserve - reserve bo
  128. * @bo: bo structure
  129. * @no_intr: don't return -ERESTARTSYS on pending signal
  130. *
  131. * Returns:
  132. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  133. * a signal. Release all buffer reservations and return to user-space.
  134. */
  135. static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
  136. {
  137. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  138. int r;
  139. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
  140. if (unlikely(r != 0)) {
  141. if (r != -ERESTARTSYS)
  142. dev_err(adev->dev, "%p reserve failed\n", bo);
  143. return r;
  144. }
  145. return 0;
  146. }
  147. static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
  148. {
  149. ttm_bo_unreserve(&bo->tbo);
  150. }
  151. static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
  152. {
  153. return bo->tbo.num_pages << PAGE_SHIFT;
  154. }
  155. static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
  156. {
  157. return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  158. }
  159. static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
  160. {
  161. return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  162. }
  163. /**
  164. * amdgpu_bo_mmap_offset - return mmap offset of bo
  165. * @bo: amdgpu object for which we query the offset
  166. *
  167. * Returns mmap offset of the object.
  168. */
  169. static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
  170. {
  171. return drm_vma_node_offset_addr(&bo->tbo.vma_node);
  172. }
  173. /**
  174. * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
  175. * is accessible to the GPU.
  176. */
  177. static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
  178. {
  179. switch (bo->tbo.mem.mem_type) {
  180. case TTM_PL_TT: return amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem);
  181. case TTM_PL_VRAM: return true;
  182. default: return false;
  183. }
  184. }
  185. /**
  186. * amdgpu_bo_in_cpu_visible_vram - check if BO is (partly) in visible VRAM
  187. */
  188. static inline bool amdgpu_bo_in_cpu_visible_vram(struct amdgpu_bo *bo)
  189. {
  190. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  191. unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  192. struct drm_mm_node *node = bo->tbo.mem.mm_node;
  193. unsigned long pages_left;
  194. if (bo->tbo.mem.mem_type != TTM_PL_VRAM)
  195. return false;
  196. for (pages_left = bo->tbo.mem.num_pages; pages_left;
  197. pages_left -= node->size, node++)
  198. if (node->start < fpfn)
  199. return true;
  200. return false;
  201. }
  202. /**
  203. * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
  204. */
  205. static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
  206. {
  207. return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
  208. }
  209. bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  210. void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  211. int amdgpu_bo_create(struct amdgpu_device *adev,
  212. struct amdgpu_bo_param *bp,
  213. struct amdgpu_bo **bo_ptr);
  214. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  215. unsigned long size, int align,
  216. u32 domain, struct amdgpu_bo **bo_ptr,
  217. u64 *gpu_addr, void **cpu_addr);
  218. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  219. unsigned long size, int align,
  220. u32 domain, struct amdgpu_bo **bo_ptr,
  221. u64 *gpu_addr, void **cpu_addr);
  222. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  223. void **cpu_addr);
  224. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
  225. void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
  226. void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
  227. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
  228. void amdgpu_bo_unref(struct amdgpu_bo **bo);
  229. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain);
  230. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  231. u64 min_offset, u64 max_offset);
  232. int amdgpu_bo_unpin(struct amdgpu_bo *bo);
  233. int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
  234. int amdgpu_bo_init(struct amdgpu_device *adev);
  235. int amdgpu_bo_late_init(struct amdgpu_device *adev);
  236. void amdgpu_bo_fini(struct amdgpu_device *adev);
  237. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  238. struct vm_area_struct *vma);
  239. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
  240. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
  241. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  242. uint32_t metadata_size, uint64_t flags);
  243. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  244. size_t buffer_size, uint32_t *metadata_size,
  245. uint64_t *flags);
  246. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  247. bool evict,
  248. struct ttm_mem_reg *new_mem);
  249. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  250. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  251. bool shared);
  252. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
  253. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  254. struct amdgpu_ring *ring,
  255. struct amdgpu_bo *bo,
  256. struct reservation_object *resv,
  257. struct dma_fence **fence, bool direct);
  258. int amdgpu_bo_validate(struct amdgpu_bo *bo);
  259. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  260. struct amdgpu_ring *ring,
  261. struct amdgpu_bo *bo,
  262. struct reservation_object *resv,
  263. struct dma_fence **fence,
  264. bool direct);
  265. uint32_t amdgpu_bo_get_preferred_pin_domain(struct amdgpu_device *adev,
  266. uint32_t domain);
  267. /*
  268. * sub allocation
  269. */
  270. static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
  271. {
  272. return sa_bo->manager->gpu_addr + sa_bo->soffset;
  273. }
  274. static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
  275. {
  276. return sa_bo->manager->cpu_ptr + sa_bo->soffset;
  277. }
  278. int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
  279. struct amdgpu_sa_manager *sa_manager,
  280. unsigned size, u32 align, u32 domain);
  281. void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
  282. struct amdgpu_sa_manager *sa_manager);
  283. int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
  284. struct amdgpu_sa_manager *sa_manager);
  285. int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
  286. struct amdgpu_sa_bo **sa_bo,
  287. unsigned size, unsigned align);
  288. void amdgpu_sa_bo_free(struct amdgpu_device *adev,
  289. struct amdgpu_sa_bo **sa_bo,
  290. struct dma_fence *fence);
  291. #if defined(CONFIG_DEBUG_FS)
  292. void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
  293. struct seq_file *m);
  294. #endif
  295. #endif