omap_hwmod.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/bootmem.h>
  141. #include <linux/cpu.h>
  142. #include <linux/of.h>
  143. #include <linux/of_address.h>
  144. #include <asm/system_misc.h>
  145. #include "clock.h"
  146. #include "omap_hwmod.h"
  147. #include "soc.h"
  148. #include "common.h"
  149. #include "clockdomain.h"
  150. #include "powerdomain.h"
  151. #include "cm2xxx.h"
  152. #include "cm3xxx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /*
  168. * Address offset (in bytes) between the reset control and the reset
  169. * status registers: 4 bytes on OMAP4
  170. */
  171. #define OMAP4_RST_CTRL_ST_OFFSET 4
  172. /*
  173. * Maximum length for module clock handle names
  174. */
  175. #define MOD_CLK_MAX_NAME_LEN 32
  176. /**
  177. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  178. * @enable_module: function to enable a module (via MODULEMODE)
  179. * @disable_module: function to disable a module (via MODULEMODE)
  180. *
  181. * XXX Eventually this functionality will be hidden inside the PRM/CM
  182. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  183. * conditionals in this code.
  184. */
  185. struct omap_hwmod_soc_ops {
  186. void (*enable_module)(struct omap_hwmod *oh);
  187. int (*disable_module)(struct omap_hwmod *oh);
  188. int (*wait_target_ready)(struct omap_hwmod *oh);
  189. int (*assert_hardreset)(struct omap_hwmod *oh,
  190. struct omap_hwmod_rst_info *ohri);
  191. int (*deassert_hardreset)(struct omap_hwmod *oh,
  192. struct omap_hwmod_rst_info *ohri);
  193. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  194. struct omap_hwmod_rst_info *ohri);
  195. int (*init_clkdm)(struct omap_hwmod *oh);
  196. void (*update_context_lost)(struct omap_hwmod *oh);
  197. int (*get_context_lost)(struct omap_hwmod *oh);
  198. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  199. };
  200. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  201. static struct omap_hwmod_soc_ops soc_ops;
  202. /* omap_hwmod_list contains all registered struct omap_hwmods */
  203. static LIST_HEAD(omap_hwmod_list);
  204. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  205. static struct omap_hwmod *mpu_oh;
  206. /*
  207. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  208. * allocated from - used to reduce the number of small memory
  209. * allocations, which has a significant impact on performance
  210. */
  211. static struct omap_hwmod_link *linkspace;
  212. /*
  213. * free_ls, max_ls: array indexes into linkspace; representing the
  214. * next free struct omap_hwmod_link index, and the maximum number of
  215. * struct omap_hwmod_link records allocated (respectively)
  216. */
  217. static unsigned short free_ls, max_ls, ls_supp;
  218. /* inited: set to true once the hwmod code is initialized */
  219. static bool inited;
  220. /* Private functions */
  221. /**
  222. * _fetch_next_ocp_if - return the next OCP interface in a list
  223. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  224. * @i: pointer to the index of the element pointed to by @p in the list
  225. *
  226. * Return a pointer to the struct omap_hwmod_ocp_if record
  227. * containing the struct list_head pointed to by @p, and increment
  228. * @p such that a future call to this routine will return the next
  229. * record.
  230. */
  231. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  232. int *i)
  233. {
  234. struct omap_hwmod_ocp_if *oi;
  235. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  236. *p = (*p)->next;
  237. *i = *i + 1;
  238. return oi;
  239. }
  240. /**
  241. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  242. * @oh: struct omap_hwmod *
  243. *
  244. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  245. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  246. * OCP_SYSCONFIG register or 0 upon success.
  247. */
  248. static int _update_sysc_cache(struct omap_hwmod *oh)
  249. {
  250. if (!oh->class->sysc) {
  251. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  252. return -EINVAL;
  253. }
  254. /* XXX ensure module interface clock is up */
  255. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  256. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  257. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  258. return 0;
  259. }
  260. /**
  261. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  262. * @v: OCP_SYSCONFIG value to write
  263. * @oh: struct omap_hwmod *
  264. *
  265. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  266. * one. No return value.
  267. */
  268. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  269. {
  270. if (!oh->class->sysc) {
  271. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  272. return;
  273. }
  274. /* XXX ensure module interface clock is up */
  275. /* Module might have lost context, always update cache and register */
  276. oh->_sysc_cache = v;
  277. /*
  278. * Some IP blocks (such as RTC) require unlocking of IP before
  279. * accessing its registers. If a function pointer is present
  280. * to unlock, then call it before accessing sysconfig and
  281. * call lock after writing sysconfig.
  282. */
  283. if (oh->class->unlock)
  284. oh->class->unlock(oh);
  285. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  286. if (oh->class->lock)
  287. oh->class->lock(oh);
  288. }
  289. /**
  290. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  291. * @oh: struct omap_hwmod *
  292. * @standbymode: MIDLEMODE field bits
  293. * @v: pointer to register contents to modify
  294. *
  295. * Update the master standby mode bits in @v to be @standbymode for
  296. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  297. * upon error or 0 upon success.
  298. */
  299. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  300. u32 *v)
  301. {
  302. u32 mstandby_mask;
  303. u8 mstandby_shift;
  304. if (!oh->class->sysc ||
  305. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  306. return -EINVAL;
  307. if (!oh->class->sysc->sysc_fields) {
  308. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  309. return -EINVAL;
  310. }
  311. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  312. mstandby_mask = (0x3 << mstandby_shift);
  313. *v &= ~mstandby_mask;
  314. *v |= __ffs(standbymode) << mstandby_shift;
  315. return 0;
  316. }
  317. /**
  318. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  319. * @oh: struct omap_hwmod *
  320. * @idlemode: SIDLEMODE field bits
  321. * @v: pointer to register contents to modify
  322. *
  323. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  324. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  325. * or 0 upon success.
  326. */
  327. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  328. {
  329. u32 sidle_mask;
  330. u8 sidle_shift;
  331. if (!oh->class->sysc ||
  332. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  333. return -EINVAL;
  334. if (!oh->class->sysc->sysc_fields) {
  335. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  336. return -EINVAL;
  337. }
  338. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  339. sidle_mask = (0x3 << sidle_shift);
  340. *v &= ~sidle_mask;
  341. *v |= __ffs(idlemode) << sidle_shift;
  342. return 0;
  343. }
  344. /**
  345. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  346. * @oh: struct omap_hwmod *
  347. * @clockact: CLOCKACTIVITY field bits
  348. * @v: pointer to register contents to modify
  349. *
  350. * Update the clockactivity mode bits in @v to be @clockact for the
  351. * @oh hwmod. Used for additional powersaving on some modules. Does
  352. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  353. * success.
  354. */
  355. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  356. {
  357. u32 clkact_mask;
  358. u8 clkact_shift;
  359. if (!oh->class->sysc ||
  360. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  361. return -EINVAL;
  362. if (!oh->class->sysc->sysc_fields) {
  363. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  364. return -EINVAL;
  365. }
  366. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  367. clkact_mask = (0x3 << clkact_shift);
  368. *v &= ~clkact_mask;
  369. *v |= clockact << clkact_shift;
  370. return 0;
  371. }
  372. /**
  373. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  374. * @oh: struct omap_hwmod *
  375. * @v: pointer to register contents to modify
  376. *
  377. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  378. * error or 0 upon success.
  379. */
  380. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  381. {
  382. u32 softrst_mask;
  383. if (!oh->class->sysc ||
  384. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  385. return -EINVAL;
  386. if (!oh->class->sysc->sysc_fields) {
  387. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  388. return -EINVAL;
  389. }
  390. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  391. *v |= softrst_mask;
  392. return 0;
  393. }
  394. /**
  395. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  396. * @oh: struct omap_hwmod *
  397. * @v: pointer to register contents to modify
  398. *
  399. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  400. * error or 0 upon success.
  401. */
  402. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  403. {
  404. u32 softrst_mask;
  405. if (!oh->class->sysc ||
  406. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  407. return -EINVAL;
  408. if (!oh->class->sysc->sysc_fields) {
  409. WARN(1,
  410. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  411. oh->name);
  412. return -EINVAL;
  413. }
  414. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  415. *v &= ~softrst_mask;
  416. return 0;
  417. }
  418. /**
  419. * _wait_softreset_complete - wait for an OCP softreset to complete
  420. * @oh: struct omap_hwmod * to wait on
  421. *
  422. * Wait until the IP block represented by @oh reports that its OCP
  423. * softreset is complete. This can be triggered by software (see
  424. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  425. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  426. * microseconds. Returns the number of microseconds waited.
  427. */
  428. static int _wait_softreset_complete(struct omap_hwmod *oh)
  429. {
  430. struct omap_hwmod_class_sysconfig *sysc;
  431. u32 softrst_mask;
  432. int c = 0;
  433. sysc = oh->class->sysc;
  434. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  435. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  436. & SYSS_RESETDONE_MASK),
  437. MAX_MODULE_SOFTRESET_WAIT, c);
  438. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  439. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  440. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  441. & softrst_mask),
  442. MAX_MODULE_SOFTRESET_WAIT, c);
  443. }
  444. return c;
  445. }
  446. /**
  447. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  448. * @oh: struct omap_hwmod *
  449. *
  450. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  451. * of some modules. When the DMA must perform read/write accesses, the
  452. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  453. * for power management, software must set the DMADISABLE bit back to 1.
  454. *
  455. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  456. * error or 0 upon success.
  457. */
  458. static int _set_dmadisable(struct omap_hwmod *oh)
  459. {
  460. u32 v;
  461. u32 dmadisable_mask;
  462. if (!oh->class->sysc ||
  463. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  464. return -EINVAL;
  465. if (!oh->class->sysc->sysc_fields) {
  466. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  467. return -EINVAL;
  468. }
  469. /* clocks must be on for this operation */
  470. if (oh->_state != _HWMOD_STATE_ENABLED) {
  471. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  472. return -EINVAL;
  473. }
  474. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  475. v = oh->_sysc_cache;
  476. dmadisable_mask =
  477. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  478. v |= dmadisable_mask;
  479. _write_sysconfig(v, oh);
  480. return 0;
  481. }
  482. /**
  483. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  484. * @oh: struct omap_hwmod *
  485. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  486. * @v: pointer to register contents to modify
  487. *
  488. * Update the module autoidle bit in @v to be @autoidle for the @oh
  489. * hwmod. The autoidle bit controls whether the module can gate
  490. * internal clocks automatically when it isn't doing anything; the
  491. * exact function of this bit varies on a per-module basis. This
  492. * function does not write to the hardware. Returns -EINVAL upon
  493. * error or 0 upon success.
  494. */
  495. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  496. u32 *v)
  497. {
  498. u32 autoidle_mask;
  499. u8 autoidle_shift;
  500. if (!oh->class->sysc ||
  501. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  502. return -EINVAL;
  503. if (!oh->class->sysc->sysc_fields) {
  504. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  505. return -EINVAL;
  506. }
  507. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  508. autoidle_mask = (0x1 << autoidle_shift);
  509. *v &= ~autoidle_mask;
  510. *v |= autoidle << autoidle_shift;
  511. return 0;
  512. }
  513. /**
  514. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  515. * @oh: struct omap_hwmod *
  516. *
  517. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  518. * upon error or 0 upon success.
  519. */
  520. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  521. {
  522. if (!oh->class->sysc ||
  523. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  524. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  525. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  526. return -EINVAL;
  527. if (!oh->class->sysc->sysc_fields) {
  528. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  529. return -EINVAL;
  530. }
  531. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  532. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  533. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  534. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  535. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  536. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  537. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  538. return 0;
  539. }
  540. /**
  541. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  542. * @oh: struct omap_hwmod *
  543. *
  544. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  545. * upon error or 0 upon success.
  546. */
  547. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  548. {
  549. if (!oh->class->sysc ||
  550. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  551. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  552. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  553. return -EINVAL;
  554. if (!oh->class->sysc->sysc_fields) {
  555. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  556. return -EINVAL;
  557. }
  558. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  559. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  560. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  561. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  562. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  563. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  564. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  565. return 0;
  566. }
  567. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  568. {
  569. struct clk_hw_omap *clk;
  570. if (oh->clkdm) {
  571. return oh->clkdm;
  572. } else if (oh->_clk) {
  573. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  574. return NULL;
  575. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  576. return clk->clkdm;
  577. }
  578. return NULL;
  579. }
  580. /**
  581. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  582. * @oh: struct omap_hwmod *
  583. *
  584. * Prevent the hardware module @oh from entering idle while the
  585. * hardare module initiator @init_oh is active. Useful when a module
  586. * will be accessed by a particular initiator (e.g., if a module will
  587. * be accessed by the IVA, there should be a sleepdep between the IVA
  588. * initiator and the module). Only applies to modules in smart-idle
  589. * mode. If the clockdomain is marked as not needing autodeps, return
  590. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  591. * passes along clkdm_add_sleepdep() value upon success.
  592. */
  593. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  594. {
  595. struct clockdomain *clkdm, *init_clkdm;
  596. clkdm = _get_clkdm(oh);
  597. init_clkdm = _get_clkdm(init_oh);
  598. if (!clkdm || !init_clkdm)
  599. return -EINVAL;
  600. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  601. return 0;
  602. return clkdm_add_sleepdep(clkdm, init_clkdm);
  603. }
  604. /**
  605. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  606. * @oh: struct omap_hwmod *
  607. *
  608. * Allow the hardware module @oh to enter idle while the hardare
  609. * module initiator @init_oh is active. Useful when a module will not
  610. * be accessed by a particular initiator (e.g., if a module will not
  611. * be accessed by the IVA, there should be no sleepdep between the IVA
  612. * initiator and the module). Only applies to modules in smart-idle
  613. * mode. If the clockdomain is marked as not needing autodeps, return
  614. * 0 without doing anything. Returns -EINVAL upon error or passes
  615. * along clkdm_del_sleepdep() value upon success.
  616. */
  617. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  618. {
  619. struct clockdomain *clkdm, *init_clkdm;
  620. clkdm = _get_clkdm(oh);
  621. init_clkdm = _get_clkdm(init_oh);
  622. if (!clkdm || !init_clkdm)
  623. return -EINVAL;
  624. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  625. return 0;
  626. return clkdm_del_sleepdep(clkdm, init_clkdm);
  627. }
  628. /**
  629. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  630. * @oh: struct omap_hwmod *
  631. *
  632. * Called from _init_clocks(). Populates the @oh _clk (main
  633. * functional clock pointer) if a clock matching the hwmod name is found,
  634. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  635. */
  636. static int _init_main_clk(struct omap_hwmod *oh)
  637. {
  638. int ret = 0;
  639. char name[MOD_CLK_MAX_NAME_LEN];
  640. struct clk *clk;
  641. static const char modck[] = "_mod_ck";
  642. if (strlen(oh->name) >= MOD_CLK_MAX_NAME_LEN - strlen(modck))
  643. pr_warn("%s: warning: cropping name for %s\n", __func__,
  644. oh->name);
  645. strlcpy(name, oh->name, MOD_CLK_MAX_NAME_LEN - strlen(modck));
  646. strlcat(name, modck, MOD_CLK_MAX_NAME_LEN);
  647. clk = clk_get(NULL, name);
  648. if (!IS_ERR(clk)) {
  649. oh->_clk = clk;
  650. soc_ops.disable_direct_prcm(oh);
  651. oh->main_clk = kstrdup(name, GFP_KERNEL);
  652. } else {
  653. if (!oh->main_clk)
  654. return 0;
  655. oh->_clk = clk_get(NULL, oh->main_clk);
  656. }
  657. if (IS_ERR(oh->_clk)) {
  658. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  659. oh->name, oh->main_clk);
  660. return -EINVAL;
  661. }
  662. /*
  663. * HACK: This needs a re-visit once clk_prepare() is implemented
  664. * to do something meaningful. Today its just a no-op.
  665. * If clk_prepare() is used at some point to do things like
  666. * voltage scaling etc, then this would have to be moved to
  667. * some point where subsystems like i2c and pmic become
  668. * available.
  669. */
  670. clk_prepare(oh->_clk);
  671. if (!_get_clkdm(oh))
  672. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  673. oh->name, oh->main_clk);
  674. return ret;
  675. }
  676. /**
  677. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  678. * @oh: struct omap_hwmod *
  679. *
  680. * Called from _init_clocks(). Populates the @oh OCP slave interface
  681. * clock pointers. Returns 0 on success or -EINVAL on error.
  682. */
  683. static int _init_interface_clks(struct omap_hwmod *oh)
  684. {
  685. struct omap_hwmod_ocp_if *os;
  686. struct list_head *p;
  687. struct clk *c;
  688. int i = 0;
  689. int ret = 0;
  690. p = oh->slave_ports.next;
  691. while (i < oh->slaves_cnt) {
  692. os = _fetch_next_ocp_if(&p, &i);
  693. if (!os->clk)
  694. continue;
  695. c = clk_get(NULL, os->clk);
  696. if (IS_ERR(c)) {
  697. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  698. oh->name, os->clk);
  699. ret = -EINVAL;
  700. continue;
  701. }
  702. os->_clk = c;
  703. /*
  704. * HACK: This needs a re-visit once clk_prepare() is implemented
  705. * to do something meaningful. Today its just a no-op.
  706. * If clk_prepare() is used at some point to do things like
  707. * voltage scaling etc, then this would have to be moved to
  708. * some point where subsystems like i2c and pmic become
  709. * available.
  710. */
  711. clk_prepare(os->_clk);
  712. }
  713. return ret;
  714. }
  715. /**
  716. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  717. * @oh: struct omap_hwmod *
  718. *
  719. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  720. * clock pointers. Returns 0 on success or -EINVAL on error.
  721. */
  722. static int _init_opt_clks(struct omap_hwmod *oh)
  723. {
  724. struct omap_hwmod_opt_clk *oc;
  725. struct clk *c;
  726. int i;
  727. int ret = 0;
  728. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  729. c = clk_get(NULL, oc->clk);
  730. if (IS_ERR(c)) {
  731. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  732. oh->name, oc->clk);
  733. ret = -EINVAL;
  734. continue;
  735. }
  736. oc->_clk = c;
  737. /*
  738. * HACK: This needs a re-visit once clk_prepare() is implemented
  739. * to do something meaningful. Today its just a no-op.
  740. * If clk_prepare() is used at some point to do things like
  741. * voltage scaling etc, then this would have to be moved to
  742. * some point where subsystems like i2c and pmic become
  743. * available.
  744. */
  745. clk_prepare(oc->_clk);
  746. }
  747. return ret;
  748. }
  749. static void _enable_optional_clocks(struct omap_hwmod *oh)
  750. {
  751. struct omap_hwmod_opt_clk *oc;
  752. int i;
  753. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  754. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  755. if (oc->_clk) {
  756. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  757. __clk_get_name(oc->_clk));
  758. clk_enable(oc->_clk);
  759. }
  760. }
  761. static void _disable_optional_clocks(struct omap_hwmod *oh)
  762. {
  763. struct omap_hwmod_opt_clk *oc;
  764. int i;
  765. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  766. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  767. if (oc->_clk) {
  768. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  769. __clk_get_name(oc->_clk));
  770. clk_disable(oc->_clk);
  771. }
  772. }
  773. /**
  774. * _enable_clocks - enable hwmod main clock and interface clocks
  775. * @oh: struct omap_hwmod *
  776. *
  777. * Enables all clocks necessary for register reads and writes to succeed
  778. * on the hwmod @oh. Returns 0.
  779. */
  780. static int _enable_clocks(struct omap_hwmod *oh)
  781. {
  782. struct omap_hwmod_ocp_if *os;
  783. struct list_head *p;
  784. int i = 0;
  785. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  786. if (oh->_clk)
  787. clk_enable(oh->_clk);
  788. p = oh->slave_ports.next;
  789. while (i < oh->slaves_cnt) {
  790. os = _fetch_next_ocp_if(&p, &i);
  791. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  792. clk_enable(os->_clk);
  793. }
  794. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  795. _enable_optional_clocks(oh);
  796. /* The opt clocks are controlled by the device driver. */
  797. return 0;
  798. }
  799. /**
  800. * _disable_clocks - disable hwmod main clock and interface clocks
  801. * @oh: struct omap_hwmod *
  802. *
  803. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  804. */
  805. static int _disable_clocks(struct omap_hwmod *oh)
  806. {
  807. struct omap_hwmod_ocp_if *os;
  808. struct list_head *p;
  809. int i = 0;
  810. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  811. if (oh->_clk)
  812. clk_disable(oh->_clk);
  813. p = oh->slave_ports.next;
  814. while (i < oh->slaves_cnt) {
  815. os = _fetch_next_ocp_if(&p, &i);
  816. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  817. clk_disable(os->_clk);
  818. }
  819. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  820. _disable_optional_clocks(oh);
  821. /* The opt clocks are controlled by the device driver. */
  822. return 0;
  823. }
  824. /**
  825. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  826. * @oh: struct omap_hwmod *
  827. *
  828. * Enables the PRCM module mode related to the hwmod @oh.
  829. * No return value.
  830. */
  831. static void _omap4_enable_module(struct omap_hwmod *oh)
  832. {
  833. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  834. return;
  835. pr_debug("omap_hwmod: %s: %s: %d\n",
  836. oh->name, __func__, oh->prcm.omap4.modulemode);
  837. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  838. oh->clkdm->prcm_partition,
  839. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  840. }
  841. /**
  842. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  843. * @oh: struct omap_hwmod *
  844. *
  845. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  846. * does not have an IDLEST bit or if the module successfully enters
  847. * slave idle; otherwise, pass along the return value of the
  848. * appropriate *_cm*_wait_module_idle() function.
  849. */
  850. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  851. {
  852. if (!oh)
  853. return -EINVAL;
  854. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  855. return 0;
  856. if (oh->flags & HWMOD_NO_IDLEST)
  857. return 0;
  858. if (!oh->prcm.omap4.clkctrl_offs &&
  859. !(oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET))
  860. return 0;
  861. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  862. oh->clkdm->cm_inst,
  863. oh->prcm.omap4.clkctrl_offs, 0);
  864. }
  865. /**
  866. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  867. * @oh: struct omap_hwmod *oh
  868. *
  869. * Count and return the number of MPU IRQs associated with the hwmod
  870. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  871. * NULL.
  872. */
  873. static int _count_mpu_irqs(struct omap_hwmod *oh)
  874. {
  875. struct omap_hwmod_irq_info *ohii;
  876. int i = 0;
  877. if (!oh || !oh->mpu_irqs)
  878. return 0;
  879. do {
  880. ohii = &oh->mpu_irqs[i++];
  881. } while (ohii->irq != -1);
  882. return i-1;
  883. }
  884. /**
  885. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  886. * @oh: struct omap_hwmod *oh
  887. *
  888. * Count and return the number of SDMA request lines associated with
  889. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  890. * if @oh is NULL.
  891. */
  892. static int _count_sdma_reqs(struct omap_hwmod *oh)
  893. {
  894. struct omap_hwmod_dma_info *ohdi;
  895. int i = 0;
  896. if (!oh || !oh->sdma_reqs)
  897. return 0;
  898. do {
  899. ohdi = &oh->sdma_reqs[i++];
  900. } while (ohdi->dma_req != -1);
  901. return i-1;
  902. }
  903. /**
  904. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  905. * @oh: struct omap_hwmod *oh
  906. *
  907. * Count and return the number of address space ranges associated with
  908. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  909. * if @oh is NULL.
  910. */
  911. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  912. {
  913. struct omap_hwmod_addr_space *mem;
  914. int i = 0;
  915. if (!os || !os->addr)
  916. return 0;
  917. do {
  918. mem = &os->addr[i++];
  919. } while (mem->pa_start != mem->pa_end);
  920. return i-1;
  921. }
  922. /**
  923. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  924. * @oh: struct omap_hwmod * to operate on
  925. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  926. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  927. *
  928. * Retrieve a MPU hardware IRQ line number named by @name associated
  929. * with the IP block pointed to by @oh. The IRQ number will be filled
  930. * into the address pointed to by @dma. When @name is non-null, the
  931. * IRQ line number associated with the named entry will be returned.
  932. * If @name is null, the first matching entry will be returned. Data
  933. * order is not meaningful in hwmod data, so callers are strongly
  934. * encouraged to use a non-null @name whenever possible to avoid
  935. * unpredictable effects if hwmod data is later added that causes data
  936. * ordering to change. Returns 0 upon success or a negative error
  937. * code upon error.
  938. */
  939. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  940. unsigned int *irq)
  941. {
  942. int i;
  943. bool found = false;
  944. if (!oh->mpu_irqs)
  945. return -ENOENT;
  946. i = 0;
  947. while (oh->mpu_irqs[i].irq != -1) {
  948. if (name == oh->mpu_irqs[i].name ||
  949. !strcmp(name, oh->mpu_irqs[i].name)) {
  950. found = true;
  951. break;
  952. }
  953. i++;
  954. }
  955. if (!found)
  956. return -ENOENT;
  957. *irq = oh->mpu_irqs[i].irq;
  958. return 0;
  959. }
  960. /**
  961. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  962. * @oh: struct omap_hwmod * to operate on
  963. * @name: pointer to the name of the SDMA request line to fetch (optional)
  964. * @dma: pointer to an unsigned int to store the request line ID to
  965. *
  966. * Retrieve an SDMA request line ID named by @name on the IP block
  967. * pointed to by @oh. The ID will be filled into the address pointed
  968. * to by @dma. When @name is non-null, the request line ID associated
  969. * with the named entry will be returned. If @name is null, the first
  970. * matching entry will be returned. Data order is not meaningful in
  971. * hwmod data, so callers are strongly encouraged to use a non-null
  972. * @name whenever possible to avoid unpredictable effects if hwmod
  973. * data is later added that causes data ordering to change. Returns 0
  974. * upon success or a negative error code upon error.
  975. */
  976. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  977. unsigned int *dma)
  978. {
  979. int i;
  980. bool found = false;
  981. if (!oh->sdma_reqs)
  982. return -ENOENT;
  983. i = 0;
  984. while (oh->sdma_reqs[i].dma_req != -1) {
  985. if (name == oh->sdma_reqs[i].name ||
  986. !strcmp(name, oh->sdma_reqs[i].name)) {
  987. found = true;
  988. break;
  989. }
  990. i++;
  991. }
  992. if (!found)
  993. return -ENOENT;
  994. *dma = oh->sdma_reqs[i].dma_req;
  995. return 0;
  996. }
  997. /**
  998. * _get_addr_space_by_name - fetch address space start & end by name
  999. * @oh: struct omap_hwmod * to operate on
  1000. * @name: pointer to the name of the address space to fetch (optional)
  1001. * @pa_start: pointer to a u32 to store the starting address to
  1002. * @pa_end: pointer to a u32 to store the ending address to
  1003. *
  1004. * Retrieve address space start and end addresses for the IP block
  1005. * pointed to by @oh. The data will be filled into the addresses
  1006. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1007. * address space data associated with the named entry will be
  1008. * returned. If @name is null, the first matching entry will be
  1009. * returned. Data order is not meaningful in hwmod data, so callers
  1010. * are strongly encouraged to use a non-null @name whenever possible
  1011. * to avoid unpredictable effects if hwmod data is later added that
  1012. * causes data ordering to change. Returns 0 upon success or a
  1013. * negative error code upon error.
  1014. */
  1015. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1016. u32 *pa_start, u32 *pa_end)
  1017. {
  1018. int i, j;
  1019. struct omap_hwmod_ocp_if *os;
  1020. struct list_head *p = NULL;
  1021. bool found = false;
  1022. p = oh->slave_ports.next;
  1023. i = 0;
  1024. while (i < oh->slaves_cnt) {
  1025. os = _fetch_next_ocp_if(&p, &i);
  1026. if (!os->addr)
  1027. return -ENOENT;
  1028. j = 0;
  1029. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1030. if (name == os->addr[j].name ||
  1031. !strcmp(name, os->addr[j].name)) {
  1032. found = true;
  1033. break;
  1034. }
  1035. j++;
  1036. }
  1037. if (found)
  1038. break;
  1039. }
  1040. if (!found)
  1041. return -ENOENT;
  1042. *pa_start = os->addr[j].pa_start;
  1043. *pa_end = os->addr[j].pa_end;
  1044. return 0;
  1045. }
  1046. /**
  1047. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1048. * @oh: struct omap_hwmod *
  1049. *
  1050. * Determines the array index of the OCP slave port that the MPU uses
  1051. * to address the device, and saves it into the struct omap_hwmod.
  1052. * Intended to be called during hwmod registration only. No return
  1053. * value.
  1054. */
  1055. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1056. {
  1057. struct omap_hwmod_ocp_if *os = NULL;
  1058. struct list_head *p;
  1059. int i = 0;
  1060. if (!oh)
  1061. return;
  1062. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1063. p = oh->slave_ports.next;
  1064. while (i < oh->slaves_cnt) {
  1065. os = _fetch_next_ocp_if(&p, &i);
  1066. if (os->user & OCP_USER_MPU) {
  1067. oh->_mpu_port = os;
  1068. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1069. break;
  1070. }
  1071. }
  1072. return;
  1073. }
  1074. /**
  1075. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1076. * @oh: struct omap_hwmod *
  1077. *
  1078. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1079. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1080. * communicate with the IP block. This interface need not be directly
  1081. * connected to the MPU (and almost certainly is not), but is directly
  1082. * connected to the IP block represented by @oh. Returns a pointer
  1083. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1084. * error or if there does not appear to be a path from the MPU to this
  1085. * IP block.
  1086. */
  1087. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1088. {
  1089. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1090. return NULL;
  1091. return oh->_mpu_port;
  1092. };
  1093. /**
  1094. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1095. * @oh: struct omap_hwmod *
  1096. *
  1097. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1098. * the register target MPU address space; or returns NULL upon error.
  1099. */
  1100. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1101. {
  1102. struct omap_hwmod_ocp_if *os;
  1103. struct omap_hwmod_addr_space *mem;
  1104. int found = 0, i = 0;
  1105. os = _find_mpu_rt_port(oh);
  1106. if (!os || !os->addr)
  1107. return NULL;
  1108. do {
  1109. mem = &os->addr[i++];
  1110. if (mem->flags & ADDR_TYPE_RT)
  1111. found = 1;
  1112. } while (!found && mem->pa_start != mem->pa_end);
  1113. return (found) ? mem : NULL;
  1114. }
  1115. /**
  1116. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1117. * @oh: struct omap_hwmod *
  1118. *
  1119. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1120. * by @oh is set to indicate to the PRCM that the IP block is active.
  1121. * Usually this means placing the module into smart-idle mode and
  1122. * smart-standby, but if there is a bug in the automatic idle handling
  1123. * for the IP block, it may need to be placed into the force-idle or
  1124. * no-idle variants of these modes. No return value.
  1125. */
  1126. static void _enable_sysc(struct omap_hwmod *oh)
  1127. {
  1128. u8 idlemode, sf;
  1129. u32 v;
  1130. bool clkdm_act;
  1131. struct clockdomain *clkdm;
  1132. if (!oh->class->sysc)
  1133. return;
  1134. /*
  1135. * Wait until reset has completed, this is needed as the IP
  1136. * block is reset automatically by hardware in some cases
  1137. * (off-mode for example), and the drivers require the
  1138. * IP to be ready when they access it
  1139. */
  1140. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1141. _enable_optional_clocks(oh);
  1142. _wait_softreset_complete(oh);
  1143. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1144. _disable_optional_clocks(oh);
  1145. v = oh->_sysc_cache;
  1146. sf = oh->class->sysc->sysc_flags;
  1147. clkdm = _get_clkdm(oh);
  1148. if (sf & SYSC_HAS_SIDLEMODE) {
  1149. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1150. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1151. idlemode = HWMOD_IDLEMODE_NO;
  1152. } else {
  1153. if (sf & SYSC_HAS_ENAWAKEUP)
  1154. _enable_wakeup(oh, &v);
  1155. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1156. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1157. else
  1158. idlemode = HWMOD_IDLEMODE_SMART;
  1159. }
  1160. /*
  1161. * This is special handling for some IPs like
  1162. * 32k sync timer. Force them to idle!
  1163. */
  1164. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1165. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1166. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1167. idlemode = HWMOD_IDLEMODE_FORCE;
  1168. _set_slave_idlemode(oh, idlemode, &v);
  1169. }
  1170. if (sf & SYSC_HAS_MIDLEMODE) {
  1171. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1172. idlemode = HWMOD_IDLEMODE_FORCE;
  1173. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1174. idlemode = HWMOD_IDLEMODE_NO;
  1175. } else {
  1176. if (sf & SYSC_HAS_ENAWAKEUP)
  1177. _enable_wakeup(oh, &v);
  1178. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1179. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1180. else
  1181. idlemode = HWMOD_IDLEMODE_SMART;
  1182. }
  1183. _set_master_standbymode(oh, idlemode, &v);
  1184. }
  1185. /*
  1186. * XXX The clock framework should handle this, by
  1187. * calling into this code. But this must wait until the
  1188. * clock structures are tagged with omap_hwmod entries
  1189. */
  1190. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1191. (sf & SYSC_HAS_CLOCKACTIVITY))
  1192. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1193. _write_sysconfig(v, oh);
  1194. /*
  1195. * Set the autoidle bit only after setting the smartidle bit
  1196. * Setting this will not have any impact on the other modules.
  1197. */
  1198. if (sf & SYSC_HAS_AUTOIDLE) {
  1199. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1200. 0 : 1;
  1201. _set_module_autoidle(oh, idlemode, &v);
  1202. _write_sysconfig(v, oh);
  1203. }
  1204. }
  1205. /**
  1206. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1207. * @oh: struct omap_hwmod *
  1208. *
  1209. * If module is marked as SWSUP_SIDLE, force the module into slave
  1210. * idle; otherwise, configure it for smart-idle. If module is marked
  1211. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1212. * configure it for smart-standby. No return value.
  1213. */
  1214. static void _idle_sysc(struct omap_hwmod *oh)
  1215. {
  1216. u8 idlemode, sf;
  1217. u32 v;
  1218. if (!oh->class->sysc)
  1219. return;
  1220. v = oh->_sysc_cache;
  1221. sf = oh->class->sysc->sysc_flags;
  1222. if (sf & SYSC_HAS_SIDLEMODE) {
  1223. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1224. idlemode = HWMOD_IDLEMODE_FORCE;
  1225. } else {
  1226. if (sf & SYSC_HAS_ENAWAKEUP)
  1227. _enable_wakeup(oh, &v);
  1228. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1229. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1230. else
  1231. idlemode = HWMOD_IDLEMODE_SMART;
  1232. }
  1233. _set_slave_idlemode(oh, idlemode, &v);
  1234. }
  1235. if (sf & SYSC_HAS_MIDLEMODE) {
  1236. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1237. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1238. idlemode = HWMOD_IDLEMODE_FORCE;
  1239. } else {
  1240. if (sf & SYSC_HAS_ENAWAKEUP)
  1241. _enable_wakeup(oh, &v);
  1242. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1243. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1244. else
  1245. idlemode = HWMOD_IDLEMODE_SMART;
  1246. }
  1247. _set_master_standbymode(oh, idlemode, &v);
  1248. }
  1249. /* If the cached value is the same as the new value, skip the write */
  1250. if (oh->_sysc_cache != v)
  1251. _write_sysconfig(v, oh);
  1252. }
  1253. /**
  1254. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1255. * @oh: struct omap_hwmod *
  1256. *
  1257. * Force the module into slave idle and master suspend. No return
  1258. * value.
  1259. */
  1260. static void _shutdown_sysc(struct omap_hwmod *oh)
  1261. {
  1262. u32 v;
  1263. u8 sf;
  1264. if (!oh->class->sysc)
  1265. return;
  1266. v = oh->_sysc_cache;
  1267. sf = oh->class->sysc->sysc_flags;
  1268. if (sf & SYSC_HAS_SIDLEMODE)
  1269. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1270. if (sf & SYSC_HAS_MIDLEMODE)
  1271. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1272. if (sf & SYSC_HAS_AUTOIDLE)
  1273. _set_module_autoidle(oh, 1, &v);
  1274. _write_sysconfig(v, oh);
  1275. }
  1276. /**
  1277. * _lookup - find an omap_hwmod by name
  1278. * @name: find an omap_hwmod by name
  1279. *
  1280. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1281. */
  1282. static struct omap_hwmod *_lookup(const char *name)
  1283. {
  1284. struct omap_hwmod *oh, *temp_oh;
  1285. oh = NULL;
  1286. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1287. if (!strcmp(name, temp_oh->name)) {
  1288. oh = temp_oh;
  1289. break;
  1290. }
  1291. }
  1292. return oh;
  1293. }
  1294. /**
  1295. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1296. * @oh: struct omap_hwmod *
  1297. *
  1298. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1299. * clockdomain pointer, and save it into the struct omap_hwmod.
  1300. * Return -EINVAL if the clkdm_name lookup failed.
  1301. */
  1302. static int _init_clkdm(struct omap_hwmod *oh)
  1303. {
  1304. if (!oh->clkdm_name) {
  1305. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1306. return 0;
  1307. }
  1308. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1309. if (!oh->clkdm) {
  1310. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1311. oh->name, oh->clkdm_name);
  1312. return 0;
  1313. }
  1314. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1315. oh->name, oh->clkdm_name);
  1316. return 0;
  1317. }
  1318. /**
  1319. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1320. * well the clockdomain.
  1321. * @oh: struct omap_hwmod *
  1322. * @data: not used; pass NULL
  1323. *
  1324. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1325. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1326. * success, or a negative error code on failure.
  1327. */
  1328. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1329. {
  1330. int ret = 0;
  1331. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1332. return 0;
  1333. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1334. if (soc_ops.init_clkdm)
  1335. ret |= soc_ops.init_clkdm(oh);
  1336. ret |= _init_main_clk(oh);
  1337. ret |= _init_interface_clks(oh);
  1338. ret |= _init_opt_clks(oh);
  1339. if (!ret)
  1340. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1341. else
  1342. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1343. return ret;
  1344. }
  1345. /**
  1346. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1347. * @oh: struct omap_hwmod *
  1348. * @name: name of the reset line in the context of this hwmod
  1349. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1350. *
  1351. * Return the bit position of the reset line that match the
  1352. * input name. Return -ENOENT if not found.
  1353. */
  1354. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1355. struct omap_hwmod_rst_info *ohri)
  1356. {
  1357. int i;
  1358. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1359. const char *rst_line = oh->rst_lines[i].name;
  1360. if (!strcmp(rst_line, name)) {
  1361. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1362. ohri->st_shift = oh->rst_lines[i].st_shift;
  1363. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1364. oh->name, __func__, rst_line, ohri->rst_shift,
  1365. ohri->st_shift);
  1366. return 0;
  1367. }
  1368. }
  1369. return -ENOENT;
  1370. }
  1371. /**
  1372. * _assert_hardreset - assert the HW reset line of submodules
  1373. * contained in the hwmod module.
  1374. * @oh: struct omap_hwmod *
  1375. * @name: name of the reset line to lookup and assert
  1376. *
  1377. * Some IP like dsp, ipu or iva contain processor that require an HW
  1378. * reset line to be assert / deassert in order to enable fully the IP.
  1379. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1380. * asserting the hardreset line on the currently-booted SoC, or passes
  1381. * along the return value from _lookup_hardreset() or the SoC's
  1382. * assert_hardreset code.
  1383. */
  1384. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1385. {
  1386. struct omap_hwmod_rst_info ohri;
  1387. int ret = -EINVAL;
  1388. if (!oh)
  1389. return -EINVAL;
  1390. if (!soc_ops.assert_hardreset)
  1391. return -ENOSYS;
  1392. ret = _lookup_hardreset(oh, name, &ohri);
  1393. if (ret < 0)
  1394. return ret;
  1395. ret = soc_ops.assert_hardreset(oh, &ohri);
  1396. return ret;
  1397. }
  1398. /**
  1399. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1400. * in the hwmod module.
  1401. * @oh: struct omap_hwmod *
  1402. * @name: name of the reset line to look up and deassert
  1403. *
  1404. * Some IP like dsp, ipu or iva contain processor that require an HW
  1405. * reset line to be assert / deassert in order to enable fully the IP.
  1406. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1407. * deasserting the hardreset line on the currently-booted SoC, or passes
  1408. * along the return value from _lookup_hardreset() or the SoC's
  1409. * deassert_hardreset code.
  1410. */
  1411. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1412. {
  1413. struct omap_hwmod_rst_info ohri;
  1414. int ret = -EINVAL;
  1415. if (!oh)
  1416. return -EINVAL;
  1417. if (!soc_ops.deassert_hardreset)
  1418. return -ENOSYS;
  1419. ret = _lookup_hardreset(oh, name, &ohri);
  1420. if (ret < 0)
  1421. return ret;
  1422. if (oh->clkdm) {
  1423. /*
  1424. * A clockdomain must be in SW_SUP otherwise reset
  1425. * might not be completed. The clockdomain can be set
  1426. * in HW_AUTO only when the module become ready.
  1427. */
  1428. clkdm_deny_idle(oh->clkdm);
  1429. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1430. if (ret) {
  1431. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1432. oh->name, oh->clkdm->name, ret);
  1433. return ret;
  1434. }
  1435. }
  1436. _enable_clocks(oh);
  1437. if (soc_ops.enable_module)
  1438. soc_ops.enable_module(oh);
  1439. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1440. if (soc_ops.disable_module)
  1441. soc_ops.disable_module(oh);
  1442. _disable_clocks(oh);
  1443. if (ret == -EBUSY)
  1444. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1445. if (oh->clkdm) {
  1446. /*
  1447. * Set the clockdomain to HW_AUTO, assuming that the
  1448. * previous state was HW_AUTO.
  1449. */
  1450. clkdm_allow_idle(oh->clkdm);
  1451. clkdm_hwmod_disable(oh->clkdm, oh);
  1452. }
  1453. return ret;
  1454. }
  1455. /**
  1456. * _read_hardreset - read the HW reset line state of submodules
  1457. * contained in the hwmod module
  1458. * @oh: struct omap_hwmod *
  1459. * @name: name of the reset line to look up and read
  1460. *
  1461. * Return the state of the reset line. Returns -EINVAL if @oh is
  1462. * null, -ENOSYS if we have no way of reading the hardreset line
  1463. * status on the currently-booted SoC, or passes along the return
  1464. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1465. * code.
  1466. */
  1467. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1468. {
  1469. struct omap_hwmod_rst_info ohri;
  1470. int ret = -EINVAL;
  1471. if (!oh)
  1472. return -EINVAL;
  1473. if (!soc_ops.is_hardreset_asserted)
  1474. return -ENOSYS;
  1475. ret = _lookup_hardreset(oh, name, &ohri);
  1476. if (ret < 0)
  1477. return ret;
  1478. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1479. }
  1480. /**
  1481. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1482. * @oh: struct omap_hwmod *
  1483. *
  1484. * If all hardreset lines associated with @oh are asserted, then return true.
  1485. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1486. * associated with @oh are asserted, then return false.
  1487. * This function is used to avoid executing some parts of the IP block
  1488. * enable/disable sequence if its hardreset line is set.
  1489. */
  1490. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1491. {
  1492. int i, rst_cnt = 0;
  1493. if (oh->rst_lines_cnt == 0)
  1494. return false;
  1495. for (i = 0; i < oh->rst_lines_cnt; i++)
  1496. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1497. rst_cnt++;
  1498. if (oh->rst_lines_cnt == rst_cnt)
  1499. return true;
  1500. return false;
  1501. }
  1502. /**
  1503. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1504. * hard-reset
  1505. * @oh: struct omap_hwmod *
  1506. *
  1507. * If any hardreset lines associated with @oh are asserted, then
  1508. * return true. Otherwise, if no hardreset lines associated with @oh
  1509. * are asserted, or if @oh has no hardreset lines, then return false.
  1510. * This function is used to avoid executing some parts of the IP block
  1511. * enable/disable sequence if any hardreset line is set.
  1512. */
  1513. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1514. {
  1515. int rst_cnt = 0;
  1516. int i;
  1517. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1518. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1519. rst_cnt++;
  1520. return (rst_cnt) ? true : false;
  1521. }
  1522. /**
  1523. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1524. * @oh: struct omap_hwmod *
  1525. *
  1526. * Disable the PRCM module mode related to the hwmod @oh.
  1527. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1528. */
  1529. static int _omap4_disable_module(struct omap_hwmod *oh)
  1530. {
  1531. int v;
  1532. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1533. return -EINVAL;
  1534. /*
  1535. * Since integration code might still be doing something, only
  1536. * disable if all lines are under hardreset.
  1537. */
  1538. if (_are_any_hardreset_lines_asserted(oh))
  1539. return 0;
  1540. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1541. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1542. oh->prcm.omap4.clkctrl_offs);
  1543. v = _omap4_wait_target_disable(oh);
  1544. if (v)
  1545. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1546. oh->name);
  1547. return 0;
  1548. }
  1549. /**
  1550. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1551. * @oh: struct omap_hwmod *
  1552. *
  1553. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1554. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1555. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1556. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1557. *
  1558. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1559. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1560. * use the SYSCONFIG softreset bit to provide the status.
  1561. *
  1562. * Note that some IP like McBSP do have reset control but don't have
  1563. * reset status.
  1564. */
  1565. static int _ocp_softreset(struct omap_hwmod *oh)
  1566. {
  1567. u32 v;
  1568. int c = 0;
  1569. int ret = 0;
  1570. if (!oh->class->sysc ||
  1571. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1572. return -ENOENT;
  1573. /* clocks must be on for this operation */
  1574. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1575. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1576. oh->name);
  1577. return -EINVAL;
  1578. }
  1579. /* For some modules, all optionnal clocks need to be enabled as well */
  1580. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1581. _enable_optional_clocks(oh);
  1582. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1583. v = oh->_sysc_cache;
  1584. ret = _set_softreset(oh, &v);
  1585. if (ret)
  1586. goto dis_opt_clks;
  1587. _write_sysconfig(v, oh);
  1588. if (oh->class->sysc->srst_udelay)
  1589. udelay(oh->class->sysc->srst_udelay);
  1590. c = _wait_softreset_complete(oh);
  1591. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1592. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1593. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1594. ret = -ETIMEDOUT;
  1595. goto dis_opt_clks;
  1596. } else {
  1597. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1598. }
  1599. ret = _clear_softreset(oh, &v);
  1600. if (ret)
  1601. goto dis_opt_clks;
  1602. _write_sysconfig(v, oh);
  1603. /*
  1604. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1605. * _wait_target_ready() or _reset()
  1606. */
  1607. dis_opt_clks:
  1608. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1609. _disable_optional_clocks(oh);
  1610. return ret;
  1611. }
  1612. /**
  1613. * _reset - reset an omap_hwmod
  1614. * @oh: struct omap_hwmod *
  1615. *
  1616. * Resets an omap_hwmod @oh. If the module has a custom reset
  1617. * function pointer defined, then call it to reset the IP block, and
  1618. * pass along its return value to the caller. Otherwise, if the IP
  1619. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1620. * associated with it, call a function to reset the IP block via that
  1621. * method, and pass along the return value to the caller. Finally, if
  1622. * the IP block has some hardreset lines associated with it, assert
  1623. * all of those, but do _not_ deassert them. (This is because driver
  1624. * authors have expressed an apparent requirement to control the
  1625. * deassertion of the hardreset lines themselves.)
  1626. *
  1627. * The default software reset mechanism for most OMAP IP blocks is
  1628. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1629. * hwmods cannot be reset via this method. Some are not targets and
  1630. * therefore have no OCP header registers to access. Others (like the
  1631. * IVA) have idiosyncratic reset sequences. So for these relatively
  1632. * rare cases, custom reset code can be supplied in the struct
  1633. * omap_hwmod_class .reset function pointer.
  1634. *
  1635. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1636. * does not prevent idling of the system. This is necessary for cases
  1637. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1638. * kernel without disabling dma.
  1639. *
  1640. * Passes along the return value from either _ocp_softreset() or the
  1641. * custom reset function - these must return -EINVAL if the hwmod
  1642. * cannot be reset this way or if the hwmod is in the wrong state,
  1643. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1644. */
  1645. static int _reset(struct omap_hwmod *oh)
  1646. {
  1647. int i, r;
  1648. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1649. if (oh->class->reset) {
  1650. r = oh->class->reset(oh);
  1651. } else {
  1652. if (oh->rst_lines_cnt > 0) {
  1653. for (i = 0; i < oh->rst_lines_cnt; i++)
  1654. _assert_hardreset(oh, oh->rst_lines[i].name);
  1655. return 0;
  1656. } else {
  1657. r = _ocp_softreset(oh);
  1658. if (r == -ENOENT)
  1659. r = 0;
  1660. }
  1661. }
  1662. _set_dmadisable(oh);
  1663. /*
  1664. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1665. * softreset. The _enable() function should be split to avoid
  1666. * the rewrite of the OCP_SYSCONFIG register.
  1667. */
  1668. if (oh->class->sysc) {
  1669. _update_sysc_cache(oh);
  1670. _enable_sysc(oh);
  1671. }
  1672. return r;
  1673. }
  1674. /**
  1675. * _omap4_update_context_lost - increment hwmod context loss counter if
  1676. * hwmod context was lost, and clear hardware context loss reg
  1677. * @oh: hwmod to check for context loss
  1678. *
  1679. * If the PRCM indicates that the hwmod @oh lost context, increment
  1680. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1681. * bits. No return value.
  1682. */
  1683. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1684. {
  1685. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1686. return;
  1687. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1688. oh->clkdm->pwrdm.ptr->prcm_offs,
  1689. oh->prcm.omap4.context_offs))
  1690. return;
  1691. oh->prcm.omap4.context_lost_counter++;
  1692. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1693. oh->clkdm->pwrdm.ptr->prcm_offs,
  1694. oh->prcm.omap4.context_offs);
  1695. }
  1696. /**
  1697. * _omap4_get_context_lost - get context loss counter for a hwmod
  1698. * @oh: hwmod to get context loss counter for
  1699. *
  1700. * Returns the in-memory context loss counter for a hwmod.
  1701. */
  1702. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1703. {
  1704. return oh->prcm.omap4.context_lost_counter;
  1705. }
  1706. /**
  1707. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1708. * @oh: struct omap_hwmod *
  1709. *
  1710. * Some IP blocks (such as AESS) require some additional programming
  1711. * after enable before they can enter idle. If a function pointer to
  1712. * do so is present in the hwmod data, then call it and pass along the
  1713. * return value; otherwise, return 0.
  1714. */
  1715. static int _enable_preprogram(struct omap_hwmod *oh)
  1716. {
  1717. if (!oh->class->enable_preprogram)
  1718. return 0;
  1719. return oh->class->enable_preprogram(oh);
  1720. }
  1721. /**
  1722. * _enable - enable an omap_hwmod
  1723. * @oh: struct omap_hwmod *
  1724. *
  1725. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1726. * register target. Returns -EINVAL if the hwmod is in the wrong
  1727. * state or passes along the return value of _wait_target_ready().
  1728. */
  1729. static int _enable(struct omap_hwmod *oh)
  1730. {
  1731. int r;
  1732. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1733. /*
  1734. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1735. * state at init.
  1736. */
  1737. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1738. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1739. return 0;
  1740. }
  1741. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1742. oh->_state != _HWMOD_STATE_IDLE &&
  1743. oh->_state != _HWMOD_STATE_DISABLED) {
  1744. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1745. oh->name);
  1746. return -EINVAL;
  1747. }
  1748. /*
  1749. * If an IP block contains HW reset lines and all of them are
  1750. * asserted, we let integration code associated with that
  1751. * block handle the enable. We've received very little
  1752. * information on what those driver authors need, and until
  1753. * detailed information is provided and the driver code is
  1754. * posted to the public lists, this is probably the best we
  1755. * can do.
  1756. */
  1757. if (_are_all_hardreset_lines_asserted(oh))
  1758. return 0;
  1759. _add_initiator_dep(oh, mpu_oh);
  1760. if (oh->clkdm) {
  1761. /*
  1762. * A clockdomain must be in SW_SUP before enabling
  1763. * completely the module. The clockdomain can be set
  1764. * in HW_AUTO only when the module become ready.
  1765. */
  1766. clkdm_deny_idle(oh->clkdm);
  1767. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1768. if (r) {
  1769. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1770. oh->name, oh->clkdm->name, r);
  1771. return r;
  1772. }
  1773. }
  1774. _enable_clocks(oh);
  1775. if (soc_ops.enable_module)
  1776. soc_ops.enable_module(oh);
  1777. if (oh->flags & HWMOD_BLOCK_WFI)
  1778. cpu_idle_poll_ctrl(true);
  1779. if (soc_ops.update_context_lost)
  1780. soc_ops.update_context_lost(oh);
  1781. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1782. -EINVAL;
  1783. if (oh->clkdm)
  1784. clkdm_allow_idle(oh->clkdm);
  1785. if (!r) {
  1786. oh->_state = _HWMOD_STATE_ENABLED;
  1787. /* Access the sysconfig only if the target is ready */
  1788. if (oh->class->sysc) {
  1789. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1790. _update_sysc_cache(oh);
  1791. _enable_sysc(oh);
  1792. }
  1793. r = _enable_preprogram(oh);
  1794. } else {
  1795. if (soc_ops.disable_module)
  1796. soc_ops.disable_module(oh);
  1797. _disable_clocks(oh);
  1798. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1799. oh->name, r);
  1800. if (oh->clkdm)
  1801. clkdm_hwmod_disable(oh->clkdm, oh);
  1802. }
  1803. return r;
  1804. }
  1805. /**
  1806. * _idle - idle an omap_hwmod
  1807. * @oh: struct omap_hwmod *
  1808. *
  1809. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1810. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1811. * state or returns 0.
  1812. */
  1813. static int _idle(struct omap_hwmod *oh)
  1814. {
  1815. if (oh->flags & HWMOD_NO_IDLE) {
  1816. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1817. return 0;
  1818. }
  1819. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1820. if (_are_all_hardreset_lines_asserted(oh))
  1821. return 0;
  1822. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1823. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1824. oh->name);
  1825. return -EINVAL;
  1826. }
  1827. if (oh->class->sysc)
  1828. _idle_sysc(oh);
  1829. _del_initiator_dep(oh, mpu_oh);
  1830. if (oh->clkdm)
  1831. clkdm_deny_idle(oh->clkdm);
  1832. if (oh->flags & HWMOD_BLOCK_WFI)
  1833. cpu_idle_poll_ctrl(false);
  1834. if (soc_ops.disable_module)
  1835. soc_ops.disable_module(oh);
  1836. /*
  1837. * The module must be in idle mode before disabling any parents
  1838. * clocks. Otherwise, the parent clock might be disabled before
  1839. * the module transition is done, and thus will prevent the
  1840. * transition to complete properly.
  1841. */
  1842. _disable_clocks(oh);
  1843. if (oh->clkdm) {
  1844. clkdm_allow_idle(oh->clkdm);
  1845. clkdm_hwmod_disable(oh->clkdm, oh);
  1846. }
  1847. oh->_state = _HWMOD_STATE_IDLE;
  1848. return 0;
  1849. }
  1850. /**
  1851. * _shutdown - shutdown an omap_hwmod
  1852. * @oh: struct omap_hwmod *
  1853. *
  1854. * Shut down an omap_hwmod @oh. This should be called when the driver
  1855. * used for the hwmod is removed or unloaded or if the driver is not
  1856. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1857. * state or returns 0.
  1858. */
  1859. static int _shutdown(struct omap_hwmod *oh)
  1860. {
  1861. int ret, i;
  1862. u8 prev_state;
  1863. if (_are_all_hardreset_lines_asserted(oh))
  1864. return 0;
  1865. if (oh->_state != _HWMOD_STATE_IDLE &&
  1866. oh->_state != _HWMOD_STATE_ENABLED) {
  1867. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1868. oh->name);
  1869. return -EINVAL;
  1870. }
  1871. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1872. if (oh->class->pre_shutdown) {
  1873. prev_state = oh->_state;
  1874. if (oh->_state == _HWMOD_STATE_IDLE)
  1875. _enable(oh);
  1876. ret = oh->class->pre_shutdown(oh);
  1877. if (ret) {
  1878. if (prev_state == _HWMOD_STATE_IDLE)
  1879. _idle(oh);
  1880. return ret;
  1881. }
  1882. }
  1883. if (oh->class->sysc) {
  1884. if (oh->_state == _HWMOD_STATE_IDLE)
  1885. _enable(oh);
  1886. _shutdown_sysc(oh);
  1887. }
  1888. /* clocks and deps are already disabled in idle */
  1889. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1890. _del_initiator_dep(oh, mpu_oh);
  1891. /* XXX what about the other system initiators here? dma, dsp */
  1892. if (oh->flags & HWMOD_BLOCK_WFI)
  1893. cpu_idle_poll_ctrl(false);
  1894. if (soc_ops.disable_module)
  1895. soc_ops.disable_module(oh);
  1896. _disable_clocks(oh);
  1897. if (oh->clkdm)
  1898. clkdm_hwmod_disable(oh->clkdm, oh);
  1899. }
  1900. /* XXX Should this code also force-disable the optional clocks? */
  1901. for (i = 0; i < oh->rst_lines_cnt; i++)
  1902. _assert_hardreset(oh, oh->rst_lines[i].name);
  1903. oh->_state = _HWMOD_STATE_DISABLED;
  1904. return 0;
  1905. }
  1906. static int of_dev_find_hwmod(struct device_node *np,
  1907. struct omap_hwmod *oh)
  1908. {
  1909. int count, i, res;
  1910. const char *p;
  1911. count = of_property_count_strings(np, "ti,hwmods");
  1912. if (count < 1)
  1913. return -ENODEV;
  1914. for (i = 0; i < count; i++) {
  1915. res = of_property_read_string_index(np, "ti,hwmods",
  1916. i, &p);
  1917. if (res)
  1918. continue;
  1919. if (!strcmp(p, oh->name)) {
  1920. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1921. np->name, i, oh->name);
  1922. return i;
  1923. }
  1924. }
  1925. return -ENODEV;
  1926. }
  1927. /**
  1928. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1929. * @np: struct device_node *
  1930. * @oh: struct omap_hwmod *
  1931. * @index: index of the entry found
  1932. * @found: struct device_node * found or NULL
  1933. *
  1934. * Parse the dt blob and find out needed hwmod. Recursive function is
  1935. * implemented to take care hierarchical dt blob parsing.
  1936. * Return: Returns 0 on success, -ENODEV when not found.
  1937. */
  1938. static int of_dev_hwmod_lookup(struct device_node *np,
  1939. struct omap_hwmod *oh,
  1940. int *index,
  1941. struct device_node **found)
  1942. {
  1943. struct device_node *np0 = NULL;
  1944. int res;
  1945. res = of_dev_find_hwmod(np, oh);
  1946. if (res >= 0) {
  1947. *found = np;
  1948. *index = res;
  1949. return 0;
  1950. }
  1951. for_each_child_of_node(np, np0) {
  1952. struct device_node *fc;
  1953. int i;
  1954. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1955. if (res == 0) {
  1956. *found = fc;
  1957. *index = i;
  1958. return 0;
  1959. }
  1960. }
  1961. *found = NULL;
  1962. *index = 0;
  1963. return -ENODEV;
  1964. }
  1965. /**
  1966. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1967. * @oh: struct omap_hwmod * to locate the virtual address
  1968. * @data: (unused, caller should pass NULL)
  1969. * @index: index of the reg entry iospace in device tree
  1970. * @np: struct device_node * of the IP block's device node in the DT data
  1971. *
  1972. * Cache the virtual address used by the MPU to access this IP block's
  1973. * registers. This address is needed early so the OCP registers that
  1974. * are part of the device's address space can be ioremapped properly.
  1975. *
  1976. * If SYSC access is not needed, the registers will not be remapped
  1977. * and non-availability of MPU access is not treated as an error.
  1978. *
  1979. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1980. * -ENXIO on absent or invalid register target address space.
  1981. */
  1982. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1983. int index, struct device_node *np)
  1984. {
  1985. struct omap_hwmod_addr_space *mem;
  1986. void __iomem *va_start = NULL;
  1987. if (!oh)
  1988. return -EINVAL;
  1989. _save_mpu_port_index(oh);
  1990. /* if we don't need sysc access we don't need to ioremap */
  1991. if (!oh->class->sysc)
  1992. return 0;
  1993. /* we can't continue without MPU PORT if we need sysc access */
  1994. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1995. return -ENXIO;
  1996. mem = _find_mpu_rt_addr_space(oh);
  1997. if (!mem) {
  1998. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  1999. oh->name);
  2000. /* Extract the IO space from device tree blob */
  2001. if (!np) {
  2002. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  2003. return -ENXIO;
  2004. }
  2005. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2006. } else {
  2007. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2008. }
  2009. if (!va_start) {
  2010. if (mem)
  2011. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2012. else
  2013. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2014. oh->name, index, np->full_name);
  2015. return -ENXIO;
  2016. }
  2017. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2018. oh->name, va_start);
  2019. oh->_mpu_rt_va = va_start;
  2020. return 0;
  2021. }
  2022. /**
  2023. * _init - initialize internal data for the hwmod @oh
  2024. * @oh: struct omap_hwmod *
  2025. * @n: (unused)
  2026. *
  2027. * Look up the clocks and the address space used by the MPU to access
  2028. * registers belonging to the hwmod @oh. @oh must already be
  2029. * registered at this point. This is the first of two phases for
  2030. * hwmod initialization. Code called here does not touch any hardware
  2031. * registers, it simply prepares internal data structures. Returns 0
  2032. * upon success or if the hwmod isn't registered or if the hwmod's
  2033. * address space is not defined, or -EINVAL upon failure.
  2034. */
  2035. static int __init _init(struct omap_hwmod *oh, void *data)
  2036. {
  2037. int r, index;
  2038. struct device_node *np = NULL;
  2039. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2040. return 0;
  2041. if (of_have_populated_dt()) {
  2042. struct device_node *bus;
  2043. bus = of_find_node_by_name(NULL, "ocp");
  2044. if (!bus)
  2045. return -ENODEV;
  2046. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2047. if (r)
  2048. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2049. else if (np && index)
  2050. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2051. oh->name, np->name);
  2052. }
  2053. r = _init_mpu_rt_base(oh, NULL, index, np);
  2054. if (r < 0) {
  2055. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2056. oh->name);
  2057. return 0;
  2058. }
  2059. r = _init_clocks(oh, NULL);
  2060. if (r < 0) {
  2061. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2062. return -EINVAL;
  2063. }
  2064. if (np) {
  2065. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2066. oh->flags |= HWMOD_INIT_NO_RESET;
  2067. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2068. oh->flags |= HWMOD_INIT_NO_IDLE;
  2069. if (of_find_property(np, "ti,no-idle", NULL))
  2070. oh->flags |= HWMOD_NO_IDLE;
  2071. }
  2072. oh->_state = _HWMOD_STATE_INITIALIZED;
  2073. return 0;
  2074. }
  2075. /**
  2076. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2077. * @oh: struct omap_hwmod *
  2078. *
  2079. * Set up the module's interface clocks. XXX This function is still mostly
  2080. * a stub; implementing this properly requires iclk autoidle usecounting in
  2081. * the clock code. No return value.
  2082. */
  2083. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2084. {
  2085. struct omap_hwmod_ocp_if *os;
  2086. struct list_head *p;
  2087. int i = 0;
  2088. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2089. return;
  2090. p = oh->slave_ports.next;
  2091. while (i < oh->slaves_cnt) {
  2092. os = _fetch_next_ocp_if(&p, &i);
  2093. if (!os->_clk)
  2094. continue;
  2095. if (os->flags & OCPIF_SWSUP_IDLE) {
  2096. /* XXX omap_iclk_deny_idle(c); */
  2097. } else {
  2098. /* XXX omap_iclk_allow_idle(c); */
  2099. clk_enable(os->_clk);
  2100. }
  2101. }
  2102. return;
  2103. }
  2104. /**
  2105. * _setup_reset - reset an IP block during the setup process
  2106. * @oh: struct omap_hwmod *
  2107. *
  2108. * Reset the IP block corresponding to the hwmod @oh during the setup
  2109. * process. The IP block is first enabled so it can be successfully
  2110. * reset. Returns 0 upon success or a negative error code upon
  2111. * failure.
  2112. */
  2113. static int __init _setup_reset(struct omap_hwmod *oh)
  2114. {
  2115. int r;
  2116. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2117. return -EINVAL;
  2118. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2119. return -EPERM;
  2120. if (oh->rst_lines_cnt == 0) {
  2121. r = _enable(oh);
  2122. if (r) {
  2123. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2124. oh->name, oh->_state);
  2125. return -EINVAL;
  2126. }
  2127. }
  2128. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2129. r = _reset(oh);
  2130. return r;
  2131. }
  2132. /**
  2133. * _setup_postsetup - transition to the appropriate state after _setup
  2134. * @oh: struct omap_hwmod *
  2135. *
  2136. * Place an IP block represented by @oh into a "post-setup" state --
  2137. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2138. * this function is called at the end of _setup().) The postsetup
  2139. * state for an IP block can be changed by calling
  2140. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2141. * before one of the omap_hwmod_setup*() functions are called for the
  2142. * IP block.
  2143. *
  2144. * The IP block stays in this state until a PM runtime-based driver is
  2145. * loaded for that IP block. A post-setup state of IDLE is
  2146. * appropriate for almost all IP blocks with runtime PM-enabled
  2147. * drivers, since those drivers are able to enable the IP block. A
  2148. * post-setup state of ENABLED is appropriate for kernels with PM
  2149. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2150. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2151. * included, since the WDTIMER starts running on reset and will reset
  2152. * the MPU if left active.
  2153. *
  2154. * This post-setup mechanism is deprecated. Once all of the OMAP
  2155. * drivers have been converted to use PM runtime, and all of the IP
  2156. * block data and interconnect data is available to the hwmod code, it
  2157. * should be possible to replace this mechanism with a "lazy reset"
  2158. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2159. * when the driver first probes, then all remaining IP blocks without
  2160. * drivers are either shut down or enabled after the drivers have
  2161. * loaded. However, this cannot take place until the above
  2162. * preconditions have been met, since otherwise the late reset code
  2163. * has no way of knowing which IP blocks are in use by drivers, and
  2164. * which ones are unused.
  2165. *
  2166. * No return value.
  2167. */
  2168. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2169. {
  2170. u8 postsetup_state;
  2171. if (oh->rst_lines_cnt > 0)
  2172. return;
  2173. postsetup_state = oh->_postsetup_state;
  2174. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2175. postsetup_state = _HWMOD_STATE_ENABLED;
  2176. /*
  2177. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2178. * it should be set by the core code as a runtime flag during startup
  2179. */
  2180. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2181. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2182. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2183. postsetup_state = _HWMOD_STATE_ENABLED;
  2184. }
  2185. if (postsetup_state == _HWMOD_STATE_IDLE)
  2186. _idle(oh);
  2187. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2188. _shutdown(oh);
  2189. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2190. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2191. oh->name, postsetup_state);
  2192. return;
  2193. }
  2194. /**
  2195. * _setup - prepare IP block hardware for use
  2196. * @oh: struct omap_hwmod *
  2197. * @n: (unused, pass NULL)
  2198. *
  2199. * Configure the IP block represented by @oh. This may include
  2200. * enabling the IP block, resetting it, and placing it into a
  2201. * post-setup state, depending on the type of IP block and applicable
  2202. * flags. IP blocks are reset to prevent any previous configuration
  2203. * by the bootloader or previous operating system from interfering
  2204. * with power management or other parts of the system. The reset can
  2205. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2206. * two phases for hwmod initialization. Code called here generally
  2207. * affects the IP block hardware, or system integration hardware
  2208. * associated with the IP block. Returns 0.
  2209. */
  2210. static int __init _setup(struct omap_hwmod *oh, void *data)
  2211. {
  2212. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2213. return 0;
  2214. if (oh->parent_hwmod) {
  2215. int r;
  2216. r = _enable(oh->parent_hwmod);
  2217. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2218. oh->name, oh->parent_hwmod->name);
  2219. }
  2220. _setup_iclk_autoidle(oh);
  2221. if (!_setup_reset(oh))
  2222. _setup_postsetup(oh);
  2223. if (oh->parent_hwmod) {
  2224. u8 postsetup_state;
  2225. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2226. if (postsetup_state == _HWMOD_STATE_IDLE)
  2227. _idle(oh->parent_hwmod);
  2228. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2229. _shutdown(oh->parent_hwmod);
  2230. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2231. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2232. oh->parent_hwmod->name, postsetup_state);
  2233. }
  2234. return 0;
  2235. }
  2236. /**
  2237. * _register - register a struct omap_hwmod
  2238. * @oh: struct omap_hwmod *
  2239. *
  2240. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2241. * already has been registered by the same name; -EINVAL if the
  2242. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2243. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2244. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2245. * success.
  2246. *
  2247. * XXX The data should be copied into bootmem, so the original data
  2248. * should be marked __initdata and freed after init. This would allow
  2249. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2250. * that the copy process would be relatively complex due to the large number
  2251. * of substructures.
  2252. */
  2253. static int __init _register(struct omap_hwmod *oh)
  2254. {
  2255. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2256. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2257. return -EINVAL;
  2258. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2259. if (_lookup(oh->name))
  2260. return -EEXIST;
  2261. list_add_tail(&oh->node, &omap_hwmod_list);
  2262. INIT_LIST_HEAD(&oh->master_ports);
  2263. INIT_LIST_HEAD(&oh->slave_ports);
  2264. spin_lock_init(&oh->_lock);
  2265. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2266. oh->_state = _HWMOD_STATE_REGISTERED;
  2267. /*
  2268. * XXX Rather than doing a strcmp(), this should test a flag
  2269. * set in the hwmod data, inserted by the autogenerator code.
  2270. */
  2271. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2272. mpu_oh = oh;
  2273. return 0;
  2274. }
  2275. /**
  2276. * _alloc_links - return allocated memory for hwmod links
  2277. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2278. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2279. *
  2280. * Return pointers to two struct omap_hwmod_link records, via the
  2281. * addresses pointed to by @ml and @sl. Will first attempt to return
  2282. * memory allocated as part of a large initial block, but if that has
  2283. * been exhausted, will allocate memory itself. Since ideally this
  2284. * second allocation path will never occur, the number of these
  2285. * 'supplemental' allocations will be logged when debugging is
  2286. * enabled. Returns 0.
  2287. */
  2288. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2289. struct omap_hwmod_link **sl)
  2290. {
  2291. unsigned int sz;
  2292. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2293. *ml = &linkspace[free_ls++];
  2294. *sl = &linkspace[free_ls++];
  2295. return 0;
  2296. }
  2297. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2298. *sl = NULL;
  2299. *ml = memblock_virt_alloc(sz, 0);
  2300. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2301. ls_supp++;
  2302. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2303. ls_supp * LINKS_PER_OCP_IF);
  2304. return 0;
  2305. };
  2306. /**
  2307. * _add_link - add an interconnect between two IP blocks
  2308. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2309. *
  2310. * Add struct omap_hwmod_link records connecting the master IP block
  2311. * specified in @oi->master to @oi, and connecting the slave IP block
  2312. * specified in @oi->slave to @oi. This code is assumed to run before
  2313. * preemption or SMP has been enabled, thus avoiding the need for
  2314. * locking in this code. Changes to this assumption will require
  2315. * additional locking. Returns 0.
  2316. */
  2317. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2318. {
  2319. struct omap_hwmod_link *ml, *sl;
  2320. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2321. oi->slave->name);
  2322. _alloc_links(&ml, &sl);
  2323. ml->ocp_if = oi;
  2324. list_add(&ml->node, &oi->master->master_ports);
  2325. oi->master->masters_cnt++;
  2326. sl->ocp_if = oi;
  2327. list_add(&sl->node, &oi->slave->slave_ports);
  2328. oi->slave->slaves_cnt++;
  2329. return 0;
  2330. }
  2331. /**
  2332. * _register_link - register a struct omap_hwmod_ocp_if
  2333. * @oi: struct omap_hwmod_ocp_if *
  2334. *
  2335. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2336. * has already been registered; -EINVAL if @oi is NULL or if the
  2337. * record pointed to by @oi is missing required fields; or 0 upon
  2338. * success.
  2339. *
  2340. * XXX The data should be copied into bootmem, so the original data
  2341. * should be marked __initdata and freed after init. This would allow
  2342. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2343. */
  2344. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2345. {
  2346. if (!oi || !oi->master || !oi->slave || !oi->user)
  2347. return -EINVAL;
  2348. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2349. return -EEXIST;
  2350. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2351. oi->master->name, oi->slave->name);
  2352. /*
  2353. * Register the connected hwmods, if they haven't been
  2354. * registered already
  2355. */
  2356. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2357. _register(oi->master);
  2358. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2359. _register(oi->slave);
  2360. _add_link(oi);
  2361. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2362. return 0;
  2363. }
  2364. /**
  2365. * _alloc_linkspace - allocate large block of hwmod links
  2366. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2367. *
  2368. * Allocate a large block of struct omap_hwmod_link records. This
  2369. * improves boot time significantly by avoiding the need to allocate
  2370. * individual records one by one. If the number of records to
  2371. * allocate in the block hasn't been manually specified, this function
  2372. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2373. * and use that to determine the allocation size. For SoC families
  2374. * that require multiple list registrations, such as OMAP3xxx, this
  2375. * estimation process isn't optimal, so manual estimation is advised
  2376. * in those cases. Returns -EEXIST if the allocation has already occurred
  2377. * or 0 upon success.
  2378. */
  2379. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2380. {
  2381. unsigned int i = 0;
  2382. unsigned int sz;
  2383. if (linkspace) {
  2384. WARN(1, "linkspace already allocated\n");
  2385. return -EEXIST;
  2386. }
  2387. if (max_ls == 0)
  2388. while (ois[i++])
  2389. max_ls += LINKS_PER_OCP_IF;
  2390. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2391. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2392. __func__, sz, max_ls);
  2393. linkspace = memblock_virt_alloc(sz, 0);
  2394. return 0;
  2395. }
  2396. /* Static functions intended only for use in soc_ops field function pointers */
  2397. /**
  2398. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2399. * @oh: struct omap_hwmod *
  2400. *
  2401. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2402. * does not have an IDLEST bit or if the module successfully leaves
  2403. * slave idle; otherwise, pass along the return value of the
  2404. * appropriate *_cm*_wait_module_ready() function.
  2405. */
  2406. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2407. {
  2408. if (!oh)
  2409. return -EINVAL;
  2410. if (oh->flags & HWMOD_NO_IDLEST)
  2411. return 0;
  2412. if (!_find_mpu_rt_port(oh))
  2413. return 0;
  2414. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2415. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2416. oh->prcm.omap2.idlest_reg_id,
  2417. oh->prcm.omap2.idlest_idle_bit);
  2418. }
  2419. /**
  2420. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2421. * @oh: struct omap_hwmod *
  2422. *
  2423. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2424. * does not have an IDLEST bit or if the module successfully leaves
  2425. * slave idle; otherwise, pass along the return value of the
  2426. * appropriate *_cm*_wait_module_ready() function.
  2427. */
  2428. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2429. {
  2430. if (!oh)
  2431. return -EINVAL;
  2432. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2433. return 0;
  2434. if (!_find_mpu_rt_port(oh))
  2435. return 0;
  2436. if (!oh->prcm.omap4.clkctrl_offs &&
  2437. !(oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET))
  2438. return 0;
  2439. /* XXX check module SIDLEMODE, hardreset status */
  2440. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2441. oh->clkdm->cm_inst,
  2442. oh->prcm.omap4.clkctrl_offs, 0);
  2443. }
  2444. /**
  2445. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2446. * @oh: struct omap_hwmod * to assert hardreset
  2447. * @ohri: hardreset line data
  2448. *
  2449. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2450. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2451. * use as an soc_ops function pointer. Passes along the return value
  2452. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2453. * for removal when the PRM code is moved into drivers/.
  2454. */
  2455. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2456. struct omap_hwmod_rst_info *ohri)
  2457. {
  2458. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2459. oh->prcm.omap2.module_offs, 0);
  2460. }
  2461. /**
  2462. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2463. * @oh: struct omap_hwmod * to deassert hardreset
  2464. * @ohri: hardreset line data
  2465. *
  2466. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2467. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2468. * use as an soc_ops function pointer. Passes along the return value
  2469. * from omap2_prm_deassert_hardreset(). XXX This function is
  2470. * scheduled for removal when the PRM code is moved into drivers/.
  2471. */
  2472. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2473. struct omap_hwmod_rst_info *ohri)
  2474. {
  2475. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2476. oh->prcm.omap2.module_offs, 0, 0);
  2477. }
  2478. /**
  2479. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2480. * @oh: struct omap_hwmod * to test hardreset
  2481. * @ohri: hardreset line data
  2482. *
  2483. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2484. * from the hwmod @oh and the hardreset line data @ohri. Only
  2485. * intended for use as an soc_ops function pointer. Passes along the
  2486. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2487. * function is scheduled for removal when the PRM code is moved into
  2488. * drivers/.
  2489. */
  2490. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2491. struct omap_hwmod_rst_info *ohri)
  2492. {
  2493. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2494. oh->prcm.omap2.module_offs, 0);
  2495. }
  2496. /**
  2497. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2498. * @oh: struct omap_hwmod * to assert hardreset
  2499. * @ohri: hardreset line data
  2500. *
  2501. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2502. * from the hwmod @oh and the hardreset line data @ohri. Only
  2503. * intended for use as an soc_ops function pointer. Passes along the
  2504. * return value from omap4_prminst_assert_hardreset(). XXX This
  2505. * function is scheduled for removal when the PRM code is moved into
  2506. * drivers/.
  2507. */
  2508. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2509. struct omap_hwmod_rst_info *ohri)
  2510. {
  2511. if (!oh->clkdm)
  2512. return -EINVAL;
  2513. return omap_prm_assert_hardreset(ohri->rst_shift,
  2514. oh->clkdm->pwrdm.ptr->prcm_partition,
  2515. oh->clkdm->pwrdm.ptr->prcm_offs,
  2516. oh->prcm.omap4.rstctrl_offs);
  2517. }
  2518. /**
  2519. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2520. * @oh: struct omap_hwmod * to deassert hardreset
  2521. * @ohri: hardreset line data
  2522. *
  2523. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2524. * from the hwmod @oh and the hardreset line data @ohri. Only
  2525. * intended for use as an soc_ops function pointer. Passes along the
  2526. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2527. * function is scheduled for removal when the PRM code is moved into
  2528. * drivers/.
  2529. */
  2530. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2531. struct omap_hwmod_rst_info *ohri)
  2532. {
  2533. if (!oh->clkdm)
  2534. return -EINVAL;
  2535. if (ohri->st_shift)
  2536. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2537. oh->name, ohri->name);
  2538. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2539. oh->clkdm->pwrdm.ptr->prcm_partition,
  2540. oh->clkdm->pwrdm.ptr->prcm_offs,
  2541. oh->prcm.omap4.rstctrl_offs,
  2542. oh->prcm.omap4.rstctrl_offs +
  2543. OMAP4_RST_CTRL_ST_OFFSET);
  2544. }
  2545. /**
  2546. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2547. * @oh: struct omap_hwmod * to test hardreset
  2548. * @ohri: hardreset line data
  2549. *
  2550. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2551. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2552. * Only intended for use as an soc_ops function pointer. Passes along
  2553. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2554. * This function is scheduled for removal when the PRM code is moved
  2555. * into drivers/.
  2556. */
  2557. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2558. struct omap_hwmod_rst_info *ohri)
  2559. {
  2560. if (!oh->clkdm)
  2561. return -EINVAL;
  2562. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2563. oh->clkdm->pwrdm.ptr->
  2564. prcm_partition,
  2565. oh->clkdm->pwrdm.ptr->prcm_offs,
  2566. oh->prcm.omap4.rstctrl_offs);
  2567. }
  2568. /**
  2569. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2570. * @oh: struct omap_hwmod * to disable control for
  2571. *
  2572. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2573. * will be using its main_clk to enable/disable the module. Returns
  2574. * 0 if successful.
  2575. */
  2576. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2577. {
  2578. if (!oh)
  2579. return -EINVAL;
  2580. oh->prcm.omap4.clkctrl_offs = 0;
  2581. oh->prcm.omap4.modulemode = 0;
  2582. return 0;
  2583. }
  2584. /**
  2585. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2586. * @oh: struct omap_hwmod * to deassert hardreset
  2587. * @ohri: hardreset line data
  2588. *
  2589. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2590. * from the hwmod @oh and the hardreset line data @ohri. Only
  2591. * intended for use as an soc_ops function pointer. Passes along the
  2592. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2593. * function is scheduled for removal when the PRM code is moved into
  2594. * drivers/.
  2595. */
  2596. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2597. struct omap_hwmod_rst_info *ohri)
  2598. {
  2599. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2600. oh->clkdm->pwrdm.ptr->prcm_partition,
  2601. oh->clkdm->pwrdm.ptr->prcm_offs,
  2602. oh->prcm.omap4.rstctrl_offs,
  2603. oh->prcm.omap4.rstst_offs);
  2604. }
  2605. /* Public functions */
  2606. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2607. {
  2608. if (oh->flags & HWMOD_16BIT_REG)
  2609. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2610. else
  2611. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2612. }
  2613. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2614. {
  2615. if (oh->flags & HWMOD_16BIT_REG)
  2616. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2617. else
  2618. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2619. }
  2620. /**
  2621. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2622. * @oh: struct omap_hwmod *
  2623. *
  2624. * This is a public function exposed to drivers. Some drivers may need to do
  2625. * some settings before and after resetting the device. Those drivers after
  2626. * doing the necessary settings could use this function to start a reset by
  2627. * setting the SYSCONFIG.SOFTRESET bit.
  2628. */
  2629. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2630. {
  2631. u32 v;
  2632. int ret;
  2633. if (!oh || !(oh->_sysc_cache))
  2634. return -EINVAL;
  2635. v = oh->_sysc_cache;
  2636. ret = _set_softreset(oh, &v);
  2637. if (ret)
  2638. goto error;
  2639. _write_sysconfig(v, oh);
  2640. ret = _clear_softreset(oh, &v);
  2641. if (ret)
  2642. goto error;
  2643. _write_sysconfig(v, oh);
  2644. error:
  2645. return ret;
  2646. }
  2647. /**
  2648. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2649. * @name: name of the omap_hwmod to look up
  2650. *
  2651. * Given a @name of an omap_hwmod, return a pointer to the registered
  2652. * struct omap_hwmod *, or NULL upon error.
  2653. */
  2654. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2655. {
  2656. struct omap_hwmod *oh;
  2657. if (!name)
  2658. return NULL;
  2659. oh = _lookup(name);
  2660. return oh;
  2661. }
  2662. /**
  2663. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2664. * @fn: pointer to a callback function
  2665. * @data: void * data to pass to callback function
  2666. *
  2667. * Call @fn for each registered omap_hwmod, passing @data to each
  2668. * function. @fn must return 0 for success or any other value for
  2669. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2670. * will stop and the non-zero return value will be passed to the
  2671. * caller of omap_hwmod_for_each(). @fn is called with
  2672. * omap_hwmod_for_each() held.
  2673. */
  2674. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2675. void *data)
  2676. {
  2677. struct omap_hwmod *temp_oh;
  2678. int ret = 0;
  2679. if (!fn)
  2680. return -EINVAL;
  2681. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2682. ret = (*fn)(temp_oh, data);
  2683. if (ret)
  2684. break;
  2685. }
  2686. return ret;
  2687. }
  2688. /**
  2689. * omap_hwmod_register_links - register an array of hwmod links
  2690. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2691. *
  2692. * Intended to be called early in boot before the clock framework is
  2693. * initialized. If @ois is not null, will register all omap_hwmods
  2694. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2695. * omap_hwmod_init() hasn't been called before calling this function,
  2696. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2697. * success.
  2698. */
  2699. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2700. {
  2701. int r, i;
  2702. if (!inited)
  2703. return -EINVAL;
  2704. if (!ois)
  2705. return 0;
  2706. if (ois[0] == NULL) /* Empty list */
  2707. return 0;
  2708. if (!linkspace) {
  2709. if (_alloc_linkspace(ois)) {
  2710. pr_err("omap_hwmod: could not allocate link space\n");
  2711. return -ENOMEM;
  2712. }
  2713. }
  2714. i = 0;
  2715. do {
  2716. r = _register_link(ois[i]);
  2717. WARN(r && r != -EEXIST,
  2718. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2719. ois[i]->master->name, ois[i]->slave->name, r);
  2720. } while (ois[++i]);
  2721. return 0;
  2722. }
  2723. /**
  2724. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2725. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2726. *
  2727. * If the hwmod data corresponding to the MPU subsystem IP block
  2728. * hasn't been initialized and set up yet, do so now. This must be
  2729. * done first since sleep dependencies may be added from other hwmods
  2730. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2731. * return value.
  2732. */
  2733. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2734. {
  2735. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2736. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2737. __func__, MPU_INITIATOR_NAME);
  2738. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2739. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2740. }
  2741. /**
  2742. * omap_hwmod_setup_one - set up a single hwmod
  2743. * @oh_name: const char * name of the already-registered hwmod to set up
  2744. *
  2745. * Initialize and set up a single hwmod. Intended to be used for a
  2746. * small number of early devices, such as the timer IP blocks used for
  2747. * the scheduler clock. Must be called after omap2_clk_init().
  2748. * Resolves the struct clk names to struct clk pointers for each
  2749. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2750. * -EINVAL upon error or 0 upon success.
  2751. */
  2752. int __init omap_hwmod_setup_one(const char *oh_name)
  2753. {
  2754. struct omap_hwmod *oh;
  2755. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2756. oh = _lookup(oh_name);
  2757. if (!oh) {
  2758. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2759. return -EINVAL;
  2760. }
  2761. _ensure_mpu_hwmod_is_setup(oh);
  2762. _init(oh, NULL);
  2763. _setup(oh, NULL);
  2764. return 0;
  2765. }
  2766. /**
  2767. * omap_hwmod_setup_all - set up all registered IP blocks
  2768. *
  2769. * Initialize and set up all IP blocks registered with the hwmod code.
  2770. * Must be called after omap2_clk_init(). Resolves the struct clk
  2771. * names to struct clk pointers for each registered omap_hwmod. Also
  2772. * calls _setup() on each hwmod. Returns 0 upon success.
  2773. */
  2774. static int __init omap_hwmod_setup_all(void)
  2775. {
  2776. _ensure_mpu_hwmod_is_setup(NULL);
  2777. omap_hwmod_for_each(_init, NULL);
  2778. omap_hwmod_for_each(_setup, NULL);
  2779. return 0;
  2780. }
  2781. omap_postcore_initcall(omap_hwmod_setup_all);
  2782. /**
  2783. * omap_hwmod_enable - enable an omap_hwmod
  2784. * @oh: struct omap_hwmod *
  2785. *
  2786. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2787. * Returns -EINVAL on error or passes along the return value from _enable().
  2788. */
  2789. int omap_hwmod_enable(struct omap_hwmod *oh)
  2790. {
  2791. int r;
  2792. unsigned long flags;
  2793. if (!oh)
  2794. return -EINVAL;
  2795. spin_lock_irqsave(&oh->_lock, flags);
  2796. r = _enable(oh);
  2797. spin_unlock_irqrestore(&oh->_lock, flags);
  2798. return r;
  2799. }
  2800. /**
  2801. * omap_hwmod_idle - idle an omap_hwmod
  2802. * @oh: struct omap_hwmod *
  2803. *
  2804. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2805. * Returns -EINVAL on error or passes along the return value from _idle().
  2806. */
  2807. int omap_hwmod_idle(struct omap_hwmod *oh)
  2808. {
  2809. int r;
  2810. unsigned long flags;
  2811. if (!oh)
  2812. return -EINVAL;
  2813. spin_lock_irqsave(&oh->_lock, flags);
  2814. r = _idle(oh);
  2815. spin_unlock_irqrestore(&oh->_lock, flags);
  2816. return r;
  2817. }
  2818. /**
  2819. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2820. * @oh: struct omap_hwmod *
  2821. *
  2822. * Shutdown an omap_hwmod @oh. Intended to be called by
  2823. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2824. * the return value from _shutdown().
  2825. */
  2826. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2827. {
  2828. int r;
  2829. unsigned long flags;
  2830. if (!oh)
  2831. return -EINVAL;
  2832. spin_lock_irqsave(&oh->_lock, flags);
  2833. r = _shutdown(oh);
  2834. spin_unlock_irqrestore(&oh->_lock, flags);
  2835. return r;
  2836. }
  2837. /*
  2838. * IP block data retrieval functions
  2839. */
  2840. /**
  2841. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2842. * @oh: struct omap_hwmod *
  2843. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2844. *
  2845. * Count the number of struct resource array elements necessary to
  2846. * contain omap_hwmod @oh resources. Intended to be called by code
  2847. * that registers omap_devices. Intended to be used to determine the
  2848. * size of a dynamically-allocated struct resource array, before
  2849. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2850. * resource array elements needed.
  2851. *
  2852. * XXX This code is not optimized. It could attempt to merge adjacent
  2853. * resource IDs.
  2854. *
  2855. */
  2856. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2857. {
  2858. int ret = 0;
  2859. if (flags & IORESOURCE_IRQ)
  2860. ret += _count_mpu_irqs(oh);
  2861. if (flags & IORESOURCE_DMA)
  2862. ret += _count_sdma_reqs(oh);
  2863. if (flags & IORESOURCE_MEM) {
  2864. int i = 0;
  2865. struct omap_hwmod_ocp_if *os;
  2866. struct list_head *p = oh->slave_ports.next;
  2867. while (i < oh->slaves_cnt) {
  2868. os = _fetch_next_ocp_if(&p, &i);
  2869. ret += _count_ocp_if_addr_spaces(os);
  2870. }
  2871. }
  2872. return ret;
  2873. }
  2874. /**
  2875. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2876. * @oh: struct omap_hwmod *
  2877. * @res: pointer to the first element of an array of struct resource to fill
  2878. *
  2879. * Fill the struct resource array @res with resource data from the
  2880. * omap_hwmod @oh. Intended to be called by code that registers
  2881. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2882. * number of array elements filled.
  2883. */
  2884. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2885. {
  2886. struct omap_hwmod_ocp_if *os;
  2887. struct list_head *p;
  2888. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2889. int r = 0;
  2890. /* For each IRQ, DMA, memory area, fill in array.*/
  2891. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2892. for (i = 0; i < mpu_irqs_cnt; i++) {
  2893. unsigned int irq;
  2894. if (oh->xlate_irq)
  2895. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2896. else
  2897. irq = (oh->mpu_irqs + i)->irq;
  2898. (res + r)->name = (oh->mpu_irqs + i)->name;
  2899. (res + r)->start = irq;
  2900. (res + r)->end = irq;
  2901. (res + r)->flags = IORESOURCE_IRQ;
  2902. r++;
  2903. }
  2904. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2905. for (i = 0; i < sdma_reqs_cnt; i++) {
  2906. (res + r)->name = (oh->sdma_reqs + i)->name;
  2907. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2908. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2909. (res + r)->flags = IORESOURCE_DMA;
  2910. r++;
  2911. }
  2912. p = oh->slave_ports.next;
  2913. i = 0;
  2914. while (i < oh->slaves_cnt) {
  2915. os = _fetch_next_ocp_if(&p, &i);
  2916. addr_cnt = _count_ocp_if_addr_spaces(os);
  2917. for (j = 0; j < addr_cnt; j++) {
  2918. (res + r)->name = (os->addr + j)->name;
  2919. (res + r)->start = (os->addr + j)->pa_start;
  2920. (res + r)->end = (os->addr + j)->pa_end;
  2921. (res + r)->flags = IORESOURCE_MEM;
  2922. r++;
  2923. }
  2924. }
  2925. return r;
  2926. }
  2927. /**
  2928. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2929. * @oh: struct omap_hwmod *
  2930. * @res: pointer to the array of struct resource to fill
  2931. *
  2932. * Fill the struct resource array @res with dma resource data from the
  2933. * omap_hwmod @oh. Intended to be called by code that registers
  2934. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2935. * number of array elements filled.
  2936. */
  2937. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2938. {
  2939. int i, sdma_reqs_cnt;
  2940. int r = 0;
  2941. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2942. for (i = 0; i < sdma_reqs_cnt; i++) {
  2943. (res + r)->name = (oh->sdma_reqs + i)->name;
  2944. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2945. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2946. (res + r)->flags = IORESOURCE_DMA;
  2947. r++;
  2948. }
  2949. return r;
  2950. }
  2951. /**
  2952. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2953. * @oh: struct omap_hwmod * to operate on
  2954. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2955. * @name: pointer to the name of the data to fetch (optional)
  2956. * @rsrc: pointer to a struct resource, allocated by the caller
  2957. *
  2958. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2959. * data for the IP block pointed to by @oh. The data will be filled
  2960. * into a struct resource record pointed to by @rsrc. The struct
  2961. * resource must be allocated by the caller. When @name is non-null,
  2962. * the data associated with the matching entry in the IRQ/SDMA/address
  2963. * space hwmod data arrays will be returned. If @name is null, the
  2964. * first array entry will be returned. Data order is not meaningful
  2965. * in hwmod data, so callers are strongly encouraged to use a non-null
  2966. * @name whenever possible to avoid unpredictable effects if hwmod
  2967. * data is later added that causes data ordering to change. This
  2968. * function is only intended for use by OMAP core code. Device
  2969. * drivers should not call this function - the appropriate bus-related
  2970. * data accessor functions should be used instead. Returns 0 upon
  2971. * success or a negative error code upon error.
  2972. */
  2973. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2974. const char *name, struct resource *rsrc)
  2975. {
  2976. int r;
  2977. unsigned int irq, dma;
  2978. u32 pa_start, pa_end;
  2979. if (!oh || !rsrc)
  2980. return -EINVAL;
  2981. if (type == IORESOURCE_IRQ) {
  2982. r = _get_mpu_irq_by_name(oh, name, &irq);
  2983. if (r)
  2984. return r;
  2985. rsrc->start = irq;
  2986. rsrc->end = irq;
  2987. } else if (type == IORESOURCE_DMA) {
  2988. r = _get_sdma_req_by_name(oh, name, &dma);
  2989. if (r)
  2990. return r;
  2991. rsrc->start = dma;
  2992. rsrc->end = dma;
  2993. } else if (type == IORESOURCE_MEM) {
  2994. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  2995. if (r)
  2996. return r;
  2997. rsrc->start = pa_start;
  2998. rsrc->end = pa_end;
  2999. } else {
  3000. return -EINVAL;
  3001. }
  3002. rsrc->flags = type;
  3003. rsrc->name = name;
  3004. return 0;
  3005. }
  3006. /**
  3007. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3008. * @oh: struct omap_hwmod *
  3009. *
  3010. * Return the powerdomain pointer associated with the OMAP module
  3011. * @oh's main clock. If @oh does not have a main clk, return the
  3012. * powerdomain associated with the interface clock associated with the
  3013. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3014. * instead?) Returns NULL on error, or a struct powerdomain * on
  3015. * success.
  3016. */
  3017. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3018. {
  3019. struct clk *c;
  3020. struct omap_hwmod_ocp_if *oi;
  3021. struct clockdomain *clkdm;
  3022. struct clk_hw_omap *clk;
  3023. if (!oh)
  3024. return NULL;
  3025. if (oh->clkdm)
  3026. return oh->clkdm->pwrdm.ptr;
  3027. if (oh->_clk) {
  3028. c = oh->_clk;
  3029. } else {
  3030. oi = _find_mpu_rt_port(oh);
  3031. if (!oi)
  3032. return NULL;
  3033. c = oi->_clk;
  3034. }
  3035. clk = to_clk_hw_omap(__clk_get_hw(c));
  3036. clkdm = clk->clkdm;
  3037. if (!clkdm)
  3038. return NULL;
  3039. return clkdm->pwrdm.ptr;
  3040. }
  3041. /**
  3042. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3043. * @oh: struct omap_hwmod *
  3044. *
  3045. * Returns the virtual address corresponding to the beginning of the
  3046. * module's register target, in the address range that is intended to
  3047. * be used by the MPU. Returns the virtual address upon success or NULL
  3048. * upon error.
  3049. */
  3050. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3051. {
  3052. if (!oh)
  3053. return NULL;
  3054. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3055. return NULL;
  3056. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3057. return NULL;
  3058. return oh->_mpu_rt_va;
  3059. }
  3060. /*
  3061. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3062. * for context save/restore operations?
  3063. */
  3064. /**
  3065. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3066. * @oh: struct omap_hwmod *
  3067. *
  3068. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3069. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3070. * this IP block if it has dynamic mux entries. Eventually this
  3071. * should set PRCM wakeup registers to cause the PRCM to receive
  3072. * wakeup events from the module. Does not set any wakeup routing
  3073. * registers beyond this point - if the module is to wake up any other
  3074. * module or subsystem, that must be set separately. Called by
  3075. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3076. */
  3077. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3078. {
  3079. unsigned long flags;
  3080. u32 v;
  3081. spin_lock_irqsave(&oh->_lock, flags);
  3082. if (oh->class->sysc &&
  3083. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3084. v = oh->_sysc_cache;
  3085. _enable_wakeup(oh, &v);
  3086. _write_sysconfig(v, oh);
  3087. }
  3088. spin_unlock_irqrestore(&oh->_lock, flags);
  3089. return 0;
  3090. }
  3091. /**
  3092. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3093. * @oh: struct omap_hwmod *
  3094. *
  3095. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3096. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3097. * events for this IP block if it has dynamic mux entries. Eventually
  3098. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3099. * wakeup events from the module. Does not set any wakeup routing
  3100. * registers beyond this point - if the module is to wake up any other
  3101. * module or subsystem, that must be set separately. Called by
  3102. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3103. */
  3104. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3105. {
  3106. unsigned long flags;
  3107. u32 v;
  3108. spin_lock_irqsave(&oh->_lock, flags);
  3109. if (oh->class->sysc &&
  3110. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3111. v = oh->_sysc_cache;
  3112. _disable_wakeup(oh, &v);
  3113. _write_sysconfig(v, oh);
  3114. }
  3115. spin_unlock_irqrestore(&oh->_lock, flags);
  3116. return 0;
  3117. }
  3118. /**
  3119. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3120. * contained in the hwmod module.
  3121. * @oh: struct omap_hwmod *
  3122. * @name: name of the reset line to lookup and assert
  3123. *
  3124. * Some IP like dsp, ipu or iva contain processor that require
  3125. * an HW reset line to be assert / deassert in order to enable fully
  3126. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3127. * yet supported on this OMAP; otherwise, passes along the return value
  3128. * from _assert_hardreset().
  3129. */
  3130. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3131. {
  3132. int ret;
  3133. unsigned long flags;
  3134. if (!oh)
  3135. return -EINVAL;
  3136. spin_lock_irqsave(&oh->_lock, flags);
  3137. ret = _assert_hardreset(oh, name);
  3138. spin_unlock_irqrestore(&oh->_lock, flags);
  3139. return ret;
  3140. }
  3141. /**
  3142. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3143. * contained in the hwmod module.
  3144. * @oh: struct omap_hwmod *
  3145. * @name: name of the reset line to look up and deassert
  3146. *
  3147. * Some IP like dsp, ipu or iva contain processor that require
  3148. * an HW reset line to be assert / deassert in order to enable fully
  3149. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3150. * yet supported on this OMAP; otherwise, passes along the return value
  3151. * from _deassert_hardreset().
  3152. */
  3153. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3154. {
  3155. int ret;
  3156. unsigned long flags;
  3157. if (!oh)
  3158. return -EINVAL;
  3159. spin_lock_irqsave(&oh->_lock, flags);
  3160. ret = _deassert_hardreset(oh, name);
  3161. spin_unlock_irqrestore(&oh->_lock, flags);
  3162. return ret;
  3163. }
  3164. /**
  3165. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3166. * @classname: struct omap_hwmod_class name to search for
  3167. * @fn: callback function pointer to call for each hwmod in class @classname
  3168. * @user: arbitrary context data to pass to the callback function
  3169. *
  3170. * For each omap_hwmod of class @classname, call @fn.
  3171. * If the callback function returns something other than
  3172. * zero, the iterator is terminated, and the callback function's return
  3173. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3174. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3175. */
  3176. int omap_hwmod_for_each_by_class(const char *classname,
  3177. int (*fn)(struct omap_hwmod *oh,
  3178. void *user),
  3179. void *user)
  3180. {
  3181. struct omap_hwmod *temp_oh;
  3182. int ret = 0;
  3183. if (!classname || !fn)
  3184. return -EINVAL;
  3185. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3186. __func__, classname);
  3187. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3188. if (!strcmp(temp_oh->class->name, classname)) {
  3189. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3190. __func__, temp_oh->name);
  3191. ret = (*fn)(temp_oh, user);
  3192. if (ret)
  3193. break;
  3194. }
  3195. }
  3196. if (ret)
  3197. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3198. __func__, ret);
  3199. return ret;
  3200. }
  3201. /**
  3202. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3203. * @oh: struct omap_hwmod *
  3204. * @state: state that _setup() should leave the hwmod in
  3205. *
  3206. * Sets the hwmod state that @oh will enter at the end of _setup()
  3207. * (called by omap_hwmod_setup_*()). See also the documentation
  3208. * for _setup_postsetup(), above. Returns 0 upon success or
  3209. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3210. * in the wrong state.
  3211. */
  3212. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3213. {
  3214. int ret;
  3215. unsigned long flags;
  3216. if (!oh)
  3217. return -EINVAL;
  3218. if (state != _HWMOD_STATE_DISABLED &&
  3219. state != _HWMOD_STATE_ENABLED &&
  3220. state != _HWMOD_STATE_IDLE)
  3221. return -EINVAL;
  3222. spin_lock_irqsave(&oh->_lock, flags);
  3223. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3224. ret = -EINVAL;
  3225. goto ohsps_unlock;
  3226. }
  3227. oh->_postsetup_state = state;
  3228. ret = 0;
  3229. ohsps_unlock:
  3230. spin_unlock_irqrestore(&oh->_lock, flags);
  3231. return ret;
  3232. }
  3233. /**
  3234. * omap_hwmod_get_context_loss_count - get lost context count
  3235. * @oh: struct omap_hwmod *
  3236. *
  3237. * Returns the context loss count of associated @oh
  3238. * upon success, or zero if no context loss data is available.
  3239. *
  3240. * On OMAP4, this queries the per-hwmod context loss register,
  3241. * assuming one exists. If not, or on OMAP2/3, this queries the
  3242. * enclosing powerdomain context loss count.
  3243. */
  3244. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3245. {
  3246. struct powerdomain *pwrdm;
  3247. int ret = 0;
  3248. if (soc_ops.get_context_lost)
  3249. return soc_ops.get_context_lost(oh);
  3250. pwrdm = omap_hwmod_get_pwrdm(oh);
  3251. if (pwrdm)
  3252. ret = pwrdm_get_context_loss_count(pwrdm);
  3253. return ret;
  3254. }
  3255. /**
  3256. * omap_hwmod_init - initialize the hwmod code
  3257. *
  3258. * Sets up some function pointers needed by the hwmod code to operate on the
  3259. * currently-booted SoC. Intended to be called once during kernel init
  3260. * before any hwmods are registered. No return value.
  3261. */
  3262. void __init omap_hwmod_init(void)
  3263. {
  3264. if (cpu_is_omap24xx()) {
  3265. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3266. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3267. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3268. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3269. } else if (cpu_is_omap34xx()) {
  3270. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3271. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3272. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3273. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3274. soc_ops.init_clkdm = _init_clkdm;
  3275. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3276. soc_ops.enable_module = _omap4_enable_module;
  3277. soc_ops.disable_module = _omap4_disable_module;
  3278. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3279. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3280. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3281. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3282. soc_ops.init_clkdm = _init_clkdm;
  3283. soc_ops.update_context_lost = _omap4_update_context_lost;
  3284. soc_ops.get_context_lost = _omap4_get_context_lost;
  3285. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3286. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3287. soc_is_am43xx()) {
  3288. soc_ops.enable_module = _omap4_enable_module;
  3289. soc_ops.disable_module = _omap4_disable_module;
  3290. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3291. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3292. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3293. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3294. soc_ops.init_clkdm = _init_clkdm;
  3295. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3296. } else {
  3297. WARN(1, "omap_hwmod: unknown SoC type\n");
  3298. }
  3299. inited = true;
  3300. }
  3301. /**
  3302. * omap_hwmod_get_main_clk - get pointer to main clock name
  3303. * @oh: struct omap_hwmod *
  3304. *
  3305. * Returns the main clock name assocated with @oh upon success,
  3306. * or NULL if @oh is NULL.
  3307. */
  3308. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3309. {
  3310. if (!oh)
  3311. return NULL;
  3312. return oh->main_clk;
  3313. }