rtc-ds1307.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/bcd.h>
  14. #include <linux/i2c.h>
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/rtc/ds1307.h>
  18. #include <linux/rtc.h>
  19. #include <linux/slab.h>
  20. #include <linux/string.h>
  21. #include <linux/hwmon.h>
  22. #include <linux/hwmon-sysfs.h>
  23. #include <linux/clk-provider.h>
  24. /*
  25. * We can't determine type by probing, but if we expect pre-Linux code
  26. * to have set the chip up as a clock (turning on the oscillator and
  27. * setting the date and time), Linux can ignore the non-clock features.
  28. * That's a natural job for a factory or repair bench.
  29. */
  30. enum ds_type {
  31. ds_1307,
  32. ds_1337,
  33. ds_1338,
  34. ds_1339,
  35. ds_1340,
  36. ds_1388,
  37. ds_3231,
  38. m41t00,
  39. mcp794xx,
  40. rx_8025,
  41. last_ds_type /* always last */
  42. /* rs5c372 too? different address... */
  43. };
  44. /* RTC registers don't differ much, except for the century flag */
  45. #define DS1307_REG_SECS 0x00 /* 00-59 */
  46. # define DS1307_BIT_CH 0x80
  47. # define DS1340_BIT_nEOSC 0x80
  48. # define MCP794XX_BIT_ST 0x80
  49. #define DS1307_REG_MIN 0x01 /* 00-59 */
  50. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  51. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  52. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  53. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  54. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  55. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  56. # define MCP794XX_BIT_VBATEN 0x08
  57. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  58. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  59. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  60. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  61. /*
  62. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  63. * start at 7, and they differ a LOT. Only control and status matter for
  64. * basic RTC date and time functionality; be careful using them.
  65. */
  66. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  67. # define DS1307_BIT_OUT 0x80
  68. # define DS1338_BIT_OSF 0x20
  69. # define DS1307_BIT_SQWE 0x10
  70. # define DS1307_BIT_RS1 0x02
  71. # define DS1307_BIT_RS0 0x01
  72. #define DS1337_REG_CONTROL 0x0e
  73. # define DS1337_BIT_nEOSC 0x80
  74. # define DS1339_BIT_BBSQI 0x20
  75. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  76. # define DS1337_BIT_RS2 0x10
  77. # define DS1337_BIT_RS1 0x08
  78. # define DS1337_BIT_INTCN 0x04
  79. # define DS1337_BIT_A2IE 0x02
  80. # define DS1337_BIT_A1IE 0x01
  81. #define DS1340_REG_CONTROL 0x07
  82. # define DS1340_BIT_OUT 0x80
  83. # define DS1340_BIT_FT 0x40
  84. # define DS1340_BIT_CALIB_SIGN 0x20
  85. # define DS1340_M_CALIBRATION 0x1f
  86. #define DS1340_REG_FLAG 0x09
  87. # define DS1340_BIT_OSF 0x80
  88. #define DS1337_REG_STATUS 0x0f
  89. # define DS1337_BIT_OSF 0x80
  90. # define DS3231_BIT_EN32KHZ 0x08
  91. # define DS1337_BIT_A2I 0x02
  92. # define DS1337_BIT_A1I 0x01
  93. #define DS1339_REG_ALARM1_SECS 0x07
  94. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  95. #define RX8025_REG_CTRL1 0x0e
  96. # define RX8025_BIT_2412 0x20
  97. #define RX8025_REG_CTRL2 0x0f
  98. # define RX8025_BIT_PON 0x10
  99. # define RX8025_BIT_VDET 0x40
  100. # define RX8025_BIT_XST 0x20
  101. struct ds1307 {
  102. u8 offset; /* register's offset */
  103. u8 regs[11];
  104. u16 nvram_offset;
  105. struct bin_attribute *nvram;
  106. enum ds_type type;
  107. unsigned long flags;
  108. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  109. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  110. struct i2c_client *client;
  111. struct rtc_device *rtc;
  112. s32 (*read_block_data)(const struct i2c_client *client, u8 command,
  113. u8 length, u8 *values);
  114. s32 (*write_block_data)(const struct i2c_client *client, u8 command,
  115. u8 length, const u8 *values);
  116. #ifdef CONFIG_COMMON_CLK
  117. struct clk_hw clks[2];
  118. #endif
  119. };
  120. struct chip_desc {
  121. unsigned alarm:1;
  122. u16 nvram_offset;
  123. u16 nvram_size;
  124. u16 trickle_charger_reg;
  125. u8 trickle_charger_setup;
  126. u8 (*do_trickle_setup)(struct i2c_client *, uint32_t, bool);
  127. };
  128. static u8 do_trickle_setup_ds1339(struct i2c_client *,
  129. uint32_t ohms, bool diode);
  130. static struct chip_desc chips[last_ds_type] = {
  131. [ds_1307] = {
  132. .nvram_offset = 8,
  133. .nvram_size = 56,
  134. },
  135. [ds_1337] = {
  136. .alarm = 1,
  137. },
  138. [ds_1338] = {
  139. .nvram_offset = 8,
  140. .nvram_size = 56,
  141. },
  142. [ds_1339] = {
  143. .alarm = 1,
  144. .trickle_charger_reg = 0x10,
  145. .do_trickle_setup = &do_trickle_setup_ds1339,
  146. },
  147. [ds_1340] = {
  148. .trickle_charger_reg = 0x08,
  149. },
  150. [ds_1388] = {
  151. .trickle_charger_reg = 0x0a,
  152. },
  153. [ds_3231] = {
  154. .alarm = 1,
  155. },
  156. [mcp794xx] = {
  157. .alarm = 1,
  158. /* this is battery backed SRAM */
  159. .nvram_offset = 0x20,
  160. .nvram_size = 0x40,
  161. },
  162. };
  163. static const struct i2c_device_id ds1307_id[] = {
  164. { "ds1307", ds_1307 },
  165. { "ds1337", ds_1337 },
  166. { "ds1338", ds_1338 },
  167. { "ds1339", ds_1339 },
  168. { "ds1388", ds_1388 },
  169. { "ds1340", ds_1340 },
  170. { "ds3231", ds_3231 },
  171. { "m41t00", m41t00 },
  172. { "mcp7940x", mcp794xx },
  173. { "mcp7941x", mcp794xx },
  174. { "pt7c4338", ds_1307 },
  175. { "rx8025", rx_8025 },
  176. { }
  177. };
  178. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  179. /*----------------------------------------------------------------------*/
  180. #define BLOCK_DATA_MAX_TRIES 10
  181. static s32 ds1307_read_block_data_once(const struct i2c_client *client,
  182. u8 command, u8 length, u8 *values)
  183. {
  184. s32 i, data;
  185. for (i = 0; i < length; i++) {
  186. data = i2c_smbus_read_byte_data(client, command + i);
  187. if (data < 0)
  188. return data;
  189. values[i] = data;
  190. }
  191. return i;
  192. }
  193. static s32 ds1307_read_block_data(const struct i2c_client *client, u8 command,
  194. u8 length, u8 *values)
  195. {
  196. u8 oldvalues[255];
  197. s32 ret;
  198. int tries = 0;
  199. dev_dbg(&client->dev, "ds1307_read_block_data (length=%d)\n", length);
  200. ret = ds1307_read_block_data_once(client, command, length, values);
  201. if (ret < 0)
  202. return ret;
  203. do {
  204. if (++tries > BLOCK_DATA_MAX_TRIES) {
  205. dev_err(&client->dev,
  206. "ds1307_read_block_data failed\n");
  207. return -EIO;
  208. }
  209. memcpy(oldvalues, values, length);
  210. ret = ds1307_read_block_data_once(client, command, length,
  211. values);
  212. if (ret < 0)
  213. return ret;
  214. } while (memcmp(oldvalues, values, length));
  215. return length;
  216. }
  217. static s32 ds1307_write_block_data(const struct i2c_client *client, u8 command,
  218. u8 length, const u8 *values)
  219. {
  220. u8 currvalues[255];
  221. int tries = 0;
  222. dev_dbg(&client->dev, "ds1307_write_block_data (length=%d)\n", length);
  223. do {
  224. s32 i, ret;
  225. if (++tries > BLOCK_DATA_MAX_TRIES) {
  226. dev_err(&client->dev,
  227. "ds1307_write_block_data failed\n");
  228. return -EIO;
  229. }
  230. for (i = 0; i < length; i++) {
  231. ret = i2c_smbus_write_byte_data(client, command + i,
  232. values[i]);
  233. if (ret < 0)
  234. return ret;
  235. }
  236. ret = ds1307_read_block_data_once(client, command, length,
  237. currvalues);
  238. if (ret < 0)
  239. return ret;
  240. } while (memcmp(currvalues, values, length));
  241. return length;
  242. }
  243. /*----------------------------------------------------------------------*/
  244. /* These RTC devices are not designed to be connected to a SMbus adapter.
  245. SMbus limits block operations length to 32 bytes, whereas it's not
  246. limited on I2C buses. As a result, accesses may exceed 32 bytes;
  247. in that case, split them into smaller blocks */
  248. static s32 ds1307_native_smbus_write_block_data(const struct i2c_client *client,
  249. u8 command, u8 length, const u8 *values)
  250. {
  251. u8 suboffset = 0;
  252. if (length <= I2C_SMBUS_BLOCK_MAX)
  253. return i2c_smbus_write_i2c_block_data(client,
  254. command, length, values);
  255. while (suboffset < length) {
  256. s32 retval = i2c_smbus_write_i2c_block_data(client,
  257. command + suboffset,
  258. min(I2C_SMBUS_BLOCK_MAX, length - suboffset),
  259. values + suboffset);
  260. if (retval < 0)
  261. return retval;
  262. suboffset += I2C_SMBUS_BLOCK_MAX;
  263. }
  264. return length;
  265. }
  266. static s32 ds1307_native_smbus_read_block_data(const struct i2c_client *client,
  267. u8 command, u8 length, u8 *values)
  268. {
  269. u8 suboffset = 0;
  270. if (length <= I2C_SMBUS_BLOCK_MAX)
  271. return i2c_smbus_read_i2c_block_data(client,
  272. command, length, values);
  273. while (suboffset < length) {
  274. s32 retval = i2c_smbus_read_i2c_block_data(client,
  275. command + suboffset,
  276. min(I2C_SMBUS_BLOCK_MAX, length - suboffset),
  277. values + suboffset);
  278. if (retval < 0)
  279. return retval;
  280. suboffset += I2C_SMBUS_BLOCK_MAX;
  281. }
  282. return length;
  283. }
  284. /*----------------------------------------------------------------------*/
  285. /*
  286. * The ds1337 and ds1339 both have two alarms, but we only use the first
  287. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  288. * signal; ds1339 chips have only one alarm signal.
  289. */
  290. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  291. {
  292. struct i2c_client *client = dev_id;
  293. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  294. struct mutex *lock = &ds1307->rtc->ops_lock;
  295. int stat, control;
  296. mutex_lock(lock);
  297. stat = i2c_smbus_read_byte_data(client, DS1337_REG_STATUS);
  298. if (stat < 0)
  299. goto out;
  300. if (stat & DS1337_BIT_A1I) {
  301. stat &= ~DS1337_BIT_A1I;
  302. i2c_smbus_write_byte_data(client, DS1337_REG_STATUS, stat);
  303. control = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  304. if (control < 0)
  305. goto out;
  306. control &= ~DS1337_BIT_A1IE;
  307. i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, control);
  308. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  309. }
  310. out:
  311. mutex_unlock(lock);
  312. return IRQ_HANDLED;
  313. }
  314. /*----------------------------------------------------------------------*/
  315. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  316. {
  317. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  318. int tmp;
  319. /* read the RTC date and time registers all at once */
  320. tmp = ds1307->read_block_data(ds1307->client,
  321. ds1307->offset, 7, ds1307->regs);
  322. if (tmp != 7) {
  323. dev_err(dev, "%s error %d\n", "read", tmp);
  324. return -EIO;
  325. }
  326. dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
  327. t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
  328. t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
  329. tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
  330. t->tm_hour = bcd2bin(tmp);
  331. t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
  332. t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
  333. tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
  334. t->tm_mon = bcd2bin(tmp) - 1;
  335. /* assume 20YY not 19YY, and ignore DS1337_BIT_CENTURY */
  336. t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
  337. dev_dbg(dev, "%s secs=%d, mins=%d, "
  338. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  339. "read", t->tm_sec, t->tm_min,
  340. t->tm_hour, t->tm_mday,
  341. t->tm_mon, t->tm_year, t->tm_wday);
  342. /* initial clock setting can be undefined */
  343. return rtc_valid_tm(t);
  344. }
  345. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  346. {
  347. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  348. int result;
  349. int tmp;
  350. u8 *buf = ds1307->regs;
  351. dev_dbg(dev, "%s secs=%d, mins=%d, "
  352. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  353. "write", t->tm_sec, t->tm_min,
  354. t->tm_hour, t->tm_mday,
  355. t->tm_mon, t->tm_year, t->tm_wday);
  356. buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  357. buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  358. buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  359. buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  360. buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  361. buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  362. /* assume 20YY not 19YY */
  363. tmp = t->tm_year - 100;
  364. buf[DS1307_REG_YEAR] = bin2bcd(tmp);
  365. switch (ds1307->type) {
  366. case ds_1337:
  367. case ds_1339:
  368. case ds_3231:
  369. buf[DS1307_REG_MONTH] |= DS1337_BIT_CENTURY;
  370. break;
  371. case ds_1340:
  372. buf[DS1307_REG_HOUR] |= DS1340_BIT_CENTURY_EN
  373. | DS1340_BIT_CENTURY;
  374. break;
  375. case mcp794xx:
  376. /*
  377. * these bits were cleared when preparing the date/time
  378. * values and need to be set again before writing the
  379. * buffer out to the device.
  380. */
  381. buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  382. buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  383. break;
  384. default:
  385. break;
  386. }
  387. dev_dbg(dev, "%s: %7ph\n", "write", buf);
  388. result = ds1307->write_block_data(ds1307->client,
  389. ds1307->offset, 7, buf);
  390. if (result < 0) {
  391. dev_err(dev, "%s error %d\n", "write", result);
  392. return result;
  393. }
  394. return 0;
  395. }
  396. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  397. {
  398. struct i2c_client *client = to_i2c_client(dev);
  399. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  400. int ret;
  401. if (!test_bit(HAS_ALARM, &ds1307->flags))
  402. return -EINVAL;
  403. /* read all ALARM1, ALARM2, and status registers at once */
  404. ret = ds1307->read_block_data(client,
  405. DS1339_REG_ALARM1_SECS, 9, ds1307->regs);
  406. if (ret != 9) {
  407. dev_err(dev, "%s error %d\n", "alarm read", ret);
  408. return -EIO;
  409. }
  410. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  411. &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
  412. /*
  413. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  414. * and that all four fields are checked matches
  415. */
  416. t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
  417. t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
  418. t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
  419. t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
  420. t->time.tm_mon = -1;
  421. t->time.tm_year = -1;
  422. t->time.tm_wday = -1;
  423. t->time.tm_yday = -1;
  424. t->time.tm_isdst = -1;
  425. /* ... and status */
  426. t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
  427. t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
  428. dev_dbg(dev, "%s secs=%d, mins=%d, "
  429. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  430. "alarm read", t->time.tm_sec, t->time.tm_min,
  431. t->time.tm_hour, t->time.tm_mday,
  432. t->enabled, t->pending);
  433. return 0;
  434. }
  435. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  436. {
  437. struct i2c_client *client = to_i2c_client(dev);
  438. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  439. unsigned char *buf = ds1307->regs;
  440. u8 control, status;
  441. int ret;
  442. if (!test_bit(HAS_ALARM, &ds1307->flags))
  443. return -EINVAL;
  444. dev_dbg(dev, "%s secs=%d, mins=%d, "
  445. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  446. "alarm set", t->time.tm_sec, t->time.tm_min,
  447. t->time.tm_hour, t->time.tm_mday,
  448. t->enabled, t->pending);
  449. /* read current status of both alarms and the chip */
  450. ret = ds1307->read_block_data(client,
  451. DS1339_REG_ALARM1_SECS, 9, buf);
  452. if (ret != 9) {
  453. dev_err(dev, "%s error %d\n", "alarm write", ret);
  454. return -EIO;
  455. }
  456. control = ds1307->regs[7];
  457. status = ds1307->regs[8];
  458. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  459. &ds1307->regs[0], &ds1307->regs[4], control, status);
  460. /* set ALARM1, using 24 hour and day-of-month modes */
  461. buf[0] = bin2bcd(t->time.tm_sec);
  462. buf[1] = bin2bcd(t->time.tm_min);
  463. buf[2] = bin2bcd(t->time.tm_hour);
  464. buf[3] = bin2bcd(t->time.tm_mday);
  465. /* set ALARM2 to non-garbage */
  466. buf[4] = 0;
  467. buf[5] = 0;
  468. buf[6] = 0;
  469. /* optionally enable ALARM1 */
  470. buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  471. if (t->enabled) {
  472. dev_dbg(dev, "alarm IRQ armed\n");
  473. buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  474. }
  475. buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  476. ret = ds1307->write_block_data(client,
  477. DS1339_REG_ALARM1_SECS, 9, buf);
  478. if (ret < 0) {
  479. dev_err(dev, "can't set alarm time\n");
  480. return ret;
  481. }
  482. return 0;
  483. }
  484. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  485. {
  486. struct i2c_client *client = to_i2c_client(dev);
  487. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  488. int ret;
  489. if (!test_bit(HAS_ALARM, &ds1307->flags))
  490. return -ENOTTY;
  491. ret = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  492. if (ret < 0)
  493. return ret;
  494. if (enabled)
  495. ret |= DS1337_BIT_A1IE;
  496. else
  497. ret &= ~DS1337_BIT_A1IE;
  498. ret = i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, ret);
  499. if (ret < 0)
  500. return ret;
  501. return 0;
  502. }
  503. static const struct rtc_class_ops ds13xx_rtc_ops = {
  504. .read_time = ds1307_get_time,
  505. .set_time = ds1307_set_time,
  506. .read_alarm = ds1337_read_alarm,
  507. .set_alarm = ds1337_set_alarm,
  508. .alarm_irq_enable = ds1307_alarm_irq_enable,
  509. };
  510. /*----------------------------------------------------------------------*/
  511. /*
  512. * Alarm support for mcp794xx devices.
  513. */
  514. #define MCP794XX_REG_CONTROL 0x07
  515. # define MCP794XX_BIT_ALM0_EN 0x10
  516. # define MCP794XX_BIT_ALM1_EN 0x20
  517. #define MCP794XX_REG_ALARM0_BASE 0x0a
  518. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  519. #define MCP794XX_REG_ALARM1_BASE 0x11
  520. #define MCP794XX_REG_ALARM1_CTRL 0x14
  521. # define MCP794XX_BIT_ALMX_IF (1 << 3)
  522. # define MCP794XX_BIT_ALMX_C0 (1 << 4)
  523. # define MCP794XX_BIT_ALMX_C1 (1 << 5)
  524. # define MCP794XX_BIT_ALMX_C2 (1 << 6)
  525. # define MCP794XX_BIT_ALMX_POL (1 << 7)
  526. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  527. MCP794XX_BIT_ALMX_C1 | \
  528. MCP794XX_BIT_ALMX_C2)
  529. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  530. {
  531. struct i2c_client *client = dev_id;
  532. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  533. struct mutex *lock = &ds1307->rtc->ops_lock;
  534. int reg, ret;
  535. mutex_lock(lock);
  536. /* Check and clear alarm 0 interrupt flag. */
  537. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_ALARM0_CTRL);
  538. if (reg < 0)
  539. goto out;
  540. if (!(reg & MCP794XX_BIT_ALMX_IF))
  541. goto out;
  542. reg &= ~MCP794XX_BIT_ALMX_IF;
  543. ret = i2c_smbus_write_byte_data(client, MCP794XX_REG_ALARM0_CTRL, reg);
  544. if (ret < 0)
  545. goto out;
  546. /* Disable alarm 0. */
  547. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_CONTROL);
  548. if (reg < 0)
  549. goto out;
  550. reg &= ~MCP794XX_BIT_ALM0_EN;
  551. ret = i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, reg);
  552. if (ret < 0)
  553. goto out;
  554. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  555. out:
  556. mutex_unlock(lock);
  557. return IRQ_HANDLED;
  558. }
  559. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  560. {
  561. struct i2c_client *client = to_i2c_client(dev);
  562. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  563. u8 *regs = ds1307->regs;
  564. int ret;
  565. if (!test_bit(HAS_ALARM, &ds1307->flags))
  566. return -EINVAL;
  567. /* Read control and alarm 0 registers. */
  568. ret = ds1307->read_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  569. if (ret < 0)
  570. return ret;
  571. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  572. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  573. t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
  574. t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
  575. t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
  576. t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
  577. t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
  578. t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
  579. t->time.tm_year = -1;
  580. t->time.tm_yday = -1;
  581. t->time.tm_isdst = -1;
  582. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  583. "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
  584. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  585. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  586. !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
  587. !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
  588. (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  589. return 0;
  590. }
  591. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  592. {
  593. struct i2c_client *client = to_i2c_client(dev);
  594. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  595. unsigned char *regs = ds1307->regs;
  596. int ret;
  597. if (!test_bit(HAS_ALARM, &ds1307->flags))
  598. return -EINVAL;
  599. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  600. "enabled=%d pending=%d\n", __func__,
  601. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  602. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  603. t->enabled, t->pending);
  604. /* Read control and alarm 0 registers. */
  605. ret = ds1307->read_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  606. if (ret < 0)
  607. return ret;
  608. /* Set alarm 0, using 24-hour and day-of-month modes. */
  609. regs[3] = bin2bcd(t->time.tm_sec);
  610. regs[4] = bin2bcd(t->time.tm_min);
  611. regs[5] = bin2bcd(t->time.tm_hour);
  612. regs[6] = bin2bcd(t->time.tm_wday + 1);
  613. regs[7] = bin2bcd(t->time.tm_mday);
  614. regs[8] = bin2bcd(t->time.tm_mon + 1);
  615. /* Clear the alarm 0 interrupt flag. */
  616. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  617. /* Set alarm match: second, minute, hour, day, date, month. */
  618. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  619. /* Disable interrupt. We will not enable until completely programmed */
  620. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  621. ret = ds1307->write_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  622. if (ret < 0)
  623. return ret;
  624. if (!t->enabled)
  625. return 0;
  626. regs[0] |= MCP794XX_BIT_ALM0_EN;
  627. return i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, regs[0]);
  628. }
  629. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  630. {
  631. struct i2c_client *client = to_i2c_client(dev);
  632. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  633. int reg;
  634. if (!test_bit(HAS_ALARM, &ds1307->flags))
  635. return -EINVAL;
  636. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_CONTROL);
  637. if (reg < 0)
  638. return reg;
  639. if (enabled)
  640. reg |= MCP794XX_BIT_ALM0_EN;
  641. else
  642. reg &= ~MCP794XX_BIT_ALM0_EN;
  643. return i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, reg);
  644. }
  645. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  646. .read_time = ds1307_get_time,
  647. .set_time = ds1307_set_time,
  648. .read_alarm = mcp794xx_read_alarm,
  649. .set_alarm = mcp794xx_set_alarm,
  650. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  651. };
  652. /*----------------------------------------------------------------------*/
  653. static ssize_t
  654. ds1307_nvram_read(struct file *filp, struct kobject *kobj,
  655. struct bin_attribute *attr,
  656. char *buf, loff_t off, size_t count)
  657. {
  658. struct i2c_client *client;
  659. struct ds1307 *ds1307;
  660. int result;
  661. client = kobj_to_i2c_client(kobj);
  662. ds1307 = i2c_get_clientdata(client);
  663. result = ds1307->read_block_data(client, ds1307->nvram_offset + off,
  664. count, buf);
  665. if (result < 0)
  666. dev_err(&client->dev, "%s error %d\n", "nvram read", result);
  667. return result;
  668. }
  669. static ssize_t
  670. ds1307_nvram_write(struct file *filp, struct kobject *kobj,
  671. struct bin_attribute *attr,
  672. char *buf, loff_t off, size_t count)
  673. {
  674. struct i2c_client *client;
  675. struct ds1307 *ds1307;
  676. int result;
  677. client = kobj_to_i2c_client(kobj);
  678. ds1307 = i2c_get_clientdata(client);
  679. result = ds1307->write_block_data(client, ds1307->nvram_offset + off,
  680. count, buf);
  681. if (result < 0) {
  682. dev_err(&client->dev, "%s error %d\n", "nvram write", result);
  683. return result;
  684. }
  685. return count;
  686. }
  687. /*----------------------------------------------------------------------*/
  688. static u8 do_trickle_setup_ds1339(struct i2c_client *client,
  689. uint32_t ohms, bool diode)
  690. {
  691. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  692. DS1307_TRICKLE_CHARGER_NO_DIODE;
  693. switch (ohms) {
  694. case 250:
  695. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  696. break;
  697. case 2000:
  698. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  699. break;
  700. case 4000:
  701. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  702. break;
  703. default:
  704. dev_warn(&client->dev,
  705. "Unsupported ohm value %u in dt\n", ohms);
  706. return 0;
  707. }
  708. return setup;
  709. }
  710. static void ds1307_trickle_of_init(struct i2c_client *client,
  711. struct chip_desc *chip)
  712. {
  713. uint32_t ohms = 0;
  714. bool diode = true;
  715. if (!chip->do_trickle_setup)
  716. goto out;
  717. if (of_property_read_u32(client->dev.of_node, "trickle-resistor-ohms" , &ohms))
  718. goto out;
  719. if (of_property_read_bool(client->dev.of_node, "trickle-diode-disable"))
  720. diode = false;
  721. chip->trickle_charger_setup = chip->do_trickle_setup(client,
  722. ohms, diode);
  723. out:
  724. return;
  725. }
  726. /*----------------------------------------------------------------------*/
  727. #ifdef CONFIG_RTC_DRV_DS1307_HWMON
  728. /*
  729. * Temperature sensor support for ds3231 devices.
  730. */
  731. #define DS3231_REG_TEMPERATURE 0x11
  732. /*
  733. * A user-initiated temperature conversion is not started by this function,
  734. * so the temperature is updated once every 64 seconds.
  735. */
  736. static int ds3231_hwmon_read_temp(struct device *dev, s16 *mC)
  737. {
  738. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  739. u8 temp_buf[2];
  740. s16 temp;
  741. int ret;
  742. ret = ds1307->read_block_data(ds1307->client, DS3231_REG_TEMPERATURE,
  743. sizeof(temp_buf), temp_buf);
  744. if (ret < 0)
  745. return ret;
  746. if (ret != sizeof(temp_buf))
  747. return -EIO;
  748. /*
  749. * Temperature is represented as a 10-bit code with a resolution of
  750. * 0.25 degree celsius and encoded in two's complement format.
  751. */
  752. temp = (temp_buf[0] << 8) | temp_buf[1];
  753. temp >>= 6;
  754. *mC = temp * 250;
  755. return 0;
  756. }
  757. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  758. struct device_attribute *attr, char *buf)
  759. {
  760. int ret;
  761. s16 temp;
  762. ret = ds3231_hwmon_read_temp(dev, &temp);
  763. if (ret)
  764. return ret;
  765. return sprintf(buf, "%d\n", temp);
  766. }
  767. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
  768. NULL, 0);
  769. static struct attribute *ds3231_hwmon_attrs[] = {
  770. &sensor_dev_attr_temp1_input.dev_attr.attr,
  771. NULL,
  772. };
  773. ATTRIBUTE_GROUPS(ds3231_hwmon);
  774. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  775. {
  776. struct device *dev;
  777. if (ds1307->type != ds_3231)
  778. return;
  779. dev = devm_hwmon_device_register_with_groups(&ds1307->client->dev,
  780. ds1307->client->name,
  781. ds1307, ds3231_hwmon_groups);
  782. if (IS_ERR(dev)) {
  783. dev_warn(&ds1307->client->dev,
  784. "unable to register hwmon device %ld\n", PTR_ERR(dev));
  785. }
  786. }
  787. #else
  788. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  789. {
  790. }
  791. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  792. /*----------------------------------------------------------------------*/
  793. /*
  794. * Square-wave output support for DS3231
  795. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  796. */
  797. #ifdef CONFIG_COMMON_CLK
  798. enum {
  799. DS3231_CLK_SQW = 0,
  800. DS3231_CLK_32KHZ,
  801. };
  802. #define clk_sqw_to_ds1307(clk) \
  803. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  804. #define clk_32khz_to_ds1307(clk) \
  805. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  806. static int ds3231_clk_sqw_rates[] = {
  807. 1,
  808. 1024,
  809. 4096,
  810. 8192,
  811. };
  812. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  813. {
  814. struct i2c_client *client = ds1307->client;
  815. struct mutex *lock = &ds1307->rtc->ops_lock;
  816. int control;
  817. int ret;
  818. mutex_lock(lock);
  819. control = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  820. if (control < 0) {
  821. ret = control;
  822. goto out;
  823. }
  824. control &= ~mask;
  825. control |= value;
  826. ret = i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, control);
  827. out:
  828. mutex_unlock(lock);
  829. return ret;
  830. }
  831. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  832. unsigned long parent_rate)
  833. {
  834. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  835. int control;
  836. int rate_sel = 0;
  837. control = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_CONTROL);
  838. if (control < 0)
  839. return control;
  840. if (control & DS1337_BIT_RS1)
  841. rate_sel += 1;
  842. if (control & DS1337_BIT_RS2)
  843. rate_sel += 2;
  844. return ds3231_clk_sqw_rates[rate_sel];
  845. }
  846. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  847. unsigned long *prate)
  848. {
  849. int i;
  850. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  851. if (ds3231_clk_sqw_rates[i] <= rate)
  852. return ds3231_clk_sqw_rates[i];
  853. }
  854. return 0;
  855. }
  856. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  857. unsigned long parent_rate)
  858. {
  859. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  860. int control = 0;
  861. int rate_sel;
  862. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  863. rate_sel++) {
  864. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  865. break;
  866. }
  867. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  868. return -EINVAL;
  869. if (rate_sel & 1)
  870. control |= DS1337_BIT_RS1;
  871. if (rate_sel & 2)
  872. control |= DS1337_BIT_RS2;
  873. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  874. control);
  875. }
  876. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  877. {
  878. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  879. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  880. }
  881. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  882. {
  883. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  884. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  885. }
  886. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  887. {
  888. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  889. int control;
  890. control = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_CONTROL);
  891. if (control < 0)
  892. return control;
  893. return !(control & DS1337_BIT_INTCN);
  894. }
  895. static const struct clk_ops ds3231_clk_sqw_ops = {
  896. .prepare = ds3231_clk_sqw_prepare,
  897. .unprepare = ds3231_clk_sqw_unprepare,
  898. .is_prepared = ds3231_clk_sqw_is_prepared,
  899. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  900. .round_rate = ds3231_clk_sqw_round_rate,
  901. .set_rate = ds3231_clk_sqw_set_rate,
  902. };
  903. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  904. unsigned long parent_rate)
  905. {
  906. return 32768;
  907. }
  908. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  909. {
  910. struct i2c_client *client = ds1307->client;
  911. struct mutex *lock = &ds1307->rtc->ops_lock;
  912. int status;
  913. int ret;
  914. mutex_lock(lock);
  915. status = i2c_smbus_read_byte_data(client, DS1337_REG_STATUS);
  916. if (status < 0) {
  917. ret = status;
  918. goto out;
  919. }
  920. if (enable)
  921. status |= DS3231_BIT_EN32KHZ;
  922. else
  923. status &= ~DS3231_BIT_EN32KHZ;
  924. ret = i2c_smbus_write_byte_data(client, DS1337_REG_STATUS, status);
  925. out:
  926. mutex_unlock(lock);
  927. return ret;
  928. }
  929. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  930. {
  931. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  932. return ds3231_clk_32khz_control(ds1307, true);
  933. }
  934. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  935. {
  936. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  937. ds3231_clk_32khz_control(ds1307, false);
  938. }
  939. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  940. {
  941. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  942. int status;
  943. status = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_STATUS);
  944. if (status < 0)
  945. return status;
  946. return !!(status & DS3231_BIT_EN32KHZ);
  947. }
  948. static const struct clk_ops ds3231_clk_32khz_ops = {
  949. .prepare = ds3231_clk_32khz_prepare,
  950. .unprepare = ds3231_clk_32khz_unprepare,
  951. .is_prepared = ds3231_clk_32khz_is_prepared,
  952. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  953. };
  954. static struct clk_init_data ds3231_clks_init[] = {
  955. [DS3231_CLK_SQW] = {
  956. .name = "ds3231_clk_sqw",
  957. .ops = &ds3231_clk_sqw_ops,
  958. .flags = CLK_IS_ROOT,
  959. },
  960. [DS3231_CLK_32KHZ] = {
  961. .name = "ds3231_clk_32khz",
  962. .ops = &ds3231_clk_32khz_ops,
  963. .flags = CLK_IS_ROOT,
  964. },
  965. };
  966. static int ds3231_clks_register(struct ds1307 *ds1307)
  967. {
  968. struct i2c_client *client = ds1307->client;
  969. struct device_node *node = client->dev.of_node;
  970. struct clk_onecell_data *onecell;
  971. int i;
  972. onecell = devm_kzalloc(&client->dev, sizeof(*onecell), GFP_KERNEL);
  973. if (!onecell)
  974. return -ENOMEM;
  975. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  976. onecell->clks = devm_kcalloc(&client->dev, onecell->clk_num,
  977. sizeof(onecell->clks[0]), GFP_KERNEL);
  978. if (!onecell->clks)
  979. return -ENOMEM;
  980. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  981. struct clk_init_data init = ds3231_clks_init[i];
  982. /*
  983. * Interrupt signal due to alarm conditions and square-wave
  984. * output share same pin, so don't initialize both.
  985. */
  986. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  987. continue;
  988. /* optional override of the clockname */
  989. of_property_read_string_index(node, "clock-output-names", i,
  990. &init.name);
  991. ds1307->clks[i].init = &init;
  992. onecell->clks[i] = devm_clk_register(&client->dev,
  993. &ds1307->clks[i]);
  994. if (IS_ERR(onecell->clks[i]))
  995. return PTR_ERR(onecell->clks[i]);
  996. }
  997. if (!node)
  998. return 0;
  999. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1000. return 0;
  1001. }
  1002. static void ds1307_clks_register(struct ds1307 *ds1307)
  1003. {
  1004. int ret;
  1005. if (ds1307->type != ds_3231)
  1006. return;
  1007. ret = ds3231_clks_register(ds1307);
  1008. if (ret) {
  1009. dev_warn(&ds1307->client->dev,
  1010. "unable to register clock device %d\n", ret);
  1011. }
  1012. }
  1013. #else
  1014. static void ds1307_clks_register(struct ds1307 *ds1307)
  1015. {
  1016. }
  1017. #endif /* CONFIG_COMMON_CLK */
  1018. static int ds1307_probe(struct i2c_client *client,
  1019. const struct i2c_device_id *id)
  1020. {
  1021. struct ds1307 *ds1307;
  1022. int err = -ENODEV;
  1023. int tmp;
  1024. struct chip_desc *chip = &chips[id->driver_data];
  1025. struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent);
  1026. bool want_irq = false;
  1027. bool ds1307_can_wakeup_device = false;
  1028. unsigned char *buf;
  1029. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1030. irq_handler_t irq_handler = ds1307_irq;
  1031. static const int bbsqi_bitpos[] = {
  1032. [ds_1337] = 0,
  1033. [ds_1339] = DS1339_BIT_BBSQI,
  1034. [ds_3231] = DS3231_BIT_BBSQW,
  1035. };
  1036. const struct rtc_class_ops *rtc_ops = &ds13xx_rtc_ops;
  1037. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)
  1038. && !i2c_check_functionality(adapter, I2C_FUNC_SMBUS_I2C_BLOCK))
  1039. return -EIO;
  1040. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1041. if (!ds1307)
  1042. return -ENOMEM;
  1043. i2c_set_clientdata(client, ds1307);
  1044. ds1307->client = client;
  1045. ds1307->type = id->driver_data;
  1046. if (!pdata && client->dev.of_node)
  1047. ds1307_trickle_of_init(client, chip);
  1048. else if (pdata && pdata->trickle_charger_setup)
  1049. chip->trickle_charger_setup = pdata->trickle_charger_setup;
  1050. if (chip->trickle_charger_setup && chip->trickle_charger_reg) {
  1051. dev_dbg(&client->dev, "writing trickle charger info 0x%x to 0x%x\n",
  1052. DS13XX_TRICKLE_CHARGER_MAGIC | chip->trickle_charger_setup,
  1053. chip->trickle_charger_reg);
  1054. i2c_smbus_write_byte_data(client, chip->trickle_charger_reg,
  1055. DS13XX_TRICKLE_CHARGER_MAGIC |
  1056. chip->trickle_charger_setup);
  1057. }
  1058. buf = ds1307->regs;
  1059. if (i2c_check_functionality(adapter, I2C_FUNC_SMBUS_I2C_BLOCK)) {
  1060. ds1307->read_block_data = ds1307_native_smbus_read_block_data;
  1061. ds1307->write_block_data = ds1307_native_smbus_write_block_data;
  1062. } else {
  1063. ds1307->read_block_data = ds1307_read_block_data;
  1064. ds1307->write_block_data = ds1307_write_block_data;
  1065. }
  1066. #ifdef CONFIG_OF
  1067. /*
  1068. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1069. * can be forced as a wakeup source by stating that explicitly in
  1070. * the device's .dts file using the "wakeup-source" boolean property.
  1071. * If the "wakeup-source" property is set, don't request an IRQ.
  1072. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1073. * if supported by the RTC.
  1074. */
  1075. if (of_property_read_bool(client->dev.of_node, "wakeup-source")) {
  1076. ds1307_can_wakeup_device = true;
  1077. }
  1078. #endif
  1079. switch (ds1307->type) {
  1080. case ds_1337:
  1081. case ds_1339:
  1082. case ds_3231:
  1083. /* get registers that the "rtc" read below won't read... */
  1084. tmp = ds1307->read_block_data(ds1307->client,
  1085. DS1337_REG_CONTROL, 2, buf);
  1086. if (tmp != 2) {
  1087. dev_dbg(&client->dev, "read error %d\n", tmp);
  1088. err = -EIO;
  1089. goto exit;
  1090. }
  1091. /* oscillator off? turn it on, so clock can tick. */
  1092. if (ds1307->regs[0] & DS1337_BIT_nEOSC)
  1093. ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
  1094. /*
  1095. * Using IRQ or defined as wakeup-source?
  1096. * Disable the square wave and both alarms.
  1097. * For some variants, be sure alarms can trigger when we're
  1098. * running on Vbackup (BBSQI/BBSQW)
  1099. */
  1100. if (chip->alarm && (ds1307->client->irq > 0 ||
  1101. ds1307_can_wakeup_device)) {
  1102. ds1307->regs[0] |= DS1337_BIT_INTCN
  1103. | bbsqi_bitpos[ds1307->type];
  1104. ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1105. want_irq = true;
  1106. }
  1107. i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL,
  1108. ds1307->regs[0]);
  1109. /* oscillator fault? clear flag, and warn */
  1110. if (ds1307->regs[1] & DS1337_BIT_OSF) {
  1111. i2c_smbus_write_byte_data(client, DS1337_REG_STATUS,
  1112. ds1307->regs[1] & ~DS1337_BIT_OSF);
  1113. dev_warn(&client->dev, "SET TIME!\n");
  1114. }
  1115. break;
  1116. case rx_8025:
  1117. tmp = i2c_smbus_read_i2c_block_data(ds1307->client,
  1118. RX8025_REG_CTRL1 << 4 | 0x08, 2, buf);
  1119. if (tmp != 2) {
  1120. dev_dbg(&client->dev, "read error %d\n", tmp);
  1121. err = -EIO;
  1122. goto exit;
  1123. }
  1124. /* oscillator off? turn it on, so clock can tick. */
  1125. if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
  1126. ds1307->regs[1] |= RX8025_BIT_XST;
  1127. i2c_smbus_write_byte_data(client,
  1128. RX8025_REG_CTRL2 << 4 | 0x08,
  1129. ds1307->regs[1]);
  1130. dev_warn(&client->dev,
  1131. "oscillator stop detected - SET TIME!\n");
  1132. }
  1133. if (ds1307->regs[1] & RX8025_BIT_PON) {
  1134. ds1307->regs[1] &= ~RX8025_BIT_PON;
  1135. i2c_smbus_write_byte_data(client,
  1136. RX8025_REG_CTRL2 << 4 | 0x08,
  1137. ds1307->regs[1]);
  1138. dev_warn(&client->dev, "power-on detected\n");
  1139. }
  1140. if (ds1307->regs[1] & RX8025_BIT_VDET) {
  1141. ds1307->regs[1] &= ~RX8025_BIT_VDET;
  1142. i2c_smbus_write_byte_data(client,
  1143. RX8025_REG_CTRL2 << 4 | 0x08,
  1144. ds1307->regs[1]);
  1145. dev_warn(&client->dev, "voltage drop detected\n");
  1146. }
  1147. /* make sure we are running in 24hour mode */
  1148. if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
  1149. u8 hour;
  1150. /* switch to 24 hour mode */
  1151. i2c_smbus_write_byte_data(client,
  1152. RX8025_REG_CTRL1 << 4 | 0x08,
  1153. ds1307->regs[0] |
  1154. RX8025_BIT_2412);
  1155. tmp = i2c_smbus_read_i2c_block_data(ds1307->client,
  1156. RX8025_REG_CTRL1 << 4 | 0x08, 2, buf);
  1157. if (tmp != 2) {
  1158. dev_dbg(&client->dev, "read error %d\n", tmp);
  1159. err = -EIO;
  1160. goto exit;
  1161. }
  1162. /* correct hour */
  1163. hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
  1164. if (hour == 12)
  1165. hour = 0;
  1166. if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1167. hour += 12;
  1168. i2c_smbus_write_byte_data(client,
  1169. DS1307_REG_HOUR << 4 | 0x08,
  1170. hour);
  1171. }
  1172. break;
  1173. case ds_1388:
  1174. ds1307->offset = 1; /* Seconds starts at 1 */
  1175. break;
  1176. case mcp794xx:
  1177. rtc_ops = &mcp794xx_rtc_ops;
  1178. if (ds1307->client->irq > 0 && chip->alarm) {
  1179. irq_handler = mcp794xx_irq;
  1180. want_irq = true;
  1181. }
  1182. break;
  1183. default:
  1184. break;
  1185. }
  1186. read_rtc:
  1187. /* read RTC registers */
  1188. tmp = ds1307->read_block_data(ds1307->client, ds1307->offset, 8, buf);
  1189. if (tmp != 8) {
  1190. dev_dbg(&client->dev, "read error %d\n", tmp);
  1191. err = -EIO;
  1192. goto exit;
  1193. }
  1194. /*
  1195. * minimal sanity checking; some chips (like DS1340) don't
  1196. * specify the extra bits as must-be-zero, but there are
  1197. * still a few values that are clearly out-of-range.
  1198. */
  1199. tmp = ds1307->regs[DS1307_REG_SECS];
  1200. switch (ds1307->type) {
  1201. case ds_1307:
  1202. case m41t00:
  1203. /* clock halted? turn it on, so clock can tick. */
  1204. if (tmp & DS1307_BIT_CH) {
  1205. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1206. dev_warn(&client->dev, "SET TIME!\n");
  1207. goto read_rtc;
  1208. }
  1209. break;
  1210. case ds_1338:
  1211. /* clock halted? turn it on, so clock can tick. */
  1212. if (tmp & DS1307_BIT_CH)
  1213. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1214. /* oscillator fault? clear flag, and warn */
  1215. if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1216. i2c_smbus_write_byte_data(client, DS1307_REG_CONTROL,
  1217. ds1307->regs[DS1307_REG_CONTROL]
  1218. & ~DS1338_BIT_OSF);
  1219. dev_warn(&client->dev, "SET TIME!\n");
  1220. goto read_rtc;
  1221. }
  1222. break;
  1223. case ds_1340:
  1224. /* clock halted? turn it on, so clock can tick. */
  1225. if (tmp & DS1340_BIT_nEOSC)
  1226. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1227. tmp = i2c_smbus_read_byte_data(client, DS1340_REG_FLAG);
  1228. if (tmp < 0) {
  1229. dev_dbg(&client->dev, "read error %d\n", tmp);
  1230. err = -EIO;
  1231. goto exit;
  1232. }
  1233. /* oscillator fault? clear flag, and warn */
  1234. if (tmp & DS1340_BIT_OSF) {
  1235. i2c_smbus_write_byte_data(client, DS1340_REG_FLAG, 0);
  1236. dev_warn(&client->dev, "SET TIME!\n");
  1237. }
  1238. break;
  1239. case mcp794xx:
  1240. /* make sure that the backup battery is enabled */
  1241. if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1242. i2c_smbus_write_byte_data(client, DS1307_REG_WDAY,
  1243. ds1307->regs[DS1307_REG_WDAY]
  1244. | MCP794XX_BIT_VBATEN);
  1245. }
  1246. /* clock halted? turn it on, so clock can tick. */
  1247. if (!(tmp & MCP794XX_BIT_ST)) {
  1248. i2c_smbus_write_byte_data(client, DS1307_REG_SECS,
  1249. MCP794XX_BIT_ST);
  1250. dev_warn(&client->dev, "SET TIME!\n");
  1251. goto read_rtc;
  1252. }
  1253. break;
  1254. default:
  1255. break;
  1256. }
  1257. tmp = ds1307->regs[DS1307_REG_HOUR];
  1258. switch (ds1307->type) {
  1259. case ds_1340:
  1260. case m41t00:
  1261. /*
  1262. * NOTE: ignores century bits; fix before deploying
  1263. * systems that will run through year 2100.
  1264. */
  1265. break;
  1266. case rx_8025:
  1267. break;
  1268. default:
  1269. if (!(tmp & DS1307_BIT_12HR))
  1270. break;
  1271. /*
  1272. * Be sure we're in 24 hour mode. Multi-master systems
  1273. * take note...
  1274. */
  1275. tmp = bcd2bin(tmp & 0x1f);
  1276. if (tmp == 12)
  1277. tmp = 0;
  1278. if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1279. tmp += 12;
  1280. i2c_smbus_write_byte_data(client,
  1281. ds1307->offset + DS1307_REG_HOUR,
  1282. bin2bcd(tmp));
  1283. }
  1284. if (want_irq) {
  1285. device_set_wakeup_capable(&client->dev, true);
  1286. set_bit(HAS_ALARM, &ds1307->flags);
  1287. }
  1288. ds1307->rtc = devm_rtc_device_register(&client->dev, client->name,
  1289. rtc_ops, THIS_MODULE);
  1290. if (IS_ERR(ds1307->rtc)) {
  1291. return PTR_ERR(ds1307->rtc);
  1292. }
  1293. if (ds1307_can_wakeup_device) {
  1294. /* Disable request for an IRQ */
  1295. want_irq = false;
  1296. dev_info(&client->dev, "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1297. /* We cannot support UIE mode if we do not have an IRQ line */
  1298. ds1307->rtc->uie_unsupported = 1;
  1299. }
  1300. if (want_irq) {
  1301. err = devm_request_threaded_irq(&client->dev,
  1302. client->irq, NULL, irq_handler,
  1303. IRQF_SHARED | IRQF_ONESHOT,
  1304. ds1307->rtc->name, client);
  1305. if (err) {
  1306. client->irq = 0;
  1307. device_set_wakeup_capable(&client->dev, false);
  1308. clear_bit(HAS_ALARM, &ds1307->flags);
  1309. dev_err(&client->dev, "unable to request IRQ!\n");
  1310. } else
  1311. dev_dbg(&client->dev, "got IRQ %d\n", client->irq);
  1312. }
  1313. if (chip->nvram_size) {
  1314. ds1307->nvram = devm_kzalloc(&client->dev,
  1315. sizeof(struct bin_attribute),
  1316. GFP_KERNEL);
  1317. if (!ds1307->nvram) {
  1318. dev_err(&client->dev, "cannot allocate memory for nvram sysfs\n");
  1319. } else {
  1320. ds1307->nvram->attr.name = "nvram";
  1321. ds1307->nvram->attr.mode = S_IRUGO | S_IWUSR;
  1322. sysfs_bin_attr_init(ds1307->nvram);
  1323. ds1307->nvram->read = ds1307_nvram_read;
  1324. ds1307->nvram->write = ds1307_nvram_write;
  1325. ds1307->nvram->size = chip->nvram_size;
  1326. ds1307->nvram_offset = chip->nvram_offset;
  1327. err = sysfs_create_bin_file(&client->dev.kobj,
  1328. ds1307->nvram);
  1329. if (err) {
  1330. dev_err(&client->dev,
  1331. "unable to create sysfs file: %s\n",
  1332. ds1307->nvram->attr.name);
  1333. } else {
  1334. set_bit(HAS_NVRAM, &ds1307->flags);
  1335. dev_info(&client->dev, "%zu bytes nvram\n",
  1336. ds1307->nvram->size);
  1337. }
  1338. }
  1339. }
  1340. ds1307_hwmon_register(ds1307);
  1341. ds1307_clks_register(ds1307);
  1342. return 0;
  1343. exit:
  1344. return err;
  1345. }
  1346. static int ds1307_remove(struct i2c_client *client)
  1347. {
  1348. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  1349. if (test_and_clear_bit(HAS_NVRAM, &ds1307->flags))
  1350. sysfs_remove_bin_file(&client->dev.kobj, ds1307->nvram);
  1351. return 0;
  1352. }
  1353. static struct i2c_driver ds1307_driver = {
  1354. .driver = {
  1355. .name = "rtc-ds1307",
  1356. },
  1357. .probe = ds1307_probe,
  1358. .remove = ds1307_remove,
  1359. .id_table = ds1307_id,
  1360. };
  1361. module_i2c_driver(ds1307_driver);
  1362. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1363. MODULE_LICENSE("GPL");