omap_irq.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_irq.c
  3. *
  4. * Copyright (C) 2012 Texas Instruments
  5. * Author: Rob Clark <rob.clark@linaro.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "omap_drv.h"
  20. static DEFINE_SPINLOCK(list_lock);
  21. /* call with list_lock and dispc runtime held */
  22. static void omap_irq_update(struct drm_device *dev)
  23. {
  24. struct omap_drm_private *priv = dev->dev_private;
  25. struct omap_drm_irq *irq;
  26. uint32_t irqmask = priv->irq_mask;
  27. assert_spin_locked(&list_lock);
  28. list_for_each_entry(irq, &priv->irq_list, node)
  29. irqmask |= irq->irqmask;
  30. DBG("irqmask=%08x", irqmask);
  31. dispc_write_irqenable(irqmask);
  32. dispc_read_irqenable(); /* flush posted write */
  33. }
  34. void __omap_irq_register(struct drm_device *dev, struct omap_drm_irq *irq)
  35. {
  36. struct omap_drm_private *priv = dev->dev_private;
  37. unsigned long flags;
  38. spin_lock_irqsave(&list_lock, flags);
  39. if (!WARN_ON(irq->registered)) {
  40. irq->registered = true;
  41. list_add(&irq->node, &priv->irq_list);
  42. omap_irq_update(dev);
  43. }
  44. spin_unlock_irqrestore(&list_lock, flags);
  45. }
  46. void omap_irq_register(struct drm_device *dev, struct omap_drm_irq *irq)
  47. {
  48. dispc_runtime_get();
  49. __omap_irq_register(dev, irq);
  50. dispc_runtime_put();
  51. }
  52. void __omap_irq_unregister(struct drm_device *dev, struct omap_drm_irq *irq)
  53. {
  54. unsigned long flags;
  55. spin_lock_irqsave(&list_lock, flags);
  56. if (!WARN_ON(!irq->registered)) {
  57. irq->registered = false;
  58. list_del(&irq->node);
  59. omap_irq_update(dev);
  60. }
  61. spin_unlock_irqrestore(&list_lock, flags);
  62. }
  63. void omap_irq_unregister(struct drm_device *dev, struct omap_drm_irq *irq)
  64. {
  65. dispc_runtime_get();
  66. __omap_irq_unregister(dev, irq);
  67. dispc_runtime_put();
  68. }
  69. struct omap_irq_wait {
  70. struct omap_drm_irq irq;
  71. int count;
  72. };
  73. static DECLARE_WAIT_QUEUE_HEAD(wait_event);
  74. static void wait_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  75. {
  76. struct omap_irq_wait *wait =
  77. container_of(irq, struct omap_irq_wait, irq);
  78. wait->count--;
  79. wake_up_all(&wait_event);
  80. }
  81. struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
  82. uint32_t irqmask, int count)
  83. {
  84. struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
  85. wait->irq.irq = wait_irq;
  86. wait->irq.irqmask = irqmask;
  87. wait->count = count;
  88. omap_irq_register(dev, &wait->irq);
  89. return wait;
  90. }
  91. int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
  92. unsigned long timeout)
  93. {
  94. int ret = wait_event_timeout(wait_event, (wait->count <= 0), timeout);
  95. omap_irq_unregister(dev, &wait->irq);
  96. kfree(wait);
  97. if (ret == 0)
  98. return -1;
  99. return 0;
  100. }
  101. /**
  102. * enable_vblank - enable vblank interrupt events
  103. * @dev: DRM device
  104. * @pipe: which irq to enable
  105. *
  106. * Enable vblank interrupts for @crtc. If the device doesn't have
  107. * a hardware vblank counter, this routine should be a no-op, since
  108. * interrupts will have to stay on to keep the count accurate.
  109. *
  110. * RETURNS
  111. * Zero on success, appropriate errno if the given @crtc's vblank
  112. * interrupt cannot be enabled.
  113. */
  114. int omap_irq_enable_vblank(struct drm_device *dev, unsigned int pipe)
  115. {
  116. struct omap_drm_private *priv = dev->dev_private;
  117. struct drm_crtc *crtc = priv->crtcs[pipe];
  118. unsigned long flags;
  119. DBG("dev=%p, crtc=%u", dev, pipe);
  120. spin_lock_irqsave(&list_lock, flags);
  121. priv->irq_mask |= pipe2vbl(crtc);
  122. omap_irq_update(dev);
  123. spin_unlock_irqrestore(&list_lock, flags);
  124. return 0;
  125. }
  126. /**
  127. * disable_vblank - disable vblank interrupt events
  128. * @dev: DRM device
  129. * @pipe: which irq to enable
  130. *
  131. * Disable vblank interrupts for @crtc. If the device doesn't have
  132. * a hardware vblank counter, this routine should be a no-op, since
  133. * interrupts will have to stay on to keep the count accurate.
  134. */
  135. void omap_irq_disable_vblank(struct drm_device *dev, unsigned int pipe)
  136. {
  137. struct omap_drm_private *priv = dev->dev_private;
  138. struct drm_crtc *crtc = priv->crtcs[pipe];
  139. unsigned long flags;
  140. DBG("dev=%p, crtc=%u", dev, pipe);
  141. spin_lock_irqsave(&list_lock, flags);
  142. priv->irq_mask &= ~pipe2vbl(crtc);
  143. omap_irq_update(dev);
  144. spin_unlock_irqrestore(&list_lock, flags);
  145. }
  146. static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
  147. u32 irqstatus)
  148. {
  149. static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
  150. DEFAULT_RATELIMIT_BURST);
  151. static const struct {
  152. const char *name;
  153. u32 mask;
  154. } sources[] = {
  155. { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
  156. { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
  157. { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
  158. { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
  159. };
  160. const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
  161. | DISPC_IRQ_VID1_FIFO_UNDERFLOW
  162. | DISPC_IRQ_VID2_FIFO_UNDERFLOW
  163. | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
  164. unsigned int i;
  165. spin_lock(&list_lock);
  166. irqstatus &= priv->irq_mask & mask;
  167. spin_unlock(&list_lock);
  168. if (!irqstatus)
  169. return;
  170. if (!__ratelimit(&_rs))
  171. return;
  172. DRM_ERROR("FIFO underflow on ");
  173. for (i = 0; i < ARRAY_SIZE(sources); ++i) {
  174. if (sources[i].mask & irqstatus)
  175. pr_cont("%s ", sources[i].name);
  176. }
  177. pr_cont("(0x%08x)\n", irqstatus);
  178. }
  179. static void omap_irq_ocp_error_handler(u32 irqstatus)
  180. {
  181. if (!(irqstatus & DISPC_IRQ_OCP_ERR))
  182. return;
  183. DRM_ERROR("OCP error\n");
  184. }
  185. static irqreturn_t omap_irq_handler(int irq, void *arg)
  186. {
  187. struct drm_device *dev = (struct drm_device *) arg;
  188. struct omap_drm_private *priv = dev->dev_private;
  189. struct omap_drm_irq *handler, *n;
  190. unsigned long flags;
  191. unsigned int id;
  192. u32 irqstatus;
  193. irqstatus = dispc_read_irqstatus();
  194. dispc_clear_irqstatus(irqstatus);
  195. dispc_read_irqstatus(); /* flush posted write */
  196. VERB("irqs: %08x", irqstatus);
  197. for (id = 0; id < priv->num_crtcs; id++) {
  198. struct drm_crtc *crtc = priv->crtcs[id];
  199. enum omap_channel channel = omap_crtc_channel(crtc);
  200. if (irqstatus & pipe2vbl(crtc))
  201. drm_handle_vblank(dev, id);
  202. if (irqstatus & dispc_mgr_get_sync_lost_irq(channel))
  203. omap_crtc_error_irq(crtc, irqstatus);
  204. }
  205. omap_irq_ocp_error_handler(irqstatus);
  206. omap_irq_fifo_underflow(priv, irqstatus);
  207. spin_lock_irqsave(&list_lock, flags);
  208. list_for_each_entry_safe(handler, n, &priv->irq_list, node) {
  209. if (handler->irqmask & irqstatus) {
  210. spin_unlock_irqrestore(&list_lock, flags);
  211. handler->irq(handler, handler->irqmask & irqstatus);
  212. spin_lock_irqsave(&list_lock, flags);
  213. }
  214. }
  215. spin_unlock_irqrestore(&list_lock, flags);
  216. return IRQ_HANDLED;
  217. }
  218. static const u32 omap_underflow_irqs[] = {
  219. [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
  220. [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
  221. [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
  222. [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
  223. };
  224. /*
  225. * We need a special version, instead of just using drm_irq_install(),
  226. * because we need to register the irq via omapdss. Once omapdss and
  227. * omapdrm are merged together we can assign the dispc hwmod data to
  228. * ourselves and drop these and just use drm_irq_{install,uninstall}()
  229. */
  230. int omap_drm_irq_install(struct drm_device *dev)
  231. {
  232. struct omap_drm_private *priv = dev->dev_private;
  233. unsigned int num_mgrs = dss_feat_get_num_mgrs();
  234. unsigned int max_planes;
  235. unsigned int i;
  236. int ret;
  237. INIT_LIST_HEAD(&priv->irq_list);
  238. priv->irq_mask = DISPC_IRQ_OCP_ERR;
  239. max_planes = min(ARRAY_SIZE(priv->planes),
  240. ARRAY_SIZE(omap_underflow_irqs));
  241. for (i = 0; i < max_planes; ++i) {
  242. if (priv->planes[i])
  243. priv->irq_mask |= omap_underflow_irqs[i];
  244. }
  245. for (i = 0; i < num_mgrs; ++i)
  246. priv->irq_mask |= dispc_mgr_get_sync_lost_irq(i);
  247. dispc_runtime_get();
  248. dispc_clear_irqstatus(0xffffffff);
  249. dispc_runtime_put();
  250. ret = dispc_request_irq(omap_irq_handler, dev);
  251. if (ret < 0)
  252. return ret;
  253. dev->irq_enabled = true;
  254. return 0;
  255. }
  256. void omap_drm_irq_uninstall(struct drm_device *dev)
  257. {
  258. unsigned long irqflags;
  259. int i;
  260. if (!dev->irq_enabled)
  261. return;
  262. dev->irq_enabled = false;
  263. /* Wake up any waiters so they don't hang. */
  264. if (dev->num_crtcs) {
  265. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  266. for (i = 0; i < dev->num_crtcs; i++) {
  267. wake_up(&dev->vblank[i].queue);
  268. dev->vblank[i].enabled = false;
  269. dev->vblank[i].last =
  270. dev->driver->get_vblank_counter(dev, i);
  271. }
  272. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  273. }
  274. dispc_free_irq(dev);
  275. }