gfx_v6_0.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "si/sid.h"
  30. #define GFX6_NUM_GFX_RINGS 1
  31. #define GFX6_NUM_COMPUTE_RINGS 2
  32. #define STATIC_PER_CU_PG_ENABLE (1 << 3)
  33. #define DYN_PER_CU_PG_ENABLE (1 << 2)
  34. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  35. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  36. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  37. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  39. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  40. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  41. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  42. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  43. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  44. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  45. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  46. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  47. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  48. MODULE_FIRMWARE("radeon/verde_me.bin");
  49. MODULE_FIRMWARE("radeon/verde_ce.bin");
  50. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  51. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  52. MODULE_FIRMWARE("radeon/oland_me.bin");
  53. MODULE_FIRMWARE("radeon/oland_ce.bin");
  54. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  55. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  56. MODULE_FIRMWARE("radeon/hainan_me.bin");
  57. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  58. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  59. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  60. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  61. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  62. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  63. static const u32 verde_rlc_save_restore_register_list[] =
  64. {
  65. (0x8000 << 16) | (0x98f4 >> 2),
  66. 0x00000000,
  67. (0x8040 << 16) | (0x98f4 >> 2),
  68. 0x00000000,
  69. (0x8000 << 16) | (0xe80 >> 2),
  70. 0x00000000,
  71. (0x8040 << 16) | (0xe80 >> 2),
  72. 0x00000000,
  73. (0x8000 << 16) | (0x89bc >> 2),
  74. 0x00000000,
  75. (0x8040 << 16) | (0x89bc >> 2),
  76. 0x00000000,
  77. (0x8000 << 16) | (0x8c1c >> 2),
  78. 0x00000000,
  79. (0x8040 << 16) | (0x8c1c >> 2),
  80. 0x00000000,
  81. (0x9c00 << 16) | (0x98f0 >> 2),
  82. 0x00000000,
  83. (0x9c00 << 16) | (0xe7c >> 2),
  84. 0x00000000,
  85. (0x8000 << 16) | (0x9148 >> 2),
  86. 0x00000000,
  87. (0x8040 << 16) | (0x9148 >> 2),
  88. 0x00000000,
  89. (0x9c00 << 16) | (0x9150 >> 2),
  90. 0x00000000,
  91. (0x9c00 << 16) | (0x897c >> 2),
  92. 0x00000000,
  93. (0x9c00 << 16) | (0x8d8c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0xac54 >> 2),
  96. 0X00000000,
  97. 0x3,
  98. (0x9c00 << 16) | (0x98f8 >> 2),
  99. 0x00000000,
  100. (0x9c00 << 16) | (0x9910 >> 2),
  101. 0x00000000,
  102. (0x9c00 << 16) | (0x9914 >> 2),
  103. 0x00000000,
  104. (0x9c00 << 16) | (0x9918 >> 2),
  105. 0x00000000,
  106. (0x9c00 << 16) | (0x991c >> 2),
  107. 0x00000000,
  108. (0x9c00 << 16) | (0x9920 >> 2),
  109. 0x00000000,
  110. (0x9c00 << 16) | (0x9924 >> 2),
  111. 0x00000000,
  112. (0x9c00 << 16) | (0x9928 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x992c >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9930 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9934 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x9938 >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x993c >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9940 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9944 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x9948 >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x994c >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9950 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9954 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x9958 >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x995c >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9960 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9964 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x9968 >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x996c >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9970 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9974 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x9978 >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x997c >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9980 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9984 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x9988 >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x998c >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x8c00 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x8c14 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x8c04 >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x8c08 >> 2),
  171. 0x00000000,
  172. (0x8000 << 16) | (0x9b7c >> 2),
  173. 0x00000000,
  174. (0x8040 << 16) | (0x9b7c >> 2),
  175. 0x00000000,
  176. (0x8000 << 16) | (0xe84 >> 2),
  177. 0x00000000,
  178. (0x8040 << 16) | (0xe84 >> 2),
  179. 0x00000000,
  180. (0x8000 << 16) | (0x89c0 >> 2),
  181. 0x00000000,
  182. (0x8040 << 16) | (0x89c0 >> 2),
  183. 0x00000000,
  184. (0x8000 << 16) | (0x914c >> 2),
  185. 0x00000000,
  186. (0x8040 << 16) | (0x914c >> 2),
  187. 0x00000000,
  188. (0x8000 << 16) | (0x8c20 >> 2),
  189. 0x00000000,
  190. (0x8040 << 16) | (0x8c20 >> 2),
  191. 0x00000000,
  192. (0x8000 << 16) | (0x9354 >> 2),
  193. 0x00000000,
  194. (0x8040 << 16) | (0x9354 >> 2),
  195. 0x00000000,
  196. (0x9c00 << 16) | (0x9060 >> 2),
  197. 0x00000000,
  198. (0x9c00 << 16) | (0x9364 >> 2),
  199. 0x00000000,
  200. (0x9c00 << 16) | (0x9100 >> 2),
  201. 0x00000000,
  202. (0x9c00 << 16) | (0x913c >> 2),
  203. 0x00000000,
  204. (0x8000 << 16) | (0x90e0 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x90e4 >> 2),
  207. 0x00000000,
  208. (0x8000 << 16) | (0x90e8 >> 2),
  209. 0x00000000,
  210. (0x8040 << 16) | (0x90e0 >> 2),
  211. 0x00000000,
  212. (0x8040 << 16) | (0x90e4 >> 2),
  213. 0x00000000,
  214. (0x8040 << 16) | (0x90e8 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x8bcc >> 2),
  217. 0x00000000,
  218. (0x9c00 << 16) | (0x8b24 >> 2),
  219. 0x00000000,
  220. (0x9c00 << 16) | (0x88c4 >> 2),
  221. 0x00000000,
  222. (0x9c00 << 16) | (0x8e50 >> 2),
  223. 0x00000000,
  224. (0x9c00 << 16) | (0x8c0c >> 2),
  225. 0x00000000,
  226. (0x9c00 << 16) | (0x8e58 >> 2),
  227. 0x00000000,
  228. (0x9c00 << 16) | (0x8e5c >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x9508 >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x950c >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x9494 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0xac0c >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0xac10 >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0xac14 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0xae00 >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0xac08 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x88d4 >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x88c8 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0x88cc >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0x89b0 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0x8b10 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0x8a14 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0x9830 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x9834 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x9838 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x9a10 >> 2),
  265. 0x00000000,
  266. (0x8000 << 16) | (0x9870 >> 2),
  267. 0x00000000,
  268. (0x8000 << 16) | (0x9874 >> 2),
  269. 0x00000000,
  270. (0x8001 << 16) | (0x9870 >> 2),
  271. 0x00000000,
  272. (0x8001 << 16) | (0x9874 >> 2),
  273. 0x00000000,
  274. (0x8040 << 16) | (0x9870 >> 2),
  275. 0x00000000,
  276. (0x8040 << 16) | (0x9874 >> 2),
  277. 0x00000000,
  278. (0x8041 << 16) | (0x9870 >> 2),
  279. 0x00000000,
  280. (0x8041 << 16) | (0x9874 >> 2),
  281. 0x00000000,
  282. 0x00000000
  283. };
  284. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  285. {
  286. const char *chip_name;
  287. char fw_name[30];
  288. int err;
  289. const struct gfx_firmware_header_v1_0 *cp_hdr;
  290. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  291. DRM_DEBUG("\n");
  292. switch (adev->asic_type) {
  293. case CHIP_TAHITI:
  294. chip_name = "tahiti";
  295. break;
  296. case CHIP_PITCAIRN:
  297. chip_name = "pitcairn";
  298. break;
  299. case CHIP_VERDE:
  300. chip_name = "verde";
  301. break;
  302. case CHIP_OLAND:
  303. chip_name = "oland";
  304. break;
  305. case CHIP_HAINAN:
  306. chip_name = "hainan";
  307. break;
  308. default: BUG();
  309. }
  310. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  311. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  312. if (err)
  313. goto out;
  314. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  315. if (err)
  316. goto out;
  317. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  318. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  319. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  320. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  321. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  322. if (err)
  323. goto out;
  324. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  325. if (err)
  326. goto out;
  327. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  328. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  329. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  330. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  331. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  332. if (err)
  333. goto out;
  334. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  335. if (err)
  336. goto out;
  337. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  338. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  339. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  340. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  341. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  342. if (err)
  343. goto out;
  344. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  345. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  346. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  347. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  348. out:
  349. if (err) {
  350. printk(KERN_ERR
  351. "gfx6: Failed to load firmware \"%s\"\n",
  352. fw_name);
  353. release_firmware(adev->gfx.pfp_fw);
  354. adev->gfx.pfp_fw = NULL;
  355. release_firmware(adev->gfx.me_fw);
  356. adev->gfx.me_fw = NULL;
  357. release_firmware(adev->gfx.ce_fw);
  358. adev->gfx.ce_fw = NULL;
  359. release_firmware(adev->gfx.rlc_fw);
  360. adev->gfx.rlc_fw = NULL;
  361. }
  362. return err;
  363. }
  364. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  365. {
  366. const u32 num_tile_mode_states = 32;
  367. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  368. switch (adev->gfx.config.mem_row_size_in_kb) {
  369. case 1:
  370. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  371. break;
  372. case 2:
  373. default:
  374. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  375. break;
  376. case 4:
  377. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  378. break;
  379. }
  380. if (adev->asic_type == CHIP_VERDE ||
  381. adev->asic_type == CHIP_OLAND ||
  382. adev->asic_type == CHIP_HAINAN) {
  383. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  384. switch (reg_offset) {
  385. case 0:
  386. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  387. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  388. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  389. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  390. NUM_BANKS(ADDR_SURF_16_BANK) |
  391. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  394. break;
  395. case 1:
  396. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  397. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  400. NUM_BANKS(ADDR_SURF_16_BANK) |
  401. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  404. break;
  405. case 2:
  406. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  407. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  408. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  409. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  410. NUM_BANKS(ADDR_SURF_16_BANK) |
  411. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  414. break;
  415. case 3:
  416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  417. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  418. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  420. NUM_BANKS(ADDR_SURF_16_BANK) |
  421. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  424. break;
  425. case 4:
  426. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  427. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  428. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  430. NUM_BANKS(ADDR_SURF_16_BANK) |
  431. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  434. break;
  435. case 5:
  436. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  437. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  438. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  439. TILE_SPLIT(split_equal_to_row_size) |
  440. NUM_BANKS(ADDR_SURF_16_BANK) |
  441. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  444. break;
  445. case 6:
  446. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  447. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  449. TILE_SPLIT(split_equal_to_row_size) |
  450. NUM_BANKS(ADDR_SURF_16_BANK) |
  451. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  454. break;
  455. case 7:
  456. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  457. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  458. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  459. TILE_SPLIT(split_equal_to_row_size) |
  460. NUM_BANKS(ADDR_SURF_16_BANK) |
  461. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  464. break;
  465. case 8:
  466. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  467. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  470. NUM_BANKS(ADDR_SURF_16_BANK) |
  471. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  474. break;
  475. case 9:
  476. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  477. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  478. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  479. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  480. NUM_BANKS(ADDR_SURF_16_BANK) |
  481. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  484. break;
  485. case 10:
  486. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  488. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  490. NUM_BANKS(ADDR_SURF_16_BANK) |
  491. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  492. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  493. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  494. break;
  495. case 11:
  496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  497. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  498. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  500. NUM_BANKS(ADDR_SURF_16_BANK) |
  501. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  504. break;
  505. case 12:
  506. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  507. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  508. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  510. NUM_BANKS(ADDR_SURF_16_BANK) |
  511. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  514. break;
  515. case 13:
  516. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  517. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  518. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  520. NUM_BANKS(ADDR_SURF_16_BANK) |
  521. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  524. break;
  525. case 14:
  526. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  527. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  528. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  530. NUM_BANKS(ADDR_SURF_16_BANK) |
  531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  534. break;
  535. case 15:
  536. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  537. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  540. NUM_BANKS(ADDR_SURF_16_BANK) |
  541. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  544. break;
  545. case 16:
  546. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  547. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  548. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  550. NUM_BANKS(ADDR_SURF_16_BANK) |
  551. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  554. break;
  555. case 17:
  556. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  557. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  558. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  559. TILE_SPLIT(split_equal_to_row_size) |
  560. NUM_BANKS(ADDR_SURF_16_BANK) |
  561. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  562. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  563. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  564. break;
  565. case 21:
  566. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  567. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  568. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  570. NUM_BANKS(ADDR_SURF_16_BANK) |
  571. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  574. break;
  575. case 22:
  576. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  577. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  578. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  580. NUM_BANKS(ADDR_SURF_16_BANK) |
  581. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  584. break;
  585. case 23:
  586. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  587. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  588. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  590. NUM_BANKS(ADDR_SURF_16_BANK) |
  591. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  594. break;
  595. case 24:
  596. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  597. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  598. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  599. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  600. NUM_BANKS(ADDR_SURF_16_BANK) |
  601. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  604. break;
  605. case 25:
  606. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  607. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  608. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  610. NUM_BANKS(ADDR_SURF_8_BANK) |
  611. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  614. break;
  615. default:
  616. gb_tile_moden = 0;
  617. break;
  618. }
  619. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  620. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  621. }
  622. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  623. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  624. switch (reg_offset) {
  625. case 0: /* non-AA compressed depth or any compressed stencil */
  626. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  627. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  629. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  630. NUM_BANKS(ADDR_SURF_16_BANK) |
  631. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  634. break;
  635. case 1: /* 2xAA/4xAA compressed depth only */
  636. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  637. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  638. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  639. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  640. NUM_BANKS(ADDR_SURF_16_BANK) |
  641. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  644. break;
  645. case 2: /* 8xAA compressed depth only */
  646. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  647. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  648. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  649. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  650. NUM_BANKS(ADDR_SURF_16_BANK) |
  651. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  654. break;
  655. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  656. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  657. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  658. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  659. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  660. NUM_BANKS(ADDR_SURF_16_BANK) |
  661. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  664. break;
  665. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  666. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  667. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  668. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  669. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  670. NUM_BANKS(ADDR_SURF_16_BANK) |
  671. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  674. break;
  675. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  676. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  677. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  678. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  679. TILE_SPLIT(split_equal_to_row_size) |
  680. NUM_BANKS(ADDR_SURF_16_BANK) |
  681. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  684. break;
  685. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  686. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  687. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  688. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  689. TILE_SPLIT(split_equal_to_row_size) |
  690. NUM_BANKS(ADDR_SURF_16_BANK) |
  691. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  694. break;
  695. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  696. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  697. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  698. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  699. TILE_SPLIT(split_equal_to_row_size) |
  700. NUM_BANKS(ADDR_SURF_16_BANK) |
  701. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  704. break;
  705. case 8: /* 1D and 1D Array Surfaces */
  706. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  707. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  708. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  710. NUM_BANKS(ADDR_SURF_16_BANK) |
  711. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  714. break;
  715. case 9: /* Displayable maps. */
  716. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  717. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  718. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  719. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  720. NUM_BANKS(ADDR_SURF_16_BANK) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  724. break;
  725. case 10: /* Display 8bpp. */
  726. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  727. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  728. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  729. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  730. NUM_BANKS(ADDR_SURF_16_BANK) |
  731. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  734. break;
  735. case 11: /* Display 16bpp. */
  736. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  737. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  738. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  740. NUM_BANKS(ADDR_SURF_16_BANK) |
  741. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  744. break;
  745. case 12: /* Display 32bpp. */
  746. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  747. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  748. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  750. NUM_BANKS(ADDR_SURF_16_BANK) |
  751. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  752. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  753. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  754. break;
  755. case 13: /* Thin. */
  756. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  757. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  758. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  759. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  760. NUM_BANKS(ADDR_SURF_16_BANK) |
  761. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  764. break;
  765. case 14: /* Thin 8 bpp. */
  766. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  767. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  768. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  770. NUM_BANKS(ADDR_SURF_16_BANK) |
  771. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  774. break;
  775. case 15: /* Thin 16 bpp. */
  776. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  777. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  778. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  780. NUM_BANKS(ADDR_SURF_16_BANK) |
  781. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  784. break;
  785. case 16: /* Thin 32 bpp. */
  786. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  787. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  788. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  790. NUM_BANKS(ADDR_SURF_16_BANK) |
  791. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  794. break;
  795. case 17: /* Thin 64 bpp. */
  796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  797. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  798. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  799. TILE_SPLIT(split_equal_to_row_size) |
  800. NUM_BANKS(ADDR_SURF_16_BANK) |
  801. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  804. break;
  805. case 21: /* 8 bpp PRT. */
  806. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  807. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  808. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  809. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  810. NUM_BANKS(ADDR_SURF_16_BANK) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  814. break;
  815. case 22: /* 16 bpp PRT */
  816. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  817. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  818. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  820. NUM_BANKS(ADDR_SURF_16_BANK) |
  821. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  824. break;
  825. case 23: /* 32 bpp PRT */
  826. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  827. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  828. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  830. NUM_BANKS(ADDR_SURF_16_BANK) |
  831. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  834. break;
  835. case 24: /* 64 bpp PRT */
  836. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  837. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  838. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  840. NUM_BANKS(ADDR_SURF_16_BANK) |
  841. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  844. break;
  845. case 25: /* 128 bpp PRT */
  846. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  847. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  848. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  849. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  850. NUM_BANKS(ADDR_SURF_8_BANK) |
  851. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  854. break;
  855. default:
  856. gb_tile_moden = 0;
  857. break;
  858. }
  859. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  860. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  861. }
  862. } else{
  863. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  864. }
  865. }
  866. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  867. u32 sh_num, u32 instance)
  868. {
  869. u32 data;
  870. if (instance == 0xffffffff)
  871. data = INSTANCE_BROADCAST_WRITES;
  872. else
  873. data = INSTANCE_INDEX(instance);
  874. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  875. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  876. else if (se_num == 0xffffffff)
  877. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  878. else if (sh_num == 0xffffffff)
  879. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  880. else
  881. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  882. WREG32(GRBM_GFX_INDEX, data);
  883. }
  884. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  885. {
  886. return (u32)(((u64)1 << bit_width) - 1);
  887. }
  888. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  889. u32 max_rb_num_per_se,
  890. u32 sh_per_se)
  891. {
  892. u32 data, mask;
  893. data = RREG32(CC_RB_BACKEND_DISABLE);
  894. data &= BACKEND_DISABLE_MASK;
  895. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  896. data >>= BACKEND_DISABLE_SHIFT;
  897. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  898. return data & mask;
  899. }
  900. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  901. {
  902. switch (adev->asic_type) {
  903. case CHIP_TAHITI:
  904. case CHIP_PITCAIRN:
  905. *rconf |= RB_XSEL2(2) | RB_XSEL | PKR_MAP(2) | PKR_YSEL(1) |
  906. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(2);
  907. break;
  908. case CHIP_VERDE:
  909. *rconf |= RB_XSEL | PKR_MAP(2) | PKR_YSEL(1);
  910. break;
  911. case CHIP_OLAND:
  912. *rconf |= RB_YSEL;
  913. break;
  914. case CHIP_HAINAN:
  915. *rconf |= 0x0;
  916. break;
  917. default:
  918. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  919. break;
  920. }
  921. }
  922. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  923. u32 raster_config, unsigned rb_mask,
  924. unsigned num_rb)
  925. {
  926. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  927. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  928. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  929. unsigned rb_per_se = num_rb / num_se;
  930. unsigned se_mask[4];
  931. unsigned se;
  932. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  933. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  934. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  935. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  936. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  937. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  938. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  939. for (se = 0; se < num_se; se++) {
  940. unsigned raster_config_se = raster_config;
  941. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  942. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  943. int idx = (se / 2) * 2;
  944. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  945. raster_config_se &= ~SE_MAP_MASK;
  946. if (!se_mask[idx]) {
  947. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  948. } else {
  949. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  950. }
  951. }
  952. pkr0_mask &= rb_mask;
  953. pkr1_mask &= rb_mask;
  954. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  955. raster_config_se &= ~PKR_MAP_MASK;
  956. if (!pkr0_mask) {
  957. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  958. } else {
  959. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  960. }
  961. }
  962. if (rb_per_se >= 2) {
  963. unsigned rb0_mask = 1 << (se * rb_per_se);
  964. unsigned rb1_mask = rb0_mask << 1;
  965. rb0_mask &= rb_mask;
  966. rb1_mask &= rb_mask;
  967. if (!rb0_mask || !rb1_mask) {
  968. raster_config_se &= ~RB_MAP_PKR0_MASK;
  969. if (!rb0_mask) {
  970. raster_config_se |=
  971. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  972. } else {
  973. raster_config_se |=
  974. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  975. }
  976. }
  977. if (rb_per_se > 2) {
  978. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  979. rb1_mask = rb0_mask << 1;
  980. rb0_mask &= rb_mask;
  981. rb1_mask &= rb_mask;
  982. if (!rb0_mask || !rb1_mask) {
  983. raster_config_se &= ~RB_MAP_PKR1_MASK;
  984. if (!rb0_mask) {
  985. raster_config_se |=
  986. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  987. } else {
  988. raster_config_se |=
  989. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  990. }
  991. }
  992. }
  993. }
  994. /* GRBM_GFX_INDEX has a different offset on SI */
  995. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  996. WREG32(PA_SC_RASTER_CONFIG, raster_config_se);
  997. }
  998. /* GRBM_GFX_INDEX has a different offset on SI */
  999. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1000. }
  1001. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  1002. u32 se_num, u32 sh_per_se,
  1003. u32 max_rb_num_per_se)
  1004. {
  1005. int i, j;
  1006. u32 data, mask;
  1007. u32 disabled_rbs = 0;
  1008. u32 enabled_rbs = 0;
  1009. unsigned num_rb_pipes;
  1010. mutex_lock(&adev->grbm_idx_mutex);
  1011. for (i = 0; i < se_num; i++) {
  1012. for (j = 0; j < sh_per_se; j++) {
  1013. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1014. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1015. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1016. }
  1017. }
  1018. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1019. mutex_unlock(&adev->grbm_idx_mutex);
  1020. mask = 1;
  1021. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1022. if (!(disabled_rbs & mask))
  1023. enabled_rbs |= mask;
  1024. mask <<= 1;
  1025. }
  1026. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1027. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  1028. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1029. adev->gfx.config.max_shader_engines, 16);
  1030. mutex_lock(&adev->grbm_idx_mutex);
  1031. for (i = 0; i < se_num; i++) {
  1032. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  1033. data = 0;
  1034. for (j = 0; j < sh_per_se; j++) {
  1035. switch (enabled_rbs & 3) {
  1036. case 1:
  1037. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1038. break;
  1039. case 2:
  1040. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1041. break;
  1042. case 3:
  1043. default:
  1044. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1045. break;
  1046. }
  1047. enabled_rbs >>= 2;
  1048. }
  1049. gfx_v6_0_raster_config(adev, &data);
  1050. if (!adev->gfx.config.backend_enable_mask ||
  1051. adev->gfx.config.num_rbs >= num_rb_pipes)
  1052. WREG32(PA_SC_RASTER_CONFIG, data);
  1053. else
  1054. gfx_v6_0_write_harvested_raster_configs(adev, data,
  1055. adev->gfx.config.backend_enable_mask,
  1056. num_rb_pipes);
  1057. }
  1058. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1059. mutex_unlock(&adev->grbm_idx_mutex);
  1060. }
  1061. /*
  1062. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1063. {
  1064. }
  1065. */
  1066. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  1067. {
  1068. u32 data, mask;
  1069. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1070. data &= INACTIVE_CUS_MASK;
  1071. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1072. data >>= INACTIVE_CUS_SHIFT;
  1073. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  1074. return ~data & mask;
  1075. }
  1076. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  1077. u32 se_num, u32 sh_per_se,
  1078. u32 cu_per_sh)
  1079. {
  1080. int i, j, k;
  1081. u32 data, mask;
  1082. u32 active_cu = 0;
  1083. mutex_lock(&adev->grbm_idx_mutex);
  1084. for (i = 0; i < se_num; i++) {
  1085. for (j = 0; j < sh_per_se; j++) {
  1086. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1087. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1088. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  1089. mask = 1;
  1090. for (k = 0; k < 16; k++) {
  1091. mask <<= k;
  1092. if (active_cu & mask) {
  1093. data &= ~mask;
  1094. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1095. break;
  1096. }
  1097. }
  1098. }
  1099. }
  1100. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1101. mutex_unlock(&adev->grbm_idx_mutex);
  1102. }
  1103. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1104. {
  1105. u32 gb_addr_config = 0;
  1106. u32 mc_shared_chmap, mc_arb_ramcfg;
  1107. u32 sx_debug_1;
  1108. u32 hdp_host_path_cntl;
  1109. u32 tmp;
  1110. switch (adev->asic_type) {
  1111. case CHIP_TAHITI:
  1112. adev->gfx.config.max_shader_engines = 2;
  1113. adev->gfx.config.max_tile_pipes = 12;
  1114. adev->gfx.config.max_cu_per_sh = 8;
  1115. adev->gfx.config.max_sh_per_se = 2;
  1116. adev->gfx.config.max_backends_per_se = 4;
  1117. adev->gfx.config.max_texture_channel_caches = 12;
  1118. adev->gfx.config.max_gprs = 256;
  1119. adev->gfx.config.max_gs_threads = 32;
  1120. adev->gfx.config.max_hw_contexts = 8;
  1121. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1122. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1123. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1124. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1125. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1126. break;
  1127. case CHIP_PITCAIRN:
  1128. adev->gfx.config.max_shader_engines = 2;
  1129. adev->gfx.config.max_tile_pipes = 8;
  1130. adev->gfx.config.max_cu_per_sh = 5;
  1131. adev->gfx.config.max_sh_per_se = 2;
  1132. adev->gfx.config.max_backends_per_se = 4;
  1133. adev->gfx.config.max_texture_channel_caches = 8;
  1134. adev->gfx.config.max_gprs = 256;
  1135. adev->gfx.config.max_gs_threads = 32;
  1136. adev->gfx.config.max_hw_contexts = 8;
  1137. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1138. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1139. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1140. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1141. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1142. break;
  1143. case CHIP_VERDE:
  1144. adev->gfx.config.max_shader_engines = 1;
  1145. adev->gfx.config.max_tile_pipes = 4;
  1146. adev->gfx.config.max_cu_per_sh = 5;
  1147. adev->gfx.config.max_sh_per_se = 2;
  1148. adev->gfx.config.max_backends_per_se = 4;
  1149. adev->gfx.config.max_texture_channel_caches = 4;
  1150. adev->gfx.config.max_gprs = 256;
  1151. adev->gfx.config.max_gs_threads = 32;
  1152. adev->gfx.config.max_hw_contexts = 8;
  1153. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1154. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1155. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1156. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1157. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1158. break;
  1159. case CHIP_OLAND:
  1160. adev->gfx.config.max_shader_engines = 1;
  1161. adev->gfx.config.max_tile_pipes = 4;
  1162. adev->gfx.config.max_cu_per_sh = 6;
  1163. adev->gfx.config.max_sh_per_se = 1;
  1164. adev->gfx.config.max_backends_per_se = 2;
  1165. adev->gfx.config.max_texture_channel_caches = 4;
  1166. adev->gfx.config.max_gprs = 256;
  1167. adev->gfx.config.max_gs_threads = 16;
  1168. adev->gfx.config.max_hw_contexts = 8;
  1169. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1170. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1171. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1172. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1173. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1174. break;
  1175. case CHIP_HAINAN:
  1176. adev->gfx.config.max_shader_engines = 1;
  1177. adev->gfx.config.max_tile_pipes = 4;
  1178. adev->gfx.config.max_cu_per_sh = 5;
  1179. adev->gfx.config.max_sh_per_se = 1;
  1180. adev->gfx.config.max_backends_per_se = 1;
  1181. adev->gfx.config.max_texture_channel_caches = 2;
  1182. adev->gfx.config.max_gprs = 256;
  1183. adev->gfx.config.max_gs_threads = 16;
  1184. adev->gfx.config.max_hw_contexts = 8;
  1185. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1186. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1187. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1188. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1189. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1190. break;
  1191. default:
  1192. BUG();
  1193. break;
  1194. }
  1195. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1196. WREG32(SRBM_INT_CNTL, 1);
  1197. WREG32(SRBM_INT_ACK, 1);
  1198. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1199. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1200. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1201. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1202. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1203. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1204. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1205. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1206. adev->gfx.config.mem_row_size_in_kb = 4;
  1207. adev->gfx.config.shader_engine_tile_size = 32;
  1208. adev->gfx.config.num_gpus = 1;
  1209. adev->gfx.config.multi_gpu_tile_size = 64;
  1210. gb_addr_config &= ~ROW_SIZE_MASK;
  1211. switch (adev->gfx.config.mem_row_size_in_kb) {
  1212. case 1:
  1213. default:
  1214. gb_addr_config |= ROW_SIZE(0);
  1215. break;
  1216. case 2:
  1217. gb_addr_config |= ROW_SIZE(1);
  1218. break;
  1219. case 4:
  1220. gb_addr_config |= ROW_SIZE(2);
  1221. break;
  1222. }
  1223. adev->gfx.config.gb_addr_config = gb_addr_config;
  1224. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1225. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1226. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1227. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1228. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1229. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1230. #if 0
  1231. if (adev->has_uvd) {
  1232. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1233. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1234. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1235. }
  1236. #endif
  1237. gfx_v6_0_tiling_mode_table_init(adev);
  1238. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1239. adev->gfx.config.max_sh_per_se,
  1240. adev->gfx.config.max_backends_per_se);
  1241. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1242. adev->gfx.config.max_sh_per_se,
  1243. adev->gfx.config.max_cu_per_sh);
  1244. gfx_v6_0_get_cu_info(adev);
  1245. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1246. ROQ_IB2_START(0x2b)));
  1247. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1248. sx_debug_1 = RREG32(SX_DEBUG_1);
  1249. WREG32(SX_DEBUG_1, sx_debug_1);
  1250. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1251. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_frontend) |
  1252. SC_BACKEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_backend) |
  1253. SC_HIZ_TILE_FIFO_SIZE(adev->gfx.config.sc_hiz_tile_fifo_size) |
  1254. SC_EARLYZ_TILE_FIFO_SIZE(adev->gfx.config.sc_earlyz_tile_fifo_size)));
  1255. WREG32(VGT_NUM_INSTANCES, 1);
  1256. WREG32(CP_PERFMON_CNTL, 0);
  1257. WREG32(SQ_CONFIG, 0);
  1258. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1259. FORCE_EOV_MAX_REZ_CNT(255)));
  1260. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1261. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1262. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1263. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1264. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1265. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1266. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1267. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1268. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1269. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1270. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1271. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1272. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1273. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1274. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1275. udelay(50);
  1276. }
  1277. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1278. {
  1279. int i;
  1280. adev->gfx.scratch.num_reg = 7;
  1281. adev->gfx.scratch.reg_base = SCRATCH_REG0;
  1282. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1283. adev->gfx.scratch.free[i] = true;
  1284. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1285. }
  1286. }
  1287. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1288. {
  1289. struct amdgpu_device *adev = ring->adev;
  1290. uint32_t scratch;
  1291. uint32_t tmp = 0;
  1292. unsigned i;
  1293. int r;
  1294. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1295. if (r) {
  1296. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1297. return r;
  1298. }
  1299. WREG32(scratch, 0xCAFEDEAD);
  1300. r = amdgpu_ring_alloc(ring, 3);
  1301. if (r) {
  1302. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1303. amdgpu_gfx_scratch_free(adev, scratch);
  1304. return r;
  1305. }
  1306. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1307. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1308. amdgpu_ring_write(ring, 0xDEADBEEF);
  1309. amdgpu_ring_commit(ring);
  1310. for (i = 0; i < adev->usec_timeout; i++) {
  1311. tmp = RREG32(scratch);
  1312. if (tmp == 0xDEADBEEF)
  1313. break;
  1314. DRM_UDELAY(1);
  1315. }
  1316. if (i < adev->usec_timeout) {
  1317. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1318. } else {
  1319. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1320. ring->idx, scratch, tmp);
  1321. r = -EINVAL;
  1322. }
  1323. amdgpu_gfx_scratch_free(adev, scratch);
  1324. return r;
  1325. }
  1326. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1327. {
  1328. /* flush hdp cache */
  1329. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1330. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1331. WRITE_DATA_DST_SEL(0)));
  1332. amdgpu_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL);
  1333. amdgpu_ring_write(ring, 0);
  1334. amdgpu_ring_write(ring, 0x1);
  1335. }
  1336. /**
  1337. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1338. *
  1339. * @adev: amdgpu_device pointer
  1340. * @ridx: amdgpu ring index
  1341. *
  1342. * Emits an hdp invalidate on the cp.
  1343. */
  1344. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1345. {
  1346. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1347. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1348. WRITE_DATA_DST_SEL(0)));
  1349. amdgpu_ring_write(ring, HDP_DEBUG0);
  1350. amdgpu_ring_write(ring, 0);
  1351. amdgpu_ring_write(ring, 0x1);
  1352. }
  1353. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1354. u64 seq, unsigned flags)
  1355. {
  1356. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1357. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1358. /* flush read cache over gart */
  1359. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1360. amdgpu_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1361. amdgpu_ring_write(ring, 0);
  1362. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1363. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1364. PACKET3_TC_ACTION_ENA |
  1365. PACKET3_SH_KCACHE_ACTION_ENA |
  1366. PACKET3_SH_ICACHE_ACTION_ENA);
  1367. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1368. amdgpu_ring_write(ring, 0);
  1369. amdgpu_ring_write(ring, 10); /* poll interval */
  1370. /* EVENT_WRITE_EOP - flush caches, send int */
  1371. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1372. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1373. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1374. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1375. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1376. amdgpu_ring_write(ring, lower_32_bits(seq));
  1377. amdgpu_ring_write(ring, upper_32_bits(seq));
  1378. }
  1379. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1380. struct amdgpu_ib *ib,
  1381. unsigned vm_id, bool ctx_switch)
  1382. {
  1383. u32 header, control = 0;
  1384. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1385. if (ctx_switch) {
  1386. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1387. amdgpu_ring_write(ring, 0);
  1388. }
  1389. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1390. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1391. else
  1392. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1393. control |= ib->length_dw | (vm_id << 24);
  1394. amdgpu_ring_write(ring, header);
  1395. amdgpu_ring_write(ring,
  1396. #ifdef __BIG_ENDIAN
  1397. (2 << 0) |
  1398. #endif
  1399. (ib->gpu_addr & 0xFFFFFFFC));
  1400. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1401. amdgpu_ring_write(ring, control);
  1402. }
  1403. /**
  1404. * gfx_v6_0_ring_test_ib - basic ring IB test
  1405. *
  1406. * @ring: amdgpu_ring structure holding ring information
  1407. *
  1408. * Allocate an IB and execute it on the gfx ring (SI).
  1409. * Provides a basic gfx ring test to verify that IBs are working.
  1410. * Returns 0 on success, error on failure.
  1411. */
  1412. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1413. {
  1414. struct amdgpu_device *adev = ring->adev;
  1415. struct amdgpu_ib ib;
  1416. struct fence *f = NULL;
  1417. uint32_t scratch;
  1418. uint32_t tmp = 0;
  1419. long r;
  1420. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1421. if (r) {
  1422. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1423. return r;
  1424. }
  1425. WREG32(scratch, 0xCAFEDEAD);
  1426. memset(&ib, 0, sizeof(ib));
  1427. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1428. if (r) {
  1429. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1430. goto err1;
  1431. }
  1432. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1433. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1434. ib.ptr[2] = 0xDEADBEEF;
  1435. ib.length_dw = 3;
  1436. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1437. if (r)
  1438. goto err2;
  1439. r = fence_wait_timeout(f, false, timeout);
  1440. if (r == 0) {
  1441. DRM_ERROR("amdgpu: IB test timed out\n");
  1442. r = -ETIMEDOUT;
  1443. goto err2;
  1444. } else if (r < 0) {
  1445. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1446. goto err2;
  1447. }
  1448. tmp = RREG32(scratch);
  1449. if (tmp == 0xDEADBEEF) {
  1450. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1451. r = 0;
  1452. } else {
  1453. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1454. scratch, tmp);
  1455. r = -EINVAL;
  1456. }
  1457. err2:
  1458. amdgpu_ib_free(adev, &ib, NULL);
  1459. fence_put(f);
  1460. err1:
  1461. amdgpu_gfx_scratch_free(adev, scratch);
  1462. return r;
  1463. }
  1464. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1465. {
  1466. int i;
  1467. if (enable)
  1468. WREG32(CP_ME_CNTL, 0);
  1469. else {
  1470. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1471. WREG32(SCRATCH_UMSK, 0);
  1472. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1473. adev->gfx.gfx_ring[i].ready = false;
  1474. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1475. adev->gfx.compute_ring[i].ready = false;
  1476. }
  1477. udelay(50);
  1478. }
  1479. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1480. {
  1481. unsigned i;
  1482. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1483. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1484. const struct gfx_firmware_header_v1_0 *me_hdr;
  1485. const __le32 *fw_data;
  1486. u32 fw_size;
  1487. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1488. return -EINVAL;
  1489. gfx_v6_0_cp_gfx_enable(adev, false);
  1490. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1491. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1492. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1493. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1494. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1495. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1496. /* PFP */
  1497. fw_data = (const __le32 *)
  1498. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1499. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1500. WREG32(CP_PFP_UCODE_ADDR, 0);
  1501. for (i = 0; i < fw_size; i++)
  1502. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1503. WREG32(CP_PFP_UCODE_ADDR, 0);
  1504. /* CE */
  1505. fw_data = (const __le32 *)
  1506. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1507. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1508. WREG32(CP_CE_UCODE_ADDR, 0);
  1509. for (i = 0; i < fw_size; i++)
  1510. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1511. WREG32(CP_CE_UCODE_ADDR, 0);
  1512. /* ME */
  1513. fw_data = (const __be32 *)
  1514. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1515. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1516. WREG32(CP_ME_RAM_WADDR, 0);
  1517. for (i = 0; i < fw_size; i++)
  1518. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1519. WREG32(CP_ME_RAM_WADDR, 0);
  1520. WREG32(CP_PFP_UCODE_ADDR, 0);
  1521. WREG32(CP_CE_UCODE_ADDR, 0);
  1522. WREG32(CP_ME_RAM_WADDR, 0);
  1523. WREG32(CP_ME_RAM_RADDR, 0);
  1524. return 0;
  1525. }
  1526. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1527. {
  1528. const struct cs_section_def *sect = NULL;
  1529. const struct cs_extent_def *ext = NULL;
  1530. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1531. int r, i;
  1532. r = amdgpu_ring_alloc(ring, 7 + 4);
  1533. if (r) {
  1534. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1535. return r;
  1536. }
  1537. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1538. amdgpu_ring_write(ring, 0x1);
  1539. amdgpu_ring_write(ring, 0x0);
  1540. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1541. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1542. amdgpu_ring_write(ring, 0);
  1543. amdgpu_ring_write(ring, 0);
  1544. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1545. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1546. amdgpu_ring_write(ring, 0xc000);
  1547. amdgpu_ring_write(ring, 0xe000);
  1548. amdgpu_ring_commit(ring);
  1549. gfx_v6_0_cp_gfx_enable(adev, true);
  1550. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1551. if (r) {
  1552. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1553. return r;
  1554. }
  1555. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1556. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1557. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1559. if (sect->id == SECT_CONTEXT) {
  1560. amdgpu_ring_write(ring,
  1561. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1562. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1563. for (i = 0; i < ext->reg_count; i++)
  1564. amdgpu_ring_write(ring, ext->extent[i]);
  1565. }
  1566. }
  1567. }
  1568. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1569. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1570. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1571. amdgpu_ring_write(ring, 0);
  1572. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1573. amdgpu_ring_write(ring, 0x00000316);
  1574. amdgpu_ring_write(ring, 0x0000000e);
  1575. amdgpu_ring_write(ring, 0x00000010);
  1576. amdgpu_ring_commit(ring);
  1577. return 0;
  1578. }
  1579. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1580. {
  1581. struct amdgpu_ring *ring;
  1582. u32 tmp;
  1583. u32 rb_bufsz;
  1584. int r;
  1585. u64 rptr_addr;
  1586. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1587. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1588. /* Set the write pointer delay */
  1589. WREG32(CP_RB_WPTR_DELAY, 0);
  1590. WREG32(CP_DEBUG, 0);
  1591. WREG32(SCRATCH_ADDR, 0);
  1592. /* ring 0 - compute and gfx */
  1593. /* Set ring buffer size */
  1594. ring = &adev->gfx.gfx_ring[0];
  1595. rb_bufsz = order_base_2(ring->ring_size / 8);
  1596. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1597. #ifdef __BIG_ENDIAN
  1598. tmp |= BUF_SWAP_32BIT;
  1599. #endif
  1600. WREG32(CP_RB0_CNTL, tmp);
  1601. /* Initialize the ring buffer's read and write pointers */
  1602. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1603. ring->wptr = 0;
  1604. WREG32(CP_RB0_WPTR, ring->wptr);
  1605. /* set the wb address whether it's enabled or not */
  1606. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1607. WREG32(CP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1608. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1609. WREG32(SCRATCH_UMSK, 0);
  1610. mdelay(1);
  1611. WREG32(CP_RB0_CNTL, tmp);
  1612. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1613. /* start the rings */
  1614. gfx_v6_0_cp_gfx_start(adev);
  1615. ring->ready = true;
  1616. r = amdgpu_ring_test_ring(ring);
  1617. if (r) {
  1618. ring->ready = false;
  1619. return r;
  1620. }
  1621. return 0;
  1622. }
  1623. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1624. {
  1625. return ring->adev->wb.wb[ring->rptr_offs];
  1626. }
  1627. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1628. {
  1629. struct amdgpu_device *adev = ring->adev;
  1630. if (ring == &adev->gfx.gfx_ring[0])
  1631. return RREG32(CP_RB0_WPTR);
  1632. else if (ring == &adev->gfx.compute_ring[0])
  1633. return RREG32(CP_RB1_WPTR);
  1634. else if (ring == &adev->gfx.compute_ring[1])
  1635. return RREG32(CP_RB2_WPTR);
  1636. else
  1637. BUG();
  1638. }
  1639. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1640. {
  1641. struct amdgpu_device *adev = ring->adev;
  1642. WREG32(CP_RB0_WPTR, ring->wptr);
  1643. (void)RREG32(CP_RB0_WPTR);
  1644. }
  1645. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1646. {
  1647. struct amdgpu_device *adev = ring->adev;
  1648. if (ring == &adev->gfx.compute_ring[0]) {
  1649. WREG32(CP_RB1_WPTR, ring->wptr);
  1650. (void)RREG32(CP_RB1_WPTR);
  1651. } else if (ring == &adev->gfx.compute_ring[1]) {
  1652. WREG32(CP_RB2_WPTR, ring->wptr);
  1653. (void)RREG32(CP_RB2_WPTR);
  1654. } else {
  1655. BUG();
  1656. }
  1657. }
  1658. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1659. {
  1660. struct amdgpu_ring *ring;
  1661. u32 tmp;
  1662. u32 rb_bufsz;
  1663. int r;
  1664. u64 rptr_addr;
  1665. /* ring1 - compute only */
  1666. /* Set ring buffer size */
  1667. ring = &adev->gfx.compute_ring[0];
  1668. rb_bufsz = order_base_2(ring->ring_size / 8);
  1669. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1670. #ifdef __BIG_ENDIAN
  1671. tmp |= BUF_SWAP_32BIT;
  1672. #endif
  1673. WREG32(CP_RB1_CNTL, tmp);
  1674. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1675. ring->wptr = 0;
  1676. WREG32(CP_RB1_WPTR, ring->wptr);
  1677. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1678. WREG32(CP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1679. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1680. mdelay(1);
  1681. WREG32(CP_RB1_CNTL, tmp);
  1682. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1683. ring = &adev->gfx.compute_ring[1];
  1684. rb_bufsz = order_base_2(ring->ring_size / 8);
  1685. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1686. #ifdef __BIG_ENDIAN
  1687. tmp |= BUF_SWAP_32BIT;
  1688. #endif
  1689. WREG32(CP_RB2_CNTL, tmp);
  1690. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1691. ring->wptr = 0;
  1692. WREG32(CP_RB2_WPTR, ring->wptr);
  1693. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1694. WREG32(CP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1695. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1696. mdelay(1);
  1697. WREG32(CP_RB2_CNTL, tmp);
  1698. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1699. adev->gfx.compute_ring[0].ready = true;
  1700. adev->gfx.compute_ring[1].ready = true;
  1701. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[0]);
  1702. if (r) {
  1703. adev->gfx.compute_ring[0].ready = false;
  1704. return r;
  1705. }
  1706. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[1]);
  1707. if (r) {
  1708. adev->gfx.compute_ring[1].ready = false;
  1709. return r;
  1710. }
  1711. return 0;
  1712. }
  1713. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1714. {
  1715. gfx_v6_0_cp_gfx_enable(adev, enable);
  1716. }
  1717. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1718. {
  1719. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1720. }
  1721. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1722. bool enable)
  1723. {
  1724. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  1725. u32 mask;
  1726. int i;
  1727. if (enable)
  1728. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1729. else
  1730. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1731. WREG32(CP_INT_CNTL_RING0, tmp);
  1732. if (!enable) {
  1733. /* read a gfx register */
  1734. tmp = RREG32(DB_DEPTH_INFO);
  1735. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1736. for (i = 0; i < adev->usec_timeout; i++) {
  1737. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1738. break;
  1739. udelay(1);
  1740. }
  1741. }
  1742. }
  1743. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1744. {
  1745. int r;
  1746. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1747. r = gfx_v6_0_cp_load_microcode(adev);
  1748. if (r)
  1749. return r;
  1750. r = gfx_v6_0_cp_gfx_resume(adev);
  1751. if (r)
  1752. return r;
  1753. r = gfx_v6_0_cp_compute_resume(adev);
  1754. if (r)
  1755. return r;
  1756. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1757. return 0;
  1758. }
  1759. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1760. {
  1761. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  1762. uint32_t seq = ring->fence_drv.sync_seq;
  1763. uint64_t addr = ring->fence_drv.gpu_addr;
  1764. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1765. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1766. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1767. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1768. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1769. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1770. amdgpu_ring_write(ring, seq);
  1771. amdgpu_ring_write(ring, 0xffffffff);
  1772. amdgpu_ring_write(ring, 4); /* poll interval */
  1773. if (usepfp) {
  1774. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1775. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1776. amdgpu_ring_write(ring, 0);
  1777. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1778. amdgpu_ring_write(ring, 0);
  1779. }
  1780. }
  1781. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1782. unsigned vm_id, uint64_t pd_addr)
  1783. {
  1784. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  1785. /* write new base address */
  1786. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1787. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1788. WRITE_DATA_DST_SEL(0)));
  1789. if (vm_id < 8) {
  1790. amdgpu_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1791. } else {
  1792. amdgpu_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1793. }
  1794. amdgpu_ring_write(ring, 0);
  1795. amdgpu_ring_write(ring, pd_addr >> 12);
  1796. /* bits 0-15 are the VM contexts0-15 */
  1797. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1798. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1799. WRITE_DATA_DST_SEL(0)));
  1800. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1801. amdgpu_ring_write(ring, 0);
  1802. amdgpu_ring_write(ring, 1 << vm_id);
  1803. /* wait for the invalidate to complete */
  1804. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1805. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  1806. WAIT_REG_MEM_ENGINE(0))); /* me */
  1807. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1808. amdgpu_ring_write(ring, 0);
  1809. amdgpu_ring_write(ring, 0); /* ref */
  1810. amdgpu_ring_write(ring, 0); /* mask */
  1811. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1812. if (usepfp) {
  1813. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1814. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1815. amdgpu_ring_write(ring, 0x0);
  1816. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1817. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1818. amdgpu_ring_write(ring, 0);
  1819. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1820. amdgpu_ring_write(ring, 0);
  1821. }
  1822. }
  1823. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  1824. {
  1825. int r;
  1826. if (adev->gfx.rlc.save_restore_obj) {
  1827. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1828. if (unlikely(r != 0))
  1829. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  1830. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  1831. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1832. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  1833. adev->gfx.rlc.save_restore_obj = NULL;
  1834. }
  1835. if (adev->gfx.rlc.clear_state_obj) {
  1836. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1837. if (unlikely(r != 0))
  1838. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1839. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1840. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1841. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1842. adev->gfx.rlc.clear_state_obj = NULL;
  1843. }
  1844. if (adev->gfx.rlc.cp_table_obj) {
  1845. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1846. if (unlikely(r != 0))
  1847. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1848. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1849. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1850. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1851. adev->gfx.rlc.cp_table_obj = NULL;
  1852. }
  1853. }
  1854. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  1855. {
  1856. const u32 *src_ptr;
  1857. volatile u32 *dst_ptr;
  1858. u32 dws, i;
  1859. u64 reg_list_mc_addr;
  1860. const struct cs_section_def *cs_data;
  1861. int r;
  1862. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  1863. adev->gfx.rlc.reg_list_size =
  1864. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  1865. adev->gfx.rlc.cs_data = si_cs_data;
  1866. src_ptr = adev->gfx.rlc.reg_list;
  1867. dws = adev->gfx.rlc.reg_list_size;
  1868. cs_data = adev->gfx.rlc.cs_data;
  1869. if (src_ptr) {
  1870. /* save restore block */
  1871. if (adev->gfx.rlc.save_restore_obj == NULL) {
  1872. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1873. AMDGPU_GEM_DOMAIN_VRAM,
  1874. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1875. NULL, NULL,
  1876. &adev->gfx.rlc.save_restore_obj);
  1877. if (r) {
  1878. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  1879. return r;
  1880. }
  1881. }
  1882. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1883. if (unlikely(r != 0)) {
  1884. gfx_v6_0_rlc_fini(adev);
  1885. return r;
  1886. }
  1887. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1888. &adev->gfx.rlc.save_restore_gpu_addr);
  1889. if (r) {
  1890. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1891. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  1892. gfx_v6_0_rlc_fini(adev);
  1893. return r;
  1894. }
  1895. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  1896. if (r) {
  1897. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  1898. gfx_v6_0_rlc_fini(adev);
  1899. return r;
  1900. }
  1901. /* write the sr buffer */
  1902. dst_ptr = adev->gfx.rlc.sr_ptr;
  1903. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  1904. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  1905. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  1906. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1907. }
  1908. if (cs_data) {
  1909. /* clear state block */
  1910. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  1911. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  1912. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1913. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1914. AMDGPU_GEM_DOMAIN_VRAM,
  1915. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1916. NULL, NULL,
  1917. &adev->gfx.rlc.clear_state_obj);
  1918. if (r) {
  1919. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1920. gfx_v6_0_rlc_fini(adev);
  1921. return r;
  1922. }
  1923. }
  1924. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1925. if (unlikely(r != 0)) {
  1926. gfx_v6_0_rlc_fini(adev);
  1927. return r;
  1928. }
  1929. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1930. &adev->gfx.rlc.clear_state_gpu_addr);
  1931. if (r) {
  1932. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1933. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1934. gfx_v6_0_rlc_fini(adev);
  1935. return r;
  1936. }
  1937. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1938. if (r) {
  1939. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1940. gfx_v6_0_rlc_fini(adev);
  1941. return r;
  1942. }
  1943. /* set up the cs buffer */
  1944. dst_ptr = adev->gfx.rlc.cs_ptr;
  1945. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  1946. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  1947. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  1948. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  1949. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  1950. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1951. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1952. }
  1953. return 0;
  1954. }
  1955. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  1956. {
  1957. u32 tmp;
  1958. tmp = RREG32(RLC_LB_CNTL);
  1959. if (enable)
  1960. tmp |= LOAD_BALANCE_ENABLE;
  1961. else
  1962. tmp &= ~LOAD_BALANCE_ENABLE;
  1963. WREG32(RLC_LB_CNTL, tmp);
  1964. if (!enable) {
  1965. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1966. WREG32(SPI_LB_CU_MASK, 0x00ff);
  1967. }
  1968. }
  1969. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1970. {
  1971. int i;
  1972. for (i = 0; i < adev->usec_timeout; i++) {
  1973. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  1974. break;
  1975. udelay(1);
  1976. }
  1977. for (i = 0; i < adev->usec_timeout; i++) {
  1978. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  1979. break;
  1980. udelay(1);
  1981. }
  1982. }
  1983. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  1984. {
  1985. u32 tmp;
  1986. tmp = RREG32(RLC_CNTL);
  1987. if (tmp != rlc)
  1988. WREG32(RLC_CNTL, rlc);
  1989. }
  1990. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  1991. {
  1992. u32 data, orig;
  1993. orig = data = RREG32(RLC_CNTL);
  1994. if (data & RLC_ENABLE) {
  1995. data &= ~RLC_ENABLE;
  1996. WREG32(RLC_CNTL, data);
  1997. gfx_v6_0_wait_for_rlc_serdes(adev);
  1998. }
  1999. return orig;
  2000. }
  2001. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2002. {
  2003. WREG32(RLC_CNTL, 0);
  2004. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2005. gfx_v6_0_wait_for_rlc_serdes(adev);
  2006. }
  2007. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2008. {
  2009. WREG32(RLC_CNTL, RLC_ENABLE);
  2010. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2011. udelay(50);
  2012. }
  2013. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2014. {
  2015. u32 tmp = RREG32(GRBM_SOFT_RESET);
  2016. tmp |= SOFT_RESET_RLC;
  2017. WREG32(GRBM_SOFT_RESET, tmp);
  2018. udelay(50);
  2019. tmp &= ~SOFT_RESET_RLC;
  2020. WREG32(GRBM_SOFT_RESET, tmp);
  2021. udelay(50);
  2022. }
  2023. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2024. {
  2025. u32 tmp;
  2026. /* Enable LBPW only for DDR3 */
  2027. tmp = RREG32(MC_SEQ_MISC0);
  2028. if ((tmp & 0xF0000000) == 0xB0000000)
  2029. return true;
  2030. return false;
  2031. }
  2032. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2033. {
  2034. }
  2035. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2036. {
  2037. u32 i;
  2038. const struct rlc_firmware_header_v1_0 *hdr;
  2039. const __le32 *fw_data;
  2040. u32 fw_size;
  2041. if (!adev->gfx.rlc_fw)
  2042. return -EINVAL;
  2043. gfx_v6_0_rlc_stop(adev);
  2044. gfx_v6_0_rlc_reset(adev);
  2045. gfx_v6_0_init_pg(adev);
  2046. gfx_v6_0_init_cg(adev);
  2047. WREG32(RLC_RL_BASE, 0);
  2048. WREG32(RLC_RL_SIZE, 0);
  2049. WREG32(RLC_LB_CNTL, 0);
  2050. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2051. WREG32(RLC_LB_CNTR_INIT, 0);
  2052. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  2053. WREG32(RLC_MC_CNTL, 0);
  2054. WREG32(RLC_UCODE_CNTL, 0);
  2055. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2056. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2057. fw_data = (const __le32 *)
  2058. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2059. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2060. for (i = 0; i < fw_size; i++) {
  2061. WREG32(RLC_UCODE_ADDR, i);
  2062. WREG32(RLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2063. }
  2064. WREG32(RLC_UCODE_ADDR, 0);
  2065. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2066. gfx_v6_0_rlc_start(adev);
  2067. return 0;
  2068. }
  2069. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2070. {
  2071. u32 data, orig, tmp;
  2072. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  2073. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2074. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2075. WREG32(RLC_GCPM_GENERAL_3, 0x00000080);
  2076. tmp = gfx_v6_0_halt_rlc(adev);
  2077. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2078. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2079. WREG32(RLC_SERDES_WR_CTRL, 0x00b000ff);
  2080. gfx_v6_0_wait_for_rlc_serdes(adev);
  2081. gfx_v6_0_update_rlc(adev, tmp);
  2082. WREG32(RLC_SERDES_WR_CTRL, 0x007000ff);
  2083. data |= CGCG_EN | CGLS_EN;
  2084. } else {
  2085. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2086. RREG32(CB_CGTT_SCLK_CTRL);
  2087. RREG32(CB_CGTT_SCLK_CTRL);
  2088. RREG32(CB_CGTT_SCLK_CTRL);
  2089. RREG32(CB_CGTT_SCLK_CTRL);
  2090. data &= ~(CGCG_EN | CGLS_EN);
  2091. }
  2092. if (orig != data)
  2093. WREG32(RLC_CGCG_CGLS_CTRL, data);
  2094. }
  2095. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2096. {
  2097. u32 data, orig, tmp = 0;
  2098. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2099. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2100. data = 0x96940200;
  2101. if (orig != data)
  2102. WREG32(CGTS_SM_CTRL_REG, data);
  2103. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2104. orig = data = RREG32(CP_MEM_SLP_CNTL);
  2105. data |= CP_MEM_LS_EN;
  2106. if (orig != data)
  2107. WREG32(CP_MEM_SLP_CNTL, data);
  2108. }
  2109. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2110. data &= 0xffffffc0;
  2111. if (orig != data)
  2112. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2113. tmp = gfx_v6_0_halt_rlc(adev);
  2114. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2115. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2116. WREG32(RLC_SERDES_WR_CTRL, 0x00d000ff);
  2117. gfx_v6_0_update_rlc(adev, tmp);
  2118. } else {
  2119. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2120. data |= 0x00000003;
  2121. if (orig != data)
  2122. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2123. data = RREG32(CP_MEM_SLP_CNTL);
  2124. if (data & CP_MEM_LS_EN) {
  2125. data &= ~CP_MEM_LS_EN;
  2126. WREG32(CP_MEM_SLP_CNTL, data);
  2127. }
  2128. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2129. data |= LS_OVERRIDE | OVERRIDE;
  2130. if (orig != data)
  2131. WREG32(CGTS_SM_CTRL_REG, data);
  2132. tmp = gfx_v6_0_halt_rlc(adev);
  2133. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2134. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2135. WREG32(RLC_SERDES_WR_CTRL, 0x00e000ff);
  2136. gfx_v6_0_update_rlc(adev, tmp);
  2137. }
  2138. }
  2139. /*
  2140. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2141. bool enable)
  2142. {
  2143. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2144. if (enable) {
  2145. gfx_v6_0_enable_mgcg(adev, true);
  2146. gfx_v6_0_enable_cgcg(adev, true);
  2147. } else {
  2148. gfx_v6_0_enable_cgcg(adev, false);
  2149. gfx_v6_0_enable_mgcg(adev, false);
  2150. }
  2151. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2152. }
  2153. */
  2154. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2155. bool enable)
  2156. {
  2157. }
  2158. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2159. bool enable)
  2160. {
  2161. }
  2162. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2163. {
  2164. u32 data, orig;
  2165. orig = data = RREG32(RLC_PG_CNTL);
  2166. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2167. data &= ~0x8000;
  2168. else
  2169. data |= 0x8000;
  2170. if (orig != data)
  2171. WREG32(RLC_PG_CNTL, data);
  2172. }
  2173. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2174. {
  2175. }
  2176. /*
  2177. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2178. {
  2179. const __le32 *fw_data;
  2180. volatile u32 *dst_ptr;
  2181. int me, i, max_me = 4;
  2182. u32 bo_offset = 0;
  2183. u32 table_offset, table_size;
  2184. if (adev->asic_type == CHIP_KAVERI)
  2185. max_me = 5;
  2186. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2187. return;
  2188. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2189. for (me = 0; me < max_me; me++) {
  2190. if (me == 0) {
  2191. const struct gfx_firmware_header_v1_0 *hdr =
  2192. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2193. fw_data = (const __le32 *)
  2194. (adev->gfx.ce_fw->data +
  2195. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2196. table_offset = le32_to_cpu(hdr->jt_offset);
  2197. table_size = le32_to_cpu(hdr->jt_size);
  2198. } else if (me == 1) {
  2199. const struct gfx_firmware_header_v1_0 *hdr =
  2200. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2201. fw_data = (const __le32 *)
  2202. (adev->gfx.pfp_fw->data +
  2203. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2204. table_offset = le32_to_cpu(hdr->jt_offset);
  2205. table_size = le32_to_cpu(hdr->jt_size);
  2206. } else if (me == 2) {
  2207. const struct gfx_firmware_header_v1_0 *hdr =
  2208. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2209. fw_data = (const __le32 *)
  2210. (adev->gfx.me_fw->data +
  2211. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2212. table_offset = le32_to_cpu(hdr->jt_offset);
  2213. table_size = le32_to_cpu(hdr->jt_size);
  2214. } else if (me == 3) {
  2215. const struct gfx_firmware_header_v1_0 *hdr =
  2216. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2217. fw_data = (const __le32 *)
  2218. (adev->gfx.mec_fw->data +
  2219. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2220. table_offset = le32_to_cpu(hdr->jt_offset);
  2221. table_size = le32_to_cpu(hdr->jt_size);
  2222. } else {
  2223. const struct gfx_firmware_header_v1_0 *hdr =
  2224. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2225. fw_data = (const __le32 *)
  2226. (adev->gfx.mec2_fw->data +
  2227. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2228. table_offset = le32_to_cpu(hdr->jt_offset);
  2229. table_size = le32_to_cpu(hdr->jt_size);
  2230. }
  2231. for (i = 0; i < table_size; i ++) {
  2232. dst_ptr[bo_offset + i] =
  2233. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2234. }
  2235. bo_offset += table_size;
  2236. }
  2237. }
  2238. */
  2239. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2240. bool enable)
  2241. {
  2242. u32 tmp;
  2243. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2244. tmp = RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10);
  2245. WREG32(RLC_TTOP_D, tmp);
  2246. tmp = RREG32(RLC_PG_CNTL);
  2247. tmp |= GFX_PG_ENABLE;
  2248. WREG32(RLC_PG_CNTL, tmp);
  2249. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2250. tmp |= AUTO_PG_EN;
  2251. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2252. } else {
  2253. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2254. tmp &= ~AUTO_PG_EN;
  2255. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2256. tmp = RREG32(DB_RENDER_CONTROL);
  2257. }
  2258. }
  2259. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2260. u32 se, u32 sh)
  2261. {
  2262. u32 mask = 0, tmp, tmp1;
  2263. int i;
  2264. mutex_lock(&adev->grbm_idx_mutex);
  2265. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2266. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2267. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2268. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2269. mutex_unlock(&adev->grbm_idx_mutex);
  2270. tmp &= 0xffff0000;
  2271. tmp |= tmp1;
  2272. tmp >>= 16;
  2273. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2274. mask <<= 1;
  2275. mask |= 1;
  2276. }
  2277. return (~tmp) & mask;
  2278. }
  2279. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2280. {
  2281. u32 i, j, k, active_cu_number = 0;
  2282. u32 mask, counter, cu_bitmap;
  2283. u32 tmp = 0;
  2284. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2285. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2286. mask = 1;
  2287. cu_bitmap = 0;
  2288. counter = 0;
  2289. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2290. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2291. if (counter < 2)
  2292. cu_bitmap |= mask;
  2293. counter++;
  2294. }
  2295. mask <<= 1;
  2296. }
  2297. active_cu_number += counter;
  2298. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2299. }
  2300. }
  2301. WREG32(RLC_PG_AO_CU_MASK, tmp);
  2302. tmp = RREG32(RLC_MAX_PG_CU);
  2303. tmp &= ~MAX_PU_CU_MASK;
  2304. tmp |= MAX_PU_CU(active_cu_number);
  2305. WREG32(RLC_MAX_PG_CU, tmp);
  2306. }
  2307. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2308. bool enable)
  2309. {
  2310. u32 data, orig;
  2311. orig = data = RREG32(RLC_PG_CNTL);
  2312. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2313. data |= STATIC_PER_CU_PG_ENABLE;
  2314. else
  2315. data &= ~STATIC_PER_CU_PG_ENABLE;
  2316. if (orig != data)
  2317. WREG32(RLC_PG_CNTL, data);
  2318. }
  2319. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2320. bool enable)
  2321. {
  2322. u32 data, orig;
  2323. orig = data = RREG32(RLC_PG_CNTL);
  2324. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2325. data |= DYN_PER_CU_PG_ENABLE;
  2326. else
  2327. data &= ~DYN_PER_CU_PG_ENABLE;
  2328. if (orig != data)
  2329. WREG32(RLC_PG_CNTL, data);
  2330. }
  2331. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2332. {
  2333. u32 tmp;
  2334. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2335. tmp = RREG32(RLC_PG_CNTL);
  2336. tmp |= GFX_PG_SRC;
  2337. WREG32(RLC_PG_CNTL, tmp);
  2338. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2339. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2340. tmp &= ~GRBM_REG_SGIT_MASK;
  2341. tmp |= GRBM_REG_SGIT(0x700);
  2342. tmp &= ~PG_AFTER_GRBM_REG_ST_MASK;
  2343. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2344. }
  2345. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2346. {
  2347. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2348. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2349. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2350. }
  2351. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2352. {
  2353. u32 count = 0;
  2354. const struct cs_section_def *sect = NULL;
  2355. const struct cs_extent_def *ext = NULL;
  2356. if (adev->gfx.rlc.cs_data == NULL)
  2357. return 0;
  2358. /* begin clear state */
  2359. count += 2;
  2360. /* context control state */
  2361. count += 3;
  2362. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2363. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2364. if (sect->id == SECT_CONTEXT)
  2365. count += 2 + ext->reg_count;
  2366. else
  2367. return 0;
  2368. }
  2369. }
  2370. /* pa_sc_raster_config */
  2371. count += 3;
  2372. /* end clear state */
  2373. count += 2;
  2374. /* clear state */
  2375. count += 2;
  2376. return count;
  2377. }
  2378. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2379. volatile u32 *buffer)
  2380. {
  2381. u32 count = 0, i;
  2382. const struct cs_section_def *sect = NULL;
  2383. const struct cs_extent_def *ext = NULL;
  2384. if (adev->gfx.rlc.cs_data == NULL)
  2385. return;
  2386. if (buffer == NULL)
  2387. return;
  2388. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2389. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2390. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2391. buffer[count++] = cpu_to_le32(0x80000000);
  2392. buffer[count++] = cpu_to_le32(0x80000000);
  2393. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2394. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2395. if (sect->id == SECT_CONTEXT) {
  2396. buffer[count++] =
  2397. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2398. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2399. for (i = 0; i < ext->reg_count; i++)
  2400. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2401. } else {
  2402. return;
  2403. }
  2404. }
  2405. }
  2406. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2407. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2408. switch (adev->asic_type) {
  2409. case CHIP_TAHITI:
  2410. case CHIP_PITCAIRN:
  2411. buffer[count++] = cpu_to_le32(0x2a00126a);
  2412. break;
  2413. case CHIP_VERDE:
  2414. buffer[count++] = cpu_to_le32(0x0000124a);
  2415. break;
  2416. case CHIP_OLAND:
  2417. buffer[count++] = cpu_to_le32(0x00000082);
  2418. break;
  2419. case CHIP_HAINAN:
  2420. buffer[count++] = cpu_to_le32(0x00000000);
  2421. break;
  2422. default:
  2423. buffer[count++] = cpu_to_le32(0x00000000);
  2424. break;
  2425. }
  2426. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2427. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2428. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2429. buffer[count++] = cpu_to_le32(0);
  2430. }
  2431. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2432. {
  2433. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2434. AMD_PG_SUPPORT_GFX_SMG |
  2435. AMD_PG_SUPPORT_GFX_DMG |
  2436. AMD_PG_SUPPORT_CP |
  2437. AMD_PG_SUPPORT_GDS |
  2438. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2439. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2440. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2441. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2442. gfx_v6_0_init_gfx_cgpg(adev);
  2443. gfx_v6_0_enable_cp_pg(adev, true);
  2444. gfx_v6_0_enable_gds_pg(adev, true);
  2445. } else {
  2446. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2447. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2448. }
  2449. gfx_v6_0_init_ao_cu_mask(adev);
  2450. gfx_v6_0_update_gfx_pg(adev, true);
  2451. } else {
  2452. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2453. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2454. }
  2455. }
  2456. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2457. {
  2458. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2459. AMD_PG_SUPPORT_GFX_SMG |
  2460. AMD_PG_SUPPORT_GFX_DMG |
  2461. AMD_PG_SUPPORT_CP |
  2462. AMD_PG_SUPPORT_GDS |
  2463. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2464. gfx_v6_0_update_gfx_pg(adev, false);
  2465. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2466. gfx_v6_0_enable_cp_pg(adev, false);
  2467. gfx_v6_0_enable_gds_pg(adev, false);
  2468. }
  2469. }
  2470. }
  2471. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2472. {
  2473. uint64_t clock;
  2474. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2475. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2476. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  2477. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2478. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2479. return clock;
  2480. }
  2481. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2482. {
  2483. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2484. amdgpu_ring_write(ring, 0x80000000);
  2485. amdgpu_ring_write(ring, 0);
  2486. }
  2487. static unsigned gfx_v6_0_ring_get_emit_ib_size(struct amdgpu_ring *ring)
  2488. {
  2489. return
  2490. 6; /* gfx_v6_0_ring_emit_ib */
  2491. }
  2492. static unsigned gfx_v6_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  2493. {
  2494. return
  2495. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2496. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2497. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2498. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2499. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  2500. 3; /* gfx_v6_ring_emit_cntxcntl */
  2501. }
  2502. static unsigned gfx_v6_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  2503. {
  2504. return
  2505. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2506. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2507. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2508. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  2509. 14 + 14 + 14; /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2510. }
  2511. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2512. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2513. .select_se_sh = &gfx_v6_0_select_se_sh,
  2514. };
  2515. static int gfx_v6_0_early_init(void *handle)
  2516. {
  2517. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2518. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2519. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2520. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2521. gfx_v6_0_set_ring_funcs(adev);
  2522. gfx_v6_0_set_irq_funcs(adev);
  2523. return 0;
  2524. }
  2525. static int gfx_v6_0_sw_init(void *handle)
  2526. {
  2527. struct amdgpu_ring *ring;
  2528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2529. int i, r;
  2530. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2531. if (r)
  2532. return r;
  2533. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2534. if (r)
  2535. return r;
  2536. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2537. if (r)
  2538. return r;
  2539. gfx_v6_0_scratch_init(adev);
  2540. r = gfx_v6_0_init_microcode(adev);
  2541. if (r) {
  2542. DRM_ERROR("Failed to load gfx firmware!\n");
  2543. return r;
  2544. }
  2545. r = gfx_v6_0_rlc_init(adev);
  2546. if (r) {
  2547. DRM_ERROR("Failed to init rlc BOs!\n");
  2548. return r;
  2549. }
  2550. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2551. ring = &adev->gfx.gfx_ring[i];
  2552. ring->ring_obj = NULL;
  2553. sprintf(ring->name, "gfx");
  2554. r = amdgpu_ring_init(adev, ring, 1024,
  2555. 0x80000000, 0xf,
  2556. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  2557. AMDGPU_RING_TYPE_GFX);
  2558. if (r)
  2559. return r;
  2560. }
  2561. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2562. unsigned irq_type;
  2563. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2564. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2565. break;
  2566. }
  2567. ring = &adev->gfx.compute_ring[i];
  2568. ring->ring_obj = NULL;
  2569. ring->use_doorbell = false;
  2570. ring->doorbell_index = 0;
  2571. ring->me = 1;
  2572. ring->pipe = i;
  2573. ring->queue = i;
  2574. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2575. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2576. r = amdgpu_ring_init(adev, ring, 1024,
  2577. 0x80000000, 0xf,
  2578. &adev->gfx.eop_irq, irq_type,
  2579. AMDGPU_RING_TYPE_COMPUTE);
  2580. if (r)
  2581. return r;
  2582. }
  2583. return r;
  2584. }
  2585. static int gfx_v6_0_sw_fini(void *handle)
  2586. {
  2587. int i;
  2588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2589. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2590. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2591. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2592. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2593. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2594. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2595. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2596. gfx_v6_0_rlc_fini(adev);
  2597. return 0;
  2598. }
  2599. static int gfx_v6_0_hw_init(void *handle)
  2600. {
  2601. int r;
  2602. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2603. gfx_v6_0_gpu_init(adev);
  2604. r = gfx_v6_0_rlc_resume(adev);
  2605. if (r)
  2606. return r;
  2607. r = gfx_v6_0_cp_resume(adev);
  2608. if (r)
  2609. return r;
  2610. adev->gfx.ce_ram_size = 0x8000;
  2611. return r;
  2612. }
  2613. static int gfx_v6_0_hw_fini(void *handle)
  2614. {
  2615. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2616. gfx_v6_0_cp_enable(adev, false);
  2617. gfx_v6_0_rlc_stop(adev);
  2618. gfx_v6_0_fini_pg(adev);
  2619. return 0;
  2620. }
  2621. static int gfx_v6_0_suspend(void *handle)
  2622. {
  2623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2624. return gfx_v6_0_hw_fini(adev);
  2625. }
  2626. static int gfx_v6_0_resume(void *handle)
  2627. {
  2628. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2629. return gfx_v6_0_hw_init(adev);
  2630. }
  2631. static bool gfx_v6_0_is_idle(void *handle)
  2632. {
  2633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2634. if (RREG32(GRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2635. return false;
  2636. else
  2637. return true;
  2638. }
  2639. static int gfx_v6_0_wait_for_idle(void *handle)
  2640. {
  2641. unsigned i;
  2642. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2643. for (i = 0; i < adev->usec_timeout; i++) {
  2644. if (gfx_v6_0_is_idle(handle))
  2645. return 0;
  2646. udelay(1);
  2647. }
  2648. return -ETIMEDOUT;
  2649. }
  2650. static int gfx_v6_0_soft_reset(void *handle)
  2651. {
  2652. return 0;
  2653. }
  2654. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2655. enum amdgpu_interrupt_state state)
  2656. {
  2657. u32 cp_int_cntl;
  2658. switch (state) {
  2659. case AMDGPU_IRQ_STATE_DISABLE:
  2660. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2661. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2662. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2663. break;
  2664. case AMDGPU_IRQ_STATE_ENABLE:
  2665. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2666. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2667. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2668. break;
  2669. default:
  2670. break;
  2671. }
  2672. }
  2673. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2674. int ring,
  2675. enum amdgpu_interrupt_state state)
  2676. {
  2677. u32 cp_int_cntl;
  2678. switch (state){
  2679. case AMDGPU_IRQ_STATE_DISABLE:
  2680. if (ring == 0) {
  2681. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2682. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2683. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2684. break;
  2685. } else {
  2686. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2687. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2688. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2689. break;
  2690. }
  2691. case AMDGPU_IRQ_STATE_ENABLE:
  2692. if (ring == 0) {
  2693. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2694. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2695. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2696. break;
  2697. } else {
  2698. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2699. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2700. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2701. break;
  2702. }
  2703. default:
  2704. BUG();
  2705. break;
  2706. }
  2707. }
  2708. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2709. struct amdgpu_irq_src *src,
  2710. unsigned type,
  2711. enum amdgpu_interrupt_state state)
  2712. {
  2713. u32 cp_int_cntl;
  2714. switch (state) {
  2715. case AMDGPU_IRQ_STATE_DISABLE:
  2716. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2717. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2718. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2719. break;
  2720. case AMDGPU_IRQ_STATE_ENABLE:
  2721. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2722. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2723. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2724. break;
  2725. default:
  2726. break;
  2727. }
  2728. return 0;
  2729. }
  2730. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2731. struct amdgpu_irq_src *src,
  2732. unsigned type,
  2733. enum amdgpu_interrupt_state state)
  2734. {
  2735. u32 cp_int_cntl;
  2736. switch (state) {
  2737. case AMDGPU_IRQ_STATE_DISABLE:
  2738. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2739. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2740. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2741. break;
  2742. case AMDGPU_IRQ_STATE_ENABLE:
  2743. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2744. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2745. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2746. break;
  2747. default:
  2748. break;
  2749. }
  2750. return 0;
  2751. }
  2752. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2753. struct amdgpu_irq_src *src,
  2754. unsigned type,
  2755. enum amdgpu_interrupt_state state)
  2756. {
  2757. switch (type) {
  2758. case AMDGPU_CP_IRQ_GFX_EOP:
  2759. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2760. break;
  2761. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2762. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2763. break;
  2764. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2765. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2766. break;
  2767. default:
  2768. break;
  2769. }
  2770. return 0;
  2771. }
  2772. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2773. struct amdgpu_irq_src *source,
  2774. struct amdgpu_iv_entry *entry)
  2775. {
  2776. switch (entry->ring_id) {
  2777. case 0:
  2778. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2779. break;
  2780. case 1:
  2781. case 2:
  2782. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id -1]);
  2783. break;
  2784. default:
  2785. break;
  2786. }
  2787. return 0;
  2788. }
  2789. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2790. struct amdgpu_irq_src *source,
  2791. struct amdgpu_iv_entry *entry)
  2792. {
  2793. DRM_ERROR("Illegal register access in command stream\n");
  2794. schedule_work(&adev->reset_work);
  2795. return 0;
  2796. }
  2797. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2798. struct amdgpu_irq_src *source,
  2799. struct amdgpu_iv_entry *entry)
  2800. {
  2801. DRM_ERROR("Illegal instruction in command stream\n");
  2802. schedule_work(&adev->reset_work);
  2803. return 0;
  2804. }
  2805. static int gfx_v6_0_set_clockgating_state(void *handle,
  2806. enum amd_clockgating_state state)
  2807. {
  2808. bool gate = false;
  2809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2810. if (state == AMD_CG_STATE_GATE)
  2811. gate = true;
  2812. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2813. if (gate) {
  2814. gfx_v6_0_enable_mgcg(adev, true);
  2815. gfx_v6_0_enable_cgcg(adev, true);
  2816. } else {
  2817. gfx_v6_0_enable_cgcg(adev, false);
  2818. gfx_v6_0_enable_mgcg(adev, false);
  2819. }
  2820. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2821. return 0;
  2822. }
  2823. static int gfx_v6_0_set_powergating_state(void *handle,
  2824. enum amd_powergating_state state)
  2825. {
  2826. bool gate = false;
  2827. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2828. if (state == AMD_PG_STATE_GATE)
  2829. gate = true;
  2830. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2831. AMD_PG_SUPPORT_GFX_SMG |
  2832. AMD_PG_SUPPORT_GFX_DMG |
  2833. AMD_PG_SUPPORT_CP |
  2834. AMD_PG_SUPPORT_GDS |
  2835. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2836. gfx_v6_0_update_gfx_pg(adev, gate);
  2837. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2838. gfx_v6_0_enable_cp_pg(adev, gate);
  2839. gfx_v6_0_enable_gds_pg(adev, gate);
  2840. }
  2841. }
  2842. return 0;
  2843. }
  2844. const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2845. .name = "gfx_v6_0",
  2846. .early_init = gfx_v6_0_early_init,
  2847. .late_init = NULL,
  2848. .sw_init = gfx_v6_0_sw_init,
  2849. .sw_fini = gfx_v6_0_sw_fini,
  2850. .hw_init = gfx_v6_0_hw_init,
  2851. .hw_fini = gfx_v6_0_hw_fini,
  2852. .suspend = gfx_v6_0_suspend,
  2853. .resume = gfx_v6_0_resume,
  2854. .is_idle = gfx_v6_0_is_idle,
  2855. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2856. .soft_reset = gfx_v6_0_soft_reset,
  2857. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2858. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2859. };
  2860. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2861. .get_rptr = gfx_v6_0_ring_get_rptr,
  2862. .get_wptr = gfx_v6_0_ring_get_wptr,
  2863. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2864. .parse_cs = NULL,
  2865. .emit_ib = gfx_v6_0_ring_emit_ib,
  2866. .emit_fence = gfx_v6_0_ring_emit_fence,
  2867. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2868. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2869. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2870. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2871. .test_ring = gfx_v6_0_ring_test_ring,
  2872. .test_ib = gfx_v6_0_ring_test_ib,
  2873. .insert_nop = amdgpu_ring_insert_nop,
  2874. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  2875. .get_emit_ib_size = gfx_v6_0_ring_get_emit_ib_size,
  2876. .get_dma_frame_size = gfx_v6_0_ring_get_dma_frame_size_gfx,
  2877. };
  2878. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2879. .get_rptr = gfx_v6_0_ring_get_rptr,
  2880. .get_wptr = gfx_v6_0_ring_get_wptr,
  2881. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  2882. .parse_cs = NULL,
  2883. .emit_ib = gfx_v6_0_ring_emit_ib,
  2884. .emit_fence = gfx_v6_0_ring_emit_fence,
  2885. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2886. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2887. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2888. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2889. .test_ring = gfx_v6_0_ring_test_ring,
  2890. .test_ib = gfx_v6_0_ring_test_ib,
  2891. .insert_nop = amdgpu_ring_insert_nop,
  2892. .get_emit_ib_size = gfx_v6_0_ring_get_emit_ib_size,
  2893. .get_dma_frame_size = gfx_v6_0_ring_get_dma_frame_size_compute,
  2894. };
  2895. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  2896. {
  2897. int i;
  2898. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2899. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  2900. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2901. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  2902. }
  2903. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  2904. .set = gfx_v6_0_set_eop_interrupt_state,
  2905. .process = gfx_v6_0_eop_irq,
  2906. };
  2907. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  2908. .set = gfx_v6_0_set_priv_reg_fault_state,
  2909. .process = gfx_v6_0_priv_reg_irq,
  2910. };
  2911. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  2912. .set = gfx_v6_0_set_priv_inst_fault_state,
  2913. .process = gfx_v6_0_priv_inst_irq,
  2914. };
  2915. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2916. {
  2917. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  2918. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  2919. adev->gfx.priv_reg_irq.num_types = 1;
  2920. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  2921. adev->gfx.priv_inst_irq.num_types = 1;
  2922. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  2923. }
  2924. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  2925. {
  2926. int i, j, k, counter, active_cu_number = 0;
  2927. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  2928. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  2929. memset(cu_info, 0, sizeof(*cu_info));
  2930. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2931. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2932. mask = 1;
  2933. ao_bitmap = 0;
  2934. counter = 0;
  2935. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  2936. cu_info->bitmap[i][j] = bitmap;
  2937. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  2938. if (bitmap & mask) {
  2939. if (counter < 2)
  2940. ao_bitmap |= mask;
  2941. counter ++;
  2942. }
  2943. mask <<= 1;
  2944. }
  2945. active_cu_number += counter;
  2946. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  2947. }
  2948. }
  2949. cu_info->number = active_cu_number;
  2950. cu_info->ao_cu_mask = ao_cu_mask;
  2951. }