dce_v8_0.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 100;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ == 100) {
  163. i = 0;
  164. if (!dce_v8_0_is_counter_moving(adev, crtc))
  165. break;
  166. }
  167. }
  168. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  169. if (i++ == 100) {
  170. i = 0;
  171. if (!dce_v8_0_is_counter_moving(adev, crtc))
  172. break;
  173. }
  174. }
  175. }
  176. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  177. {
  178. if (crtc >= adev->mode_info.num_crtc)
  179. return 0;
  180. else
  181. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  182. }
  183. static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  184. {
  185. unsigned i;
  186. /* Enable pflip interrupts */
  187. for (i = 0; i < adev->mode_info.num_crtc; i++)
  188. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  189. }
  190. static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  191. {
  192. unsigned i;
  193. /* Disable pflip interrupts */
  194. for (i = 0; i < adev->mode_info.num_crtc; i++)
  195. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  196. }
  197. /**
  198. * dce_v8_0_page_flip - pageflip callback.
  199. *
  200. * @adev: amdgpu_device pointer
  201. * @crtc_id: crtc to cleanup pageflip on
  202. * @crtc_base: new address of the crtc (GPU MC address)
  203. *
  204. * Triggers the actual pageflip by updating the primary
  205. * surface base address.
  206. */
  207. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  208. int crtc_id, u64 crtc_base, bool async)
  209. {
  210. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  211. /* flip at hsync for async, default is vsync */
  212. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  213. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  214. /* update the primary scanout addresses */
  215. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  216. upper_32_bits(crtc_base));
  217. /* writing to the low address triggers the update */
  218. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  219. lower_32_bits(crtc_base));
  220. /* post the write */
  221. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  222. }
  223. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  224. u32 *vbl, u32 *position)
  225. {
  226. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  227. return -EINVAL;
  228. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  229. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  230. return 0;
  231. }
  232. /**
  233. * dce_v8_0_hpd_sense - hpd sense callback.
  234. *
  235. * @adev: amdgpu_device pointer
  236. * @hpd: hpd (hotplug detect) pin
  237. *
  238. * Checks if a digital monitor is connected (evergreen+).
  239. * Returns true if connected, false if not connected.
  240. */
  241. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  242. enum amdgpu_hpd_id hpd)
  243. {
  244. bool connected = false;
  245. switch (hpd) {
  246. case AMDGPU_HPD_1:
  247. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  248. connected = true;
  249. break;
  250. case AMDGPU_HPD_2:
  251. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  252. connected = true;
  253. break;
  254. case AMDGPU_HPD_3:
  255. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  256. connected = true;
  257. break;
  258. case AMDGPU_HPD_4:
  259. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  260. connected = true;
  261. break;
  262. case AMDGPU_HPD_5:
  263. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  264. connected = true;
  265. break;
  266. case AMDGPU_HPD_6:
  267. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  268. connected = true;
  269. break;
  270. default:
  271. break;
  272. }
  273. return connected;
  274. }
  275. /**
  276. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @hpd: hpd (hotplug detect) pin
  280. *
  281. * Set the polarity of the hpd pin (evergreen+).
  282. */
  283. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  284. enum amdgpu_hpd_id hpd)
  285. {
  286. u32 tmp;
  287. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  288. switch (hpd) {
  289. case AMDGPU_HPD_1:
  290. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  291. if (connected)
  292. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  293. else
  294. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  295. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  296. break;
  297. case AMDGPU_HPD_2:
  298. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  299. if (connected)
  300. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  301. else
  302. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  303. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  304. break;
  305. case AMDGPU_HPD_3:
  306. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  307. if (connected)
  308. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  309. else
  310. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  311. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  312. break;
  313. case AMDGPU_HPD_4:
  314. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  315. if (connected)
  316. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  317. else
  318. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  319. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  320. break;
  321. case AMDGPU_HPD_5:
  322. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  323. if (connected)
  324. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  325. else
  326. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  327. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  328. break;
  329. case AMDGPU_HPD_6:
  330. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  331. if (connected)
  332. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  333. else
  334. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  335. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  336. break;
  337. default:
  338. break;
  339. }
  340. }
  341. /**
  342. * dce_v8_0_hpd_init - hpd setup callback.
  343. *
  344. * @adev: amdgpu_device pointer
  345. *
  346. * Setup the hpd pins used by the card (evergreen+).
  347. * Enable the pin, set the polarity, and enable the hpd interrupts.
  348. */
  349. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  350. {
  351. struct drm_device *dev = adev->ddev;
  352. struct drm_connector *connector;
  353. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  354. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  355. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  356. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  357. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  358. switch (amdgpu_connector->hpd.hpd) {
  359. case AMDGPU_HPD_1:
  360. WREG32(mmDC_HPD1_CONTROL, tmp);
  361. break;
  362. case AMDGPU_HPD_2:
  363. WREG32(mmDC_HPD2_CONTROL, tmp);
  364. break;
  365. case AMDGPU_HPD_3:
  366. WREG32(mmDC_HPD3_CONTROL, tmp);
  367. break;
  368. case AMDGPU_HPD_4:
  369. WREG32(mmDC_HPD4_CONTROL, tmp);
  370. break;
  371. case AMDGPU_HPD_5:
  372. WREG32(mmDC_HPD5_CONTROL, tmp);
  373. break;
  374. case AMDGPU_HPD_6:
  375. WREG32(mmDC_HPD6_CONTROL, tmp);
  376. break;
  377. default:
  378. break;
  379. }
  380. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  381. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  382. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  383. * aux dp channel on imac and help (but not completely fix)
  384. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  385. * also avoid interrupt storms during dpms.
  386. */
  387. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  388. switch (amdgpu_connector->hpd.hpd) {
  389. case AMDGPU_HPD_1:
  390. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  391. break;
  392. case AMDGPU_HPD_2:
  393. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  394. break;
  395. case AMDGPU_HPD_3:
  396. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  397. break;
  398. case AMDGPU_HPD_4:
  399. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  400. break;
  401. case AMDGPU_HPD_5:
  402. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  403. break;
  404. case AMDGPU_HPD_6:
  405. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  406. break;
  407. default:
  408. continue;
  409. }
  410. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  411. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  412. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  413. continue;
  414. }
  415. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  416. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  417. }
  418. }
  419. /**
  420. * dce_v8_0_hpd_fini - hpd tear down callback.
  421. *
  422. * @adev: amdgpu_device pointer
  423. *
  424. * Tear down the hpd pins used by the card (evergreen+).
  425. * Disable the hpd interrupts.
  426. */
  427. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  428. {
  429. struct drm_device *dev = adev->ddev;
  430. struct drm_connector *connector;
  431. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  432. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  433. switch (amdgpu_connector->hpd.hpd) {
  434. case AMDGPU_HPD_1:
  435. WREG32(mmDC_HPD1_CONTROL, 0);
  436. break;
  437. case AMDGPU_HPD_2:
  438. WREG32(mmDC_HPD2_CONTROL, 0);
  439. break;
  440. case AMDGPU_HPD_3:
  441. WREG32(mmDC_HPD3_CONTROL, 0);
  442. break;
  443. case AMDGPU_HPD_4:
  444. WREG32(mmDC_HPD4_CONTROL, 0);
  445. break;
  446. case AMDGPU_HPD_5:
  447. WREG32(mmDC_HPD5_CONTROL, 0);
  448. break;
  449. case AMDGPU_HPD_6:
  450. WREG32(mmDC_HPD6_CONTROL, 0);
  451. break;
  452. default:
  453. break;
  454. }
  455. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  456. }
  457. }
  458. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  459. {
  460. return mmDC_GPIO_HPD_A;
  461. }
  462. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  463. {
  464. u32 crtc_hung = 0;
  465. u32 crtc_status[6];
  466. u32 i, j, tmp;
  467. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  468. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  469. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  470. crtc_hung |= (1 << i);
  471. }
  472. }
  473. for (j = 0; j < 10; j++) {
  474. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  475. if (crtc_hung & (1 << i)) {
  476. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  477. if (tmp != crtc_status[i])
  478. crtc_hung &= ~(1 << i);
  479. }
  480. }
  481. if (crtc_hung == 0)
  482. return false;
  483. udelay(100);
  484. }
  485. return true;
  486. }
  487. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  488. struct amdgpu_mode_mc_save *save)
  489. {
  490. u32 crtc_enabled, tmp;
  491. int i;
  492. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  493. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  494. /* disable VGA render */
  495. tmp = RREG32(mmVGA_RENDER_CONTROL);
  496. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  497. WREG32(mmVGA_RENDER_CONTROL, tmp);
  498. /* blank the display controllers */
  499. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  500. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  501. CRTC_CONTROL, CRTC_MASTER_EN);
  502. if (crtc_enabled) {
  503. #if 1
  504. save->crtc_enabled[i] = true;
  505. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  506. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  507. /*it is correct only for RGB ; black is 0*/
  508. WREG32(mmCRTC_BLANK_DATA_COLOR + crtc_offsets[i], 0);
  509. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  510. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  511. }
  512. mdelay(20);
  513. #else
  514. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  515. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  516. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  517. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  518. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  519. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  520. save->crtc_enabled[i] = false;
  521. /* ***** */
  522. #endif
  523. } else {
  524. save->crtc_enabled[i] = false;
  525. }
  526. }
  527. }
  528. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  529. struct amdgpu_mode_mc_save *save)
  530. {
  531. u32 tmp;
  532. int i;
  533. /* update crtc base addresses */
  534. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  535. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  536. upper_32_bits(adev->mc.vram_start));
  537. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  538. (u32)adev->mc.vram_start);
  539. if (save->crtc_enabled[i]) {
  540. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  541. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  542. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  543. }
  544. mdelay(20);
  545. }
  546. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  547. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  548. /* Unlock vga access */
  549. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  550. mdelay(1);
  551. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  552. }
  553. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  554. bool render)
  555. {
  556. u32 tmp;
  557. /* Lockout access through VGA aperture*/
  558. tmp = RREG32(mmVGA_HDP_CONTROL);
  559. if (render)
  560. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  561. else
  562. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  563. WREG32(mmVGA_HDP_CONTROL, tmp);
  564. /* disable VGA render */
  565. tmp = RREG32(mmVGA_RENDER_CONTROL);
  566. if (render)
  567. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  568. else
  569. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  570. WREG32(mmVGA_RENDER_CONTROL, tmp);
  571. }
  572. static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
  573. {
  574. int num_crtc = 0;
  575. switch (adev->asic_type) {
  576. case CHIP_BONAIRE:
  577. case CHIP_HAWAII:
  578. num_crtc = 6;
  579. break;
  580. case CHIP_KAVERI:
  581. num_crtc = 4;
  582. break;
  583. case CHIP_KABINI:
  584. case CHIP_MULLINS:
  585. num_crtc = 2;
  586. break;
  587. default:
  588. num_crtc = 0;
  589. }
  590. return num_crtc;
  591. }
  592. void dce_v8_0_disable_dce(struct amdgpu_device *adev)
  593. {
  594. /*Disable VGA render and enabled crtc, if has DCE engine*/
  595. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  596. u32 tmp;
  597. int crtc_enabled, i;
  598. dce_v8_0_set_vga_render_state(adev, false);
  599. /*Disable crtc*/
  600. for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
  601. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  602. CRTC_CONTROL, CRTC_MASTER_EN);
  603. if (crtc_enabled) {
  604. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  605. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  606. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  607. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  608. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  609. }
  610. }
  611. }
  612. }
  613. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  614. {
  615. struct drm_device *dev = encoder->dev;
  616. struct amdgpu_device *adev = dev->dev_private;
  617. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  618. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  619. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  620. int bpc = 0;
  621. u32 tmp = 0;
  622. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  623. if (connector) {
  624. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  625. bpc = amdgpu_connector_get_monitor_bpc(connector);
  626. dither = amdgpu_connector->dither;
  627. }
  628. /* LVDS/eDP FMT is set up by atom */
  629. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  630. return;
  631. /* not needed for analog */
  632. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  633. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  634. return;
  635. if (bpc == 0)
  636. return;
  637. switch (bpc) {
  638. case 6:
  639. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  640. /* XXX sort out optimal dither settings */
  641. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  642. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  643. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  644. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  645. else
  646. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  647. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  648. break;
  649. case 8:
  650. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  651. /* XXX sort out optimal dither settings */
  652. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  653. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  654. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  655. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  656. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  657. else
  658. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  659. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  660. break;
  661. case 10:
  662. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  663. /* XXX sort out optimal dither settings */
  664. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  665. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  666. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  667. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  668. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  669. else
  670. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  671. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  672. break;
  673. default:
  674. /* not needed */
  675. break;
  676. }
  677. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  678. }
  679. /* display watermark setup */
  680. /**
  681. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  682. *
  683. * @adev: amdgpu_device pointer
  684. * @amdgpu_crtc: the selected display controller
  685. * @mode: the current display mode on the selected display
  686. * controller
  687. *
  688. * Setup up the line buffer allocation for
  689. * the selected display controller (CIK).
  690. * Returns the line buffer size in pixels.
  691. */
  692. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  693. struct amdgpu_crtc *amdgpu_crtc,
  694. struct drm_display_mode *mode)
  695. {
  696. u32 tmp, buffer_alloc, i;
  697. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  698. /*
  699. * Line Buffer Setup
  700. * There are 6 line buffers, one for each display controllers.
  701. * There are 3 partitions per LB. Select the number of partitions
  702. * to enable based on the display width. For display widths larger
  703. * than 4096, you need use to use 2 display controllers and combine
  704. * them using the stereo blender.
  705. */
  706. if (amdgpu_crtc->base.enabled && mode) {
  707. if (mode->crtc_hdisplay < 1920) {
  708. tmp = 1;
  709. buffer_alloc = 2;
  710. } else if (mode->crtc_hdisplay < 2560) {
  711. tmp = 2;
  712. buffer_alloc = 2;
  713. } else if (mode->crtc_hdisplay < 4096) {
  714. tmp = 0;
  715. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  716. } else {
  717. DRM_DEBUG_KMS("Mode too big for LB!\n");
  718. tmp = 0;
  719. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  720. }
  721. } else {
  722. tmp = 1;
  723. buffer_alloc = 0;
  724. }
  725. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  726. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  727. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  728. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  729. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  730. for (i = 0; i < adev->usec_timeout; i++) {
  731. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  732. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  733. break;
  734. udelay(1);
  735. }
  736. if (amdgpu_crtc->base.enabled && mode) {
  737. switch (tmp) {
  738. case 0:
  739. default:
  740. return 4096 * 2;
  741. case 1:
  742. return 1920 * 2;
  743. case 2:
  744. return 2560 * 2;
  745. }
  746. }
  747. /* controller not enabled, so no lb used */
  748. return 0;
  749. }
  750. /**
  751. * cik_get_number_of_dram_channels - get the number of dram channels
  752. *
  753. * @adev: amdgpu_device pointer
  754. *
  755. * Look up the number of video ram channels (CIK).
  756. * Used for display watermark bandwidth calculations
  757. * Returns the number of dram channels
  758. */
  759. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  760. {
  761. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  762. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  763. case 0:
  764. default:
  765. return 1;
  766. case 1:
  767. return 2;
  768. case 2:
  769. return 4;
  770. case 3:
  771. return 8;
  772. case 4:
  773. return 3;
  774. case 5:
  775. return 6;
  776. case 6:
  777. return 10;
  778. case 7:
  779. return 12;
  780. case 8:
  781. return 16;
  782. }
  783. }
  784. struct dce8_wm_params {
  785. u32 dram_channels; /* number of dram channels */
  786. u32 yclk; /* bandwidth per dram data pin in kHz */
  787. u32 sclk; /* engine clock in kHz */
  788. u32 disp_clk; /* display clock in kHz */
  789. u32 src_width; /* viewport width */
  790. u32 active_time; /* active display time in ns */
  791. u32 blank_time; /* blank time in ns */
  792. bool interlaced; /* mode is interlaced */
  793. fixed20_12 vsc; /* vertical scale ratio */
  794. u32 num_heads; /* number of active crtcs */
  795. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  796. u32 lb_size; /* line buffer allocated to pipe */
  797. u32 vtaps; /* vertical scaler taps */
  798. };
  799. /**
  800. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  801. *
  802. * @wm: watermark calculation data
  803. *
  804. * Calculate the raw dram bandwidth (CIK).
  805. * Used for display watermark bandwidth calculations
  806. * Returns the dram bandwidth in MBytes/s
  807. */
  808. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  809. {
  810. /* Calculate raw DRAM Bandwidth */
  811. fixed20_12 dram_efficiency; /* 0.7 */
  812. fixed20_12 yclk, dram_channels, bandwidth;
  813. fixed20_12 a;
  814. a.full = dfixed_const(1000);
  815. yclk.full = dfixed_const(wm->yclk);
  816. yclk.full = dfixed_div(yclk, a);
  817. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  818. a.full = dfixed_const(10);
  819. dram_efficiency.full = dfixed_const(7);
  820. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  821. bandwidth.full = dfixed_mul(dram_channels, yclk);
  822. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  823. return dfixed_trunc(bandwidth);
  824. }
  825. /**
  826. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  827. *
  828. * @wm: watermark calculation data
  829. *
  830. * Calculate the dram bandwidth used for display (CIK).
  831. * Used for display watermark bandwidth calculations
  832. * Returns the dram bandwidth for display in MBytes/s
  833. */
  834. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  835. {
  836. /* Calculate DRAM Bandwidth and the part allocated to display. */
  837. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  838. fixed20_12 yclk, dram_channels, bandwidth;
  839. fixed20_12 a;
  840. a.full = dfixed_const(1000);
  841. yclk.full = dfixed_const(wm->yclk);
  842. yclk.full = dfixed_div(yclk, a);
  843. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  844. a.full = dfixed_const(10);
  845. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  846. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  847. bandwidth.full = dfixed_mul(dram_channels, yclk);
  848. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  849. return dfixed_trunc(bandwidth);
  850. }
  851. /**
  852. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  853. *
  854. * @wm: watermark calculation data
  855. *
  856. * Calculate the data return bandwidth used for display (CIK).
  857. * Used for display watermark bandwidth calculations
  858. * Returns the data return bandwidth in MBytes/s
  859. */
  860. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  861. {
  862. /* Calculate the display Data return Bandwidth */
  863. fixed20_12 return_efficiency; /* 0.8 */
  864. fixed20_12 sclk, bandwidth;
  865. fixed20_12 a;
  866. a.full = dfixed_const(1000);
  867. sclk.full = dfixed_const(wm->sclk);
  868. sclk.full = dfixed_div(sclk, a);
  869. a.full = dfixed_const(10);
  870. return_efficiency.full = dfixed_const(8);
  871. return_efficiency.full = dfixed_div(return_efficiency, a);
  872. a.full = dfixed_const(32);
  873. bandwidth.full = dfixed_mul(a, sclk);
  874. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  875. return dfixed_trunc(bandwidth);
  876. }
  877. /**
  878. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  879. *
  880. * @wm: watermark calculation data
  881. *
  882. * Calculate the dmif bandwidth used for display (CIK).
  883. * Used for display watermark bandwidth calculations
  884. * Returns the dmif bandwidth in MBytes/s
  885. */
  886. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  887. {
  888. /* Calculate the DMIF Request Bandwidth */
  889. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  890. fixed20_12 disp_clk, bandwidth;
  891. fixed20_12 a, b;
  892. a.full = dfixed_const(1000);
  893. disp_clk.full = dfixed_const(wm->disp_clk);
  894. disp_clk.full = dfixed_div(disp_clk, a);
  895. a.full = dfixed_const(32);
  896. b.full = dfixed_mul(a, disp_clk);
  897. a.full = dfixed_const(10);
  898. disp_clk_request_efficiency.full = dfixed_const(8);
  899. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  900. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  901. return dfixed_trunc(bandwidth);
  902. }
  903. /**
  904. * dce_v8_0_available_bandwidth - get the min available bandwidth
  905. *
  906. * @wm: watermark calculation data
  907. *
  908. * Calculate the min available bandwidth used for display (CIK).
  909. * Used for display watermark bandwidth calculations
  910. * Returns the min available bandwidth in MBytes/s
  911. */
  912. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  913. {
  914. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  915. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  916. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  917. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  918. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  919. }
  920. /**
  921. * dce_v8_0_average_bandwidth - get the average available bandwidth
  922. *
  923. * @wm: watermark calculation data
  924. *
  925. * Calculate the average available bandwidth used for display (CIK).
  926. * Used for display watermark bandwidth calculations
  927. * Returns the average available bandwidth in MBytes/s
  928. */
  929. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  930. {
  931. /* Calculate the display mode Average Bandwidth
  932. * DisplayMode should contain the source and destination dimensions,
  933. * timing, etc.
  934. */
  935. fixed20_12 bpp;
  936. fixed20_12 line_time;
  937. fixed20_12 src_width;
  938. fixed20_12 bandwidth;
  939. fixed20_12 a;
  940. a.full = dfixed_const(1000);
  941. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  942. line_time.full = dfixed_div(line_time, a);
  943. bpp.full = dfixed_const(wm->bytes_per_pixel);
  944. src_width.full = dfixed_const(wm->src_width);
  945. bandwidth.full = dfixed_mul(src_width, bpp);
  946. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  947. bandwidth.full = dfixed_div(bandwidth, line_time);
  948. return dfixed_trunc(bandwidth);
  949. }
  950. /**
  951. * dce_v8_0_latency_watermark - get the latency watermark
  952. *
  953. * @wm: watermark calculation data
  954. *
  955. * Calculate the latency watermark (CIK).
  956. * Used for display watermark bandwidth calculations
  957. * Returns the latency watermark in ns
  958. */
  959. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  960. {
  961. /* First calculate the latency in ns */
  962. u32 mc_latency = 2000; /* 2000 ns. */
  963. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  964. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  965. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  966. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  967. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  968. (wm->num_heads * cursor_line_pair_return_time);
  969. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  970. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  971. u32 tmp, dmif_size = 12288;
  972. fixed20_12 a, b, c;
  973. if (wm->num_heads == 0)
  974. return 0;
  975. a.full = dfixed_const(2);
  976. b.full = dfixed_const(1);
  977. if ((wm->vsc.full > a.full) ||
  978. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  979. (wm->vtaps >= 5) ||
  980. ((wm->vsc.full >= a.full) && wm->interlaced))
  981. max_src_lines_per_dst_line = 4;
  982. else
  983. max_src_lines_per_dst_line = 2;
  984. a.full = dfixed_const(available_bandwidth);
  985. b.full = dfixed_const(wm->num_heads);
  986. a.full = dfixed_div(a, b);
  987. b.full = dfixed_const(mc_latency + 512);
  988. c.full = dfixed_const(wm->disp_clk);
  989. b.full = dfixed_div(b, c);
  990. c.full = dfixed_const(dmif_size);
  991. b.full = dfixed_div(c, b);
  992. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  993. b.full = dfixed_const(1000);
  994. c.full = dfixed_const(wm->disp_clk);
  995. b.full = dfixed_div(c, b);
  996. c.full = dfixed_const(wm->bytes_per_pixel);
  997. b.full = dfixed_mul(b, c);
  998. lb_fill_bw = min(tmp, dfixed_trunc(b));
  999. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1000. b.full = dfixed_const(1000);
  1001. c.full = dfixed_const(lb_fill_bw);
  1002. b.full = dfixed_div(c, b);
  1003. a.full = dfixed_div(a, b);
  1004. line_fill_time = dfixed_trunc(a);
  1005. if (line_fill_time < wm->active_time)
  1006. return latency;
  1007. else
  1008. return latency + (line_fill_time - wm->active_time);
  1009. }
  1010. /**
  1011. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1012. * average and available dram bandwidth
  1013. *
  1014. * @wm: watermark calculation data
  1015. *
  1016. * Check if the display average bandwidth fits in the display
  1017. * dram bandwidth (CIK).
  1018. * Used for display watermark bandwidth calculations
  1019. * Returns true if the display fits, false if not.
  1020. */
  1021. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  1022. {
  1023. if (dce_v8_0_average_bandwidth(wm) <=
  1024. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1025. return true;
  1026. else
  1027. return false;
  1028. }
  1029. /**
  1030. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1031. * average and available bandwidth
  1032. *
  1033. * @wm: watermark calculation data
  1034. *
  1035. * Check if the display average bandwidth fits in the display
  1036. * available bandwidth (CIK).
  1037. * Used for display watermark bandwidth calculations
  1038. * Returns true if the display fits, false if not.
  1039. */
  1040. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1041. {
  1042. if (dce_v8_0_average_bandwidth(wm) <=
  1043. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1044. return true;
  1045. else
  1046. return false;
  1047. }
  1048. /**
  1049. * dce_v8_0_check_latency_hiding - check latency hiding
  1050. *
  1051. * @wm: watermark calculation data
  1052. *
  1053. * Check latency hiding (CIK).
  1054. * Used for display watermark bandwidth calculations
  1055. * Returns true if the display fits, false if not.
  1056. */
  1057. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1058. {
  1059. u32 lb_partitions = wm->lb_size / wm->src_width;
  1060. u32 line_time = wm->active_time + wm->blank_time;
  1061. u32 latency_tolerant_lines;
  1062. u32 latency_hiding;
  1063. fixed20_12 a;
  1064. a.full = dfixed_const(1);
  1065. if (wm->vsc.full > a.full)
  1066. latency_tolerant_lines = 1;
  1067. else {
  1068. if (lb_partitions <= (wm->vtaps + 1))
  1069. latency_tolerant_lines = 1;
  1070. else
  1071. latency_tolerant_lines = 2;
  1072. }
  1073. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1074. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1075. return true;
  1076. else
  1077. return false;
  1078. }
  1079. /**
  1080. * dce_v8_0_program_watermarks - program display watermarks
  1081. *
  1082. * @adev: amdgpu_device pointer
  1083. * @amdgpu_crtc: the selected display controller
  1084. * @lb_size: line buffer size
  1085. * @num_heads: number of display controllers in use
  1086. *
  1087. * Calculate and program the display watermarks for the
  1088. * selected display controller (CIK).
  1089. */
  1090. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1091. struct amdgpu_crtc *amdgpu_crtc,
  1092. u32 lb_size, u32 num_heads)
  1093. {
  1094. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1095. struct dce8_wm_params wm_low, wm_high;
  1096. u32 pixel_period;
  1097. u32 line_time = 0;
  1098. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1099. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1100. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1101. pixel_period = 1000000 / (u32)mode->clock;
  1102. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1103. /* watermark for high clocks */
  1104. if (adev->pm.dpm_enabled) {
  1105. wm_high.yclk =
  1106. amdgpu_dpm_get_mclk(adev, false) * 10;
  1107. wm_high.sclk =
  1108. amdgpu_dpm_get_sclk(adev, false) * 10;
  1109. } else {
  1110. wm_high.yclk = adev->pm.current_mclk * 10;
  1111. wm_high.sclk = adev->pm.current_sclk * 10;
  1112. }
  1113. wm_high.disp_clk = mode->clock;
  1114. wm_high.src_width = mode->crtc_hdisplay;
  1115. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1116. wm_high.blank_time = line_time - wm_high.active_time;
  1117. wm_high.interlaced = false;
  1118. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1119. wm_high.interlaced = true;
  1120. wm_high.vsc = amdgpu_crtc->vsc;
  1121. wm_high.vtaps = 1;
  1122. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1123. wm_high.vtaps = 2;
  1124. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1125. wm_high.lb_size = lb_size;
  1126. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1127. wm_high.num_heads = num_heads;
  1128. /* set for high clocks */
  1129. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1130. /* possibly force display priority to high */
  1131. /* should really do this at mode validation time... */
  1132. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1133. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1134. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1135. (adev->mode_info.disp_priority == 2)) {
  1136. DRM_DEBUG_KMS("force priority to high\n");
  1137. }
  1138. /* watermark for low clocks */
  1139. if (adev->pm.dpm_enabled) {
  1140. wm_low.yclk =
  1141. amdgpu_dpm_get_mclk(adev, true) * 10;
  1142. wm_low.sclk =
  1143. amdgpu_dpm_get_sclk(adev, true) * 10;
  1144. } else {
  1145. wm_low.yclk = adev->pm.current_mclk * 10;
  1146. wm_low.sclk = adev->pm.current_sclk * 10;
  1147. }
  1148. wm_low.disp_clk = mode->clock;
  1149. wm_low.src_width = mode->crtc_hdisplay;
  1150. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1151. wm_low.blank_time = line_time - wm_low.active_time;
  1152. wm_low.interlaced = false;
  1153. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1154. wm_low.interlaced = true;
  1155. wm_low.vsc = amdgpu_crtc->vsc;
  1156. wm_low.vtaps = 1;
  1157. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1158. wm_low.vtaps = 2;
  1159. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1160. wm_low.lb_size = lb_size;
  1161. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1162. wm_low.num_heads = num_heads;
  1163. /* set for low clocks */
  1164. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1165. /* possibly force display priority to high */
  1166. /* should really do this at mode validation time... */
  1167. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1168. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1169. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1170. (adev->mode_info.disp_priority == 2)) {
  1171. DRM_DEBUG_KMS("force priority to high\n");
  1172. }
  1173. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1174. }
  1175. /* select wm A */
  1176. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1177. tmp = wm_mask;
  1178. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1179. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1180. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1181. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1182. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1183. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1184. /* select wm B */
  1185. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1186. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1187. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1188. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1189. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1190. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1191. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1192. /* restore original selection */
  1193. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1194. /* save values for DPM */
  1195. amdgpu_crtc->line_time = line_time;
  1196. amdgpu_crtc->wm_high = latency_watermark_a;
  1197. amdgpu_crtc->wm_low = latency_watermark_b;
  1198. /* Save number of lines the linebuffer leads before the scanout */
  1199. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1200. }
  1201. /**
  1202. * dce_v8_0_bandwidth_update - program display watermarks
  1203. *
  1204. * @adev: amdgpu_device pointer
  1205. *
  1206. * Calculate and program the display watermarks and line
  1207. * buffer allocation (CIK).
  1208. */
  1209. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1210. {
  1211. struct drm_display_mode *mode = NULL;
  1212. u32 num_heads = 0, lb_size;
  1213. int i;
  1214. amdgpu_update_display_priority(adev);
  1215. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1216. if (adev->mode_info.crtcs[i]->base.enabled)
  1217. num_heads++;
  1218. }
  1219. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1220. mode = &adev->mode_info.crtcs[i]->base.mode;
  1221. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1222. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1223. lb_size, num_heads);
  1224. }
  1225. }
  1226. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1227. {
  1228. int i;
  1229. u32 offset, tmp;
  1230. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1231. offset = adev->mode_info.audio.pin[i].offset;
  1232. tmp = RREG32_AUDIO_ENDPT(offset,
  1233. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1234. if (((tmp &
  1235. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1236. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1237. adev->mode_info.audio.pin[i].connected = false;
  1238. else
  1239. adev->mode_info.audio.pin[i].connected = true;
  1240. }
  1241. }
  1242. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1243. {
  1244. int i;
  1245. dce_v8_0_audio_get_connected_pins(adev);
  1246. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1247. if (adev->mode_info.audio.pin[i].connected)
  1248. return &adev->mode_info.audio.pin[i];
  1249. }
  1250. DRM_ERROR("No connected audio pins found!\n");
  1251. return NULL;
  1252. }
  1253. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1254. {
  1255. struct amdgpu_device *adev = encoder->dev->dev_private;
  1256. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1257. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1258. u32 offset;
  1259. if (!dig || !dig->afmt || !dig->afmt->pin)
  1260. return;
  1261. offset = dig->afmt->offset;
  1262. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1263. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1264. }
  1265. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1266. struct drm_display_mode *mode)
  1267. {
  1268. struct amdgpu_device *adev = encoder->dev->dev_private;
  1269. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1270. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1271. struct drm_connector *connector;
  1272. struct amdgpu_connector *amdgpu_connector = NULL;
  1273. u32 tmp = 0, offset;
  1274. if (!dig || !dig->afmt || !dig->afmt->pin)
  1275. return;
  1276. offset = dig->afmt->pin->offset;
  1277. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1278. if (connector->encoder == encoder) {
  1279. amdgpu_connector = to_amdgpu_connector(connector);
  1280. break;
  1281. }
  1282. }
  1283. if (!amdgpu_connector) {
  1284. DRM_ERROR("Couldn't find encoder's connector\n");
  1285. return;
  1286. }
  1287. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1288. if (connector->latency_present[1])
  1289. tmp =
  1290. (connector->video_latency[1] <<
  1291. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1292. (connector->audio_latency[1] <<
  1293. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1294. else
  1295. tmp =
  1296. (0 <<
  1297. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1298. (0 <<
  1299. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1300. } else {
  1301. if (connector->latency_present[0])
  1302. tmp =
  1303. (connector->video_latency[0] <<
  1304. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1305. (connector->audio_latency[0] <<
  1306. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1307. else
  1308. tmp =
  1309. (0 <<
  1310. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1311. (0 <<
  1312. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1313. }
  1314. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1315. }
  1316. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1317. {
  1318. struct amdgpu_device *adev = encoder->dev->dev_private;
  1319. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1320. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1321. struct drm_connector *connector;
  1322. struct amdgpu_connector *amdgpu_connector = NULL;
  1323. u32 offset, tmp;
  1324. u8 *sadb = NULL;
  1325. int sad_count;
  1326. if (!dig || !dig->afmt || !dig->afmt->pin)
  1327. return;
  1328. offset = dig->afmt->pin->offset;
  1329. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1330. if (connector->encoder == encoder) {
  1331. amdgpu_connector = to_amdgpu_connector(connector);
  1332. break;
  1333. }
  1334. }
  1335. if (!amdgpu_connector) {
  1336. DRM_ERROR("Couldn't find encoder's connector\n");
  1337. return;
  1338. }
  1339. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1340. if (sad_count < 0) {
  1341. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1342. sad_count = 0;
  1343. }
  1344. /* program the speaker allocation */
  1345. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1346. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1347. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1348. /* set HDMI mode */
  1349. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1350. if (sad_count)
  1351. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1352. else
  1353. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1354. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1355. kfree(sadb);
  1356. }
  1357. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1358. {
  1359. struct amdgpu_device *adev = encoder->dev->dev_private;
  1360. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1361. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1362. u32 offset;
  1363. struct drm_connector *connector;
  1364. struct amdgpu_connector *amdgpu_connector = NULL;
  1365. struct cea_sad *sads;
  1366. int i, sad_count;
  1367. static const u16 eld_reg_to_type[][2] = {
  1368. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1369. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1370. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1371. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1372. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1373. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1374. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1375. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1376. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1377. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1378. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1379. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1380. };
  1381. if (!dig || !dig->afmt || !dig->afmt->pin)
  1382. return;
  1383. offset = dig->afmt->pin->offset;
  1384. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1385. if (connector->encoder == encoder) {
  1386. amdgpu_connector = to_amdgpu_connector(connector);
  1387. break;
  1388. }
  1389. }
  1390. if (!amdgpu_connector) {
  1391. DRM_ERROR("Couldn't find encoder's connector\n");
  1392. return;
  1393. }
  1394. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1395. if (sad_count <= 0) {
  1396. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1397. return;
  1398. }
  1399. BUG_ON(!sads);
  1400. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1401. u32 value = 0;
  1402. u8 stereo_freqs = 0;
  1403. int max_channels = -1;
  1404. int j;
  1405. for (j = 0; j < sad_count; j++) {
  1406. struct cea_sad *sad = &sads[j];
  1407. if (sad->format == eld_reg_to_type[i][1]) {
  1408. if (sad->channels > max_channels) {
  1409. value = (sad->channels <<
  1410. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1411. (sad->byte2 <<
  1412. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1413. (sad->freq <<
  1414. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1415. max_channels = sad->channels;
  1416. }
  1417. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1418. stereo_freqs |= sad->freq;
  1419. else
  1420. break;
  1421. }
  1422. }
  1423. value |= (stereo_freqs <<
  1424. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1425. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1426. }
  1427. kfree(sads);
  1428. }
  1429. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1430. struct amdgpu_audio_pin *pin,
  1431. bool enable)
  1432. {
  1433. if (!pin)
  1434. return;
  1435. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1436. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1437. }
  1438. static const u32 pin_offsets[7] =
  1439. {
  1440. (0x1780 - 0x1780),
  1441. (0x1786 - 0x1780),
  1442. (0x178c - 0x1780),
  1443. (0x1792 - 0x1780),
  1444. (0x1798 - 0x1780),
  1445. (0x179d - 0x1780),
  1446. (0x17a4 - 0x1780),
  1447. };
  1448. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1449. {
  1450. int i;
  1451. if (!amdgpu_audio)
  1452. return 0;
  1453. adev->mode_info.audio.enabled = true;
  1454. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1455. adev->mode_info.audio.num_pins = 7;
  1456. else if ((adev->asic_type == CHIP_KABINI) ||
  1457. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1458. adev->mode_info.audio.num_pins = 3;
  1459. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1460. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1461. adev->mode_info.audio.num_pins = 7;
  1462. else
  1463. adev->mode_info.audio.num_pins = 3;
  1464. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1465. adev->mode_info.audio.pin[i].channels = -1;
  1466. adev->mode_info.audio.pin[i].rate = -1;
  1467. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1468. adev->mode_info.audio.pin[i].status_bits = 0;
  1469. adev->mode_info.audio.pin[i].category_code = 0;
  1470. adev->mode_info.audio.pin[i].connected = false;
  1471. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1472. adev->mode_info.audio.pin[i].id = i;
  1473. /* disable audio. it will be set up later */
  1474. /* XXX remove once we switch to ip funcs */
  1475. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1476. }
  1477. return 0;
  1478. }
  1479. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1480. {
  1481. int i;
  1482. if (!amdgpu_audio)
  1483. return;
  1484. if (!adev->mode_info.audio.enabled)
  1485. return;
  1486. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1487. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1488. adev->mode_info.audio.enabled = false;
  1489. }
  1490. /*
  1491. * update the N and CTS parameters for a given pixel clock rate
  1492. */
  1493. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1494. {
  1495. struct drm_device *dev = encoder->dev;
  1496. struct amdgpu_device *adev = dev->dev_private;
  1497. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1498. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1499. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1500. uint32_t offset = dig->afmt->offset;
  1501. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT));
  1502. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1503. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1504. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1505. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1506. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1507. }
  1508. /*
  1509. * build a HDMI Video Info Frame
  1510. */
  1511. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1512. void *buffer, size_t size)
  1513. {
  1514. struct drm_device *dev = encoder->dev;
  1515. struct amdgpu_device *adev = dev->dev_private;
  1516. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1517. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1518. uint32_t offset = dig->afmt->offset;
  1519. uint8_t *frame = buffer + 3;
  1520. uint8_t *header = buffer;
  1521. WREG32(mmAFMT_AVI_INFO0 + offset,
  1522. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1523. WREG32(mmAFMT_AVI_INFO1 + offset,
  1524. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1525. WREG32(mmAFMT_AVI_INFO2 + offset,
  1526. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1527. WREG32(mmAFMT_AVI_INFO3 + offset,
  1528. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1529. }
  1530. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1531. {
  1532. struct drm_device *dev = encoder->dev;
  1533. struct amdgpu_device *adev = dev->dev_private;
  1534. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1535. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1536. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1537. u32 dto_phase = 24 * 1000;
  1538. u32 dto_modulo = clock;
  1539. if (!dig || !dig->afmt)
  1540. return;
  1541. /* XXX two dtos; generally use dto0 for hdmi */
  1542. /* Express [24MHz / target pixel clock] as an exact rational
  1543. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1544. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1545. */
  1546. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1547. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1548. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1549. }
  1550. /*
  1551. * update the info frames with the data from the current display mode
  1552. */
  1553. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1554. struct drm_display_mode *mode)
  1555. {
  1556. struct drm_device *dev = encoder->dev;
  1557. struct amdgpu_device *adev = dev->dev_private;
  1558. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1559. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1560. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1561. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1562. struct hdmi_avi_infoframe frame;
  1563. uint32_t offset, val;
  1564. ssize_t err;
  1565. int bpc = 8;
  1566. if (!dig || !dig->afmt)
  1567. return;
  1568. /* Silent, r600_hdmi_enable will raise WARN for us */
  1569. if (!dig->afmt->enabled)
  1570. return;
  1571. offset = dig->afmt->offset;
  1572. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1573. if (encoder->crtc) {
  1574. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1575. bpc = amdgpu_crtc->bpc;
  1576. }
  1577. /* disable audio prior to setting up hw */
  1578. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1579. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1580. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1581. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1582. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1583. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1584. val = RREG32(mmHDMI_CONTROL + offset);
  1585. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1586. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1587. switch (bpc) {
  1588. case 0:
  1589. case 6:
  1590. case 8:
  1591. case 16:
  1592. default:
  1593. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1594. connector->name, bpc);
  1595. break;
  1596. case 10:
  1597. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1598. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1599. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1600. connector->name);
  1601. break;
  1602. case 12:
  1603. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1604. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1605. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1606. connector->name);
  1607. break;
  1608. }
  1609. WREG32(mmHDMI_CONTROL + offset, val);
  1610. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1611. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1612. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1613. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1614. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1615. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1616. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1617. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1618. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1619. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1620. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1621. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1622. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1623. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1624. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1625. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1626. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1627. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1628. if (bpc > 8)
  1629. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1630. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1631. else
  1632. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1633. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1634. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1635. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1636. WREG32(mmAFMT_60958_0 + offset,
  1637. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1638. WREG32(mmAFMT_60958_1 + offset,
  1639. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1640. WREG32(mmAFMT_60958_2 + offset,
  1641. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1642. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1643. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1644. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1645. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1646. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1647. dce_v8_0_audio_write_speaker_allocation(encoder);
  1648. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1649. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1650. dce_v8_0_afmt_audio_select_pin(encoder);
  1651. dce_v8_0_audio_write_sad_regs(encoder);
  1652. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1653. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1654. if (err < 0) {
  1655. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1656. return;
  1657. }
  1658. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1659. if (err < 0) {
  1660. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1661. return;
  1662. }
  1663. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1664. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1665. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1666. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK); /* required for audio info values to be updated */
  1667. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1668. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1669. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1670. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1671. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1672. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1673. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1674. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1675. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1676. /* enable audio after setting up hw */
  1677. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1678. }
  1679. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1680. {
  1681. struct drm_device *dev = encoder->dev;
  1682. struct amdgpu_device *adev = dev->dev_private;
  1683. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1684. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1685. if (!dig || !dig->afmt)
  1686. return;
  1687. /* Silent, r600_hdmi_enable will raise WARN for us */
  1688. if (enable && dig->afmt->enabled)
  1689. return;
  1690. if (!enable && !dig->afmt->enabled)
  1691. return;
  1692. if (!enable && dig->afmt->pin) {
  1693. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1694. dig->afmt->pin = NULL;
  1695. }
  1696. dig->afmt->enabled = enable;
  1697. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1698. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1699. }
  1700. static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1701. {
  1702. int i;
  1703. for (i = 0; i < adev->mode_info.num_dig; i++)
  1704. adev->mode_info.afmt[i] = NULL;
  1705. /* DCE8 has audio blocks tied to DIG encoders */
  1706. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1707. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1708. if (adev->mode_info.afmt[i]) {
  1709. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1710. adev->mode_info.afmt[i]->id = i;
  1711. } else {
  1712. int j;
  1713. for (j = 0; j < i; j++) {
  1714. kfree(adev->mode_info.afmt[j]);
  1715. adev->mode_info.afmt[j] = NULL;
  1716. }
  1717. return -ENOMEM;
  1718. }
  1719. }
  1720. return 0;
  1721. }
  1722. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1723. {
  1724. int i;
  1725. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1726. kfree(adev->mode_info.afmt[i]);
  1727. adev->mode_info.afmt[i] = NULL;
  1728. }
  1729. }
  1730. static const u32 vga_control_regs[6] =
  1731. {
  1732. mmD1VGA_CONTROL,
  1733. mmD2VGA_CONTROL,
  1734. mmD3VGA_CONTROL,
  1735. mmD4VGA_CONTROL,
  1736. mmD5VGA_CONTROL,
  1737. mmD6VGA_CONTROL,
  1738. };
  1739. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1740. {
  1741. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1742. struct drm_device *dev = crtc->dev;
  1743. struct amdgpu_device *adev = dev->dev_private;
  1744. u32 vga_control;
  1745. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1746. if (enable)
  1747. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1748. else
  1749. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1750. }
  1751. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1752. {
  1753. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1754. struct drm_device *dev = crtc->dev;
  1755. struct amdgpu_device *adev = dev->dev_private;
  1756. if (enable)
  1757. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1758. else
  1759. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1760. }
  1761. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1762. struct drm_framebuffer *fb,
  1763. int x, int y, int atomic)
  1764. {
  1765. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1766. struct drm_device *dev = crtc->dev;
  1767. struct amdgpu_device *adev = dev->dev_private;
  1768. struct amdgpu_framebuffer *amdgpu_fb;
  1769. struct drm_framebuffer *target_fb;
  1770. struct drm_gem_object *obj;
  1771. struct amdgpu_bo *abo;
  1772. uint64_t fb_location, tiling_flags;
  1773. uint32_t fb_format, fb_pitch_pixels;
  1774. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1775. u32 pipe_config;
  1776. u32 viewport_w, viewport_h;
  1777. int r;
  1778. bool bypass_lut = false;
  1779. char *format_name;
  1780. /* no fb bound */
  1781. if (!atomic && !crtc->primary->fb) {
  1782. DRM_DEBUG_KMS("No FB bound\n");
  1783. return 0;
  1784. }
  1785. if (atomic) {
  1786. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1787. target_fb = fb;
  1788. } else {
  1789. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1790. target_fb = crtc->primary->fb;
  1791. }
  1792. /* If atomic, assume fb object is pinned & idle & fenced and
  1793. * just update base pointers
  1794. */
  1795. obj = amdgpu_fb->obj;
  1796. abo = gem_to_amdgpu_bo(obj);
  1797. r = amdgpu_bo_reserve(abo, false);
  1798. if (unlikely(r != 0))
  1799. return r;
  1800. if (atomic) {
  1801. fb_location = amdgpu_bo_gpu_offset(abo);
  1802. } else {
  1803. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1804. if (unlikely(r != 0)) {
  1805. amdgpu_bo_unreserve(abo);
  1806. return -EINVAL;
  1807. }
  1808. }
  1809. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1810. amdgpu_bo_unreserve(abo);
  1811. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1812. switch (target_fb->pixel_format) {
  1813. case DRM_FORMAT_C8:
  1814. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1815. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1816. break;
  1817. case DRM_FORMAT_XRGB4444:
  1818. case DRM_FORMAT_ARGB4444:
  1819. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1820. (GRPH_FORMAT_ARGB4444 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1821. #ifdef __BIG_ENDIAN
  1822. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1823. #endif
  1824. break;
  1825. case DRM_FORMAT_XRGB1555:
  1826. case DRM_FORMAT_ARGB1555:
  1827. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1828. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1829. #ifdef __BIG_ENDIAN
  1830. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1831. #endif
  1832. break;
  1833. case DRM_FORMAT_BGRX5551:
  1834. case DRM_FORMAT_BGRA5551:
  1835. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1836. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1837. #ifdef __BIG_ENDIAN
  1838. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1839. #endif
  1840. break;
  1841. case DRM_FORMAT_RGB565:
  1842. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1843. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1844. #ifdef __BIG_ENDIAN
  1845. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1846. #endif
  1847. break;
  1848. case DRM_FORMAT_XRGB8888:
  1849. case DRM_FORMAT_ARGB8888:
  1850. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1851. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1852. #ifdef __BIG_ENDIAN
  1853. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1854. #endif
  1855. break;
  1856. case DRM_FORMAT_XRGB2101010:
  1857. case DRM_FORMAT_ARGB2101010:
  1858. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1859. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1860. #ifdef __BIG_ENDIAN
  1861. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1862. #endif
  1863. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1864. bypass_lut = true;
  1865. break;
  1866. case DRM_FORMAT_BGRX1010102:
  1867. case DRM_FORMAT_BGRA1010102:
  1868. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1869. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1870. #ifdef __BIG_ENDIAN
  1871. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1872. #endif
  1873. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1874. bypass_lut = true;
  1875. break;
  1876. default:
  1877. format_name = drm_get_format_name(target_fb->pixel_format);
  1878. DRM_ERROR("Unsupported screen format %s\n", format_name);
  1879. kfree(format_name);
  1880. return -EINVAL;
  1881. }
  1882. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1883. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1884. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1885. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1886. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1887. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1888. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1889. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1890. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1891. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1892. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1893. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1894. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1895. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1896. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1897. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1898. }
  1899. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1900. dce_v8_0_vga_enable(crtc, false);
  1901. /* Make sure surface address is updated at vertical blank rather than
  1902. * horizontal blank
  1903. */
  1904. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1905. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1906. upper_32_bits(fb_location));
  1907. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1908. upper_32_bits(fb_location));
  1909. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1910. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1911. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1912. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1913. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1914. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1915. /*
  1916. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1917. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1918. * retain the full precision throughout the pipeline.
  1919. */
  1920. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1921. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1922. ~LUT_10BIT_BYPASS_EN);
  1923. if (bypass_lut)
  1924. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1925. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1926. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1927. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1928. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1929. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1930. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1931. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1932. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1933. dce_v8_0_grph_enable(crtc, true);
  1934. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1935. target_fb->height);
  1936. x &= ~3;
  1937. y &= ~1;
  1938. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1939. (x << 16) | y);
  1940. viewport_w = crtc->mode.hdisplay;
  1941. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1942. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1943. (viewport_w << 16) | viewport_h);
  1944. /* set pageflip to happen anywhere in vblank interval */
  1945. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1946. if (!atomic && fb && fb != crtc->primary->fb) {
  1947. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1948. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1949. r = amdgpu_bo_reserve(abo, false);
  1950. if (unlikely(r != 0))
  1951. return r;
  1952. amdgpu_bo_unpin(abo);
  1953. amdgpu_bo_unreserve(abo);
  1954. }
  1955. /* Bytes per pixel may have changed */
  1956. dce_v8_0_bandwidth_update(adev);
  1957. return 0;
  1958. }
  1959. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1960. struct drm_display_mode *mode)
  1961. {
  1962. struct drm_device *dev = crtc->dev;
  1963. struct amdgpu_device *adev = dev->dev_private;
  1964. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1965. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1966. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1967. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1968. else
  1969. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1970. }
  1971. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1972. {
  1973. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1974. struct drm_device *dev = crtc->dev;
  1975. struct amdgpu_device *adev = dev->dev_private;
  1976. int i;
  1977. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1978. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1979. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1980. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1981. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1982. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1983. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1984. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1985. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1986. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1987. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1988. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1989. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1990. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1991. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1992. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1993. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1994. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1995. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1996. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1997. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1998. for (i = 0; i < 256; i++) {
  1999. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2000. (amdgpu_crtc->lut_r[i] << 20) |
  2001. (amdgpu_crtc->lut_g[i] << 10) |
  2002. (amdgpu_crtc->lut_b[i] << 0));
  2003. }
  2004. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  2005. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  2006. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  2007. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  2008. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  2009. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  2010. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  2011. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  2012. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  2013. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  2014. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  2015. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  2016. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  2017. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2018. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  2019. /* XXX this only needs to be programmed once per crtc at startup,
  2020. * not sure where the best place for it is
  2021. */
  2022. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  2023. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  2024. }
  2025. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  2026. {
  2027. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2028. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2029. switch (amdgpu_encoder->encoder_id) {
  2030. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2031. if (dig->linkb)
  2032. return 1;
  2033. else
  2034. return 0;
  2035. break;
  2036. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2037. if (dig->linkb)
  2038. return 3;
  2039. else
  2040. return 2;
  2041. break;
  2042. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2043. if (dig->linkb)
  2044. return 5;
  2045. else
  2046. return 4;
  2047. break;
  2048. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2049. return 6;
  2050. break;
  2051. default:
  2052. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2053. return 0;
  2054. }
  2055. }
  2056. /**
  2057. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2058. *
  2059. * @crtc: drm crtc
  2060. *
  2061. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2062. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2063. * monitors a dedicated PPLL must be used. If a particular board has
  2064. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2065. * as there is no need to program the PLL itself. If we are not able to
  2066. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2067. * avoid messing up an existing monitor.
  2068. *
  2069. * Asic specific PLL information
  2070. *
  2071. * DCE 8.x
  2072. * KB/KV
  2073. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2074. * CI
  2075. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2076. *
  2077. */
  2078. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2079. {
  2080. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2081. struct drm_device *dev = crtc->dev;
  2082. struct amdgpu_device *adev = dev->dev_private;
  2083. u32 pll_in_use;
  2084. int pll;
  2085. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2086. if (adev->clock.dp_extclk)
  2087. /* skip PPLL programming if using ext clock */
  2088. return ATOM_PPLL_INVALID;
  2089. else {
  2090. /* use the same PPLL for all DP monitors */
  2091. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2092. if (pll != ATOM_PPLL_INVALID)
  2093. return pll;
  2094. }
  2095. } else {
  2096. /* use the same PPLL for all monitors with the same clock */
  2097. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2098. if (pll != ATOM_PPLL_INVALID)
  2099. return pll;
  2100. }
  2101. /* otherwise, pick one of the plls */
  2102. if ((adev->asic_type == CHIP_KABINI) ||
  2103. (adev->asic_type == CHIP_MULLINS)) {
  2104. /* KB/ML has PPLL1 and PPLL2 */
  2105. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2106. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2107. return ATOM_PPLL2;
  2108. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2109. return ATOM_PPLL1;
  2110. DRM_ERROR("unable to allocate a PPLL\n");
  2111. return ATOM_PPLL_INVALID;
  2112. } else {
  2113. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2114. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2115. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2116. return ATOM_PPLL2;
  2117. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2118. return ATOM_PPLL1;
  2119. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2120. return ATOM_PPLL0;
  2121. DRM_ERROR("unable to allocate a PPLL\n");
  2122. return ATOM_PPLL_INVALID;
  2123. }
  2124. return ATOM_PPLL_INVALID;
  2125. }
  2126. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2127. {
  2128. struct amdgpu_device *adev = crtc->dev->dev_private;
  2129. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2130. uint32_t cur_lock;
  2131. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2132. if (lock)
  2133. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2134. else
  2135. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2136. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2137. }
  2138. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2139. {
  2140. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2141. struct amdgpu_device *adev = crtc->dev->dev_private;
  2142. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2143. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2144. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2145. }
  2146. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2147. {
  2148. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2149. struct amdgpu_device *adev = crtc->dev->dev_private;
  2150. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2151. upper_32_bits(amdgpu_crtc->cursor_addr));
  2152. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2153. lower_32_bits(amdgpu_crtc->cursor_addr));
  2154. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2155. CUR_CONTROL__CURSOR_EN_MASK |
  2156. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2157. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2158. }
  2159. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2160. int x, int y)
  2161. {
  2162. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2163. struct amdgpu_device *adev = crtc->dev->dev_private;
  2164. int xorigin = 0, yorigin = 0;
  2165. /* avivo cursor are offset into the total surface */
  2166. x += crtc->x;
  2167. y += crtc->y;
  2168. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2169. if (x < 0) {
  2170. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2171. x = 0;
  2172. }
  2173. if (y < 0) {
  2174. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2175. y = 0;
  2176. }
  2177. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2178. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2179. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2180. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2181. amdgpu_crtc->cursor_x = x;
  2182. amdgpu_crtc->cursor_y = y;
  2183. return 0;
  2184. }
  2185. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2186. int x, int y)
  2187. {
  2188. int ret;
  2189. dce_v8_0_lock_cursor(crtc, true);
  2190. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2191. dce_v8_0_lock_cursor(crtc, false);
  2192. return ret;
  2193. }
  2194. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2195. struct drm_file *file_priv,
  2196. uint32_t handle,
  2197. uint32_t width,
  2198. uint32_t height,
  2199. int32_t hot_x,
  2200. int32_t hot_y)
  2201. {
  2202. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2203. struct drm_gem_object *obj;
  2204. struct amdgpu_bo *aobj;
  2205. int ret;
  2206. if (!handle) {
  2207. /* turn off cursor */
  2208. dce_v8_0_hide_cursor(crtc);
  2209. obj = NULL;
  2210. goto unpin;
  2211. }
  2212. if ((width > amdgpu_crtc->max_cursor_width) ||
  2213. (height > amdgpu_crtc->max_cursor_height)) {
  2214. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2215. return -EINVAL;
  2216. }
  2217. obj = drm_gem_object_lookup(file_priv, handle);
  2218. if (!obj) {
  2219. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2220. return -ENOENT;
  2221. }
  2222. aobj = gem_to_amdgpu_bo(obj);
  2223. ret = amdgpu_bo_reserve(aobj, false);
  2224. if (ret != 0) {
  2225. drm_gem_object_unreference_unlocked(obj);
  2226. return ret;
  2227. }
  2228. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2229. amdgpu_bo_unreserve(aobj);
  2230. if (ret) {
  2231. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2232. drm_gem_object_unreference_unlocked(obj);
  2233. return ret;
  2234. }
  2235. amdgpu_crtc->cursor_width = width;
  2236. amdgpu_crtc->cursor_height = height;
  2237. dce_v8_0_lock_cursor(crtc, true);
  2238. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2239. hot_y != amdgpu_crtc->cursor_hot_y) {
  2240. int x, y;
  2241. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2242. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2243. dce_v8_0_cursor_move_locked(crtc, x, y);
  2244. amdgpu_crtc->cursor_hot_x = hot_x;
  2245. amdgpu_crtc->cursor_hot_y = hot_y;
  2246. }
  2247. dce_v8_0_show_cursor(crtc);
  2248. dce_v8_0_lock_cursor(crtc, false);
  2249. unpin:
  2250. if (amdgpu_crtc->cursor_bo) {
  2251. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2252. ret = amdgpu_bo_reserve(aobj, false);
  2253. if (likely(ret == 0)) {
  2254. amdgpu_bo_unpin(aobj);
  2255. amdgpu_bo_unreserve(aobj);
  2256. }
  2257. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2258. }
  2259. amdgpu_crtc->cursor_bo = obj;
  2260. return 0;
  2261. }
  2262. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2263. {
  2264. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2265. if (amdgpu_crtc->cursor_bo) {
  2266. dce_v8_0_lock_cursor(crtc, true);
  2267. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2268. amdgpu_crtc->cursor_y);
  2269. dce_v8_0_show_cursor(crtc);
  2270. dce_v8_0_lock_cursor(crtc, false);
  2271. }
  2272. }
  2273. static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2274. u16 *blue, uint32_t size)
  2275. {
  2276. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2277. int i;
  2278. /* userspace palettes are always correct as is */
  2279. for (i = 0; i < size; i++) {
  2280. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2281. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2282. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2283. }
  2284. dce_v8_0_crtc_load_lut(crtc);
  2285. return 0;
  2286. }
  2287. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2288. {
  2289. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2290. drm_crtc_cleanup(crtc);
  2291. kfree(amdgpu_crtc);
  2292. }
  2293. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2294. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2295. .cursor_move = dce_v8_0_crtc_cursor_move,
  2296. .gamma_set = dce_v8_0_crtc_gamma_set,
  2297. .set_config = amdgpu_crtc_set_config,
  2298. .destroy = dce_v8_0_crtc_destroy,
  2299. .page_flip_target = amdgpu_crtc_page_flip_target,
  2300. };
  2301. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2302. {
  2303. struct drm_device *dev = crtc->dev;
  2304. struct amdgpu_device *adev = dev->dev_private;
  2305. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2306. unsigned type;
  2307. switch (mode) {
  2308. case DRM_MODE_DPMS_ON:
  2309. amdgpu_crtc->enabled = true;
  2310. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2311. dce_v8_0_vga_enable(crtc, true);
  2312. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2313. dce_v8_0_vga_enable(crtc, false);
  2314. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2315. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2316. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2317. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2318. drm_crtc_vblank_on(crtc);
  2319. dce_v8_0_crtc_load_lut(crtc);
  2320. break;
  2321. case DRM_MODE_DPMS_STANDBY:
  2322. case DRM_MODE_DPMS_SUSPEND:
  2323. case DRM_MODE_DPMS_OFF:
  2324. drm_crtc_vblank_off(crtc);
  2325. if (amdgpu_crtc->enabled) {
  2326. dce_v8_0_vga_enable(crtc, true);
  2327. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2328. dce_v8_0_vga_enable(crtc, false);
  2329. }
  2330. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2331. amdgpu_crtc->enabled = false;
  2332. break;
  2333. }
  2334. /* adjust pm to dpms */
  2335. amdgpu_pm_compute_clocks(adev);
  2336. }
  2337. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2338. {
  2339. /* disable crtc pair power gating before programming */
  2340. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2341. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2342. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2343. }
  2344. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2345. {
  2346. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2347. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2348. }
  2349. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2350. {
  2351. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2352. struct drm_device *dev = crtc->dev;
  2353. struct amdgpu_device *adev = dev->dev_private;
  2354. struct amdgpu_atom_ss ss;
  2355. int i;
  2356. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2357. if (crtc->primary->fb) {
  2358. int r;
  2359. struct amdgpu_framebuffer *amdgpu_fb;
  2360. struct amdgpu_bo *abo;
  2361. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2362. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2363. r = amdgpu_bo_reserve(abo, false);
  2364. if (unlikely(r))
  2365. DRM_ERROR("failed to reserve abo before unpin\n");
  2366. else {
  2367. amdgpu_bo_unpin(abo);
  2368. amdgpu_bo_unreserve(abo);
  2369. }
  2370. }
  2371. /* disable the GRPH */
  2372. dce_v8_0_grph_enable(crtc, false);
  2373. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2374. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2375. if (adev->mode_info.crtcs[i] &&
  2376. adev->mode_info.crtcs[i]->enabled &&
  2377. i != amdgpu_crtc->crtc_id &&
  2378. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2379. /* one other crtc is using this pll don't turn
  2380. * off the pll
  2381. */
  2382. goto done;
  2383. }
  2384. }
  2385. switch (amdgpu_crtc->pll_id) {
  2386. case ATOM_PPLL1:
  2387. case ATOM_PPLL2:
  2388. /* disable the ppll */
  2389. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2390. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2391. break;
  2392. case ATOM_PPLL0:
  2393. /* disable the ppll */
  2394. if ((adev->asic_type == CHIP_KAVERI) ||
  2395. (adev->asic_type == CHIP_BONAIRE) ||
  2396. (adev->asic_type == CHIP_HAWAII))
  2397. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2398. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2399. break;
  2400. default:
  2401. break;
  2402. }
  2403. done:
  2404. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2405. amdgpu_crtc->adjusted_clock = 0;
  2406. amdgpu_crtc->encoder = NULL;
  2407. amdgpu_crtc->connector = NULL;
  2408. }
  2409. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2410. struct drm_display_mode *mode,
  2411. struct drm_display_mode *adjusted_mode,
  2412. int x, int y, struct drm_framebuffer *old_fb)
  2413. {
  2414. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2415. if (!amdgpu_crtc->adjusted_clock)
  2416. return -EINVAL;
  2417. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2418. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2419. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2420. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2421. amdgpu_atombios_crtc_scaler_setup(crtc);
  2422. dce_v8_0_cursor_reset(crtc);
  2423. /* update the hw version fpr dpm */
  2424. amdgpu_crtc->hw_mode = *adjusted_mode;
  2425. return 0;
  2426. }
  2427. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2428. const struct drm_display_mode *mode,
  2429. struct drm_display_mode *adjusted_mode)
  2430. {
  2431. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2432. struct drm_device *dev = crtc->dev;
  2433. struct drm_encoder *encoder;
  2434. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2435. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2436. if (encoder->crtc == crtc) {
  2437. amdgpu_crtc->encoder = encoder;
  2438. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2439. break;
  2440. }
  2441. }
  2442. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2443. amdgpu_crtc->encoder = NULL;
  2444. amdgpu_crtc->connector = NULL;
  2445. return false;
  2446. }
  2447. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2448. return false;
  2449. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2450. return false;
  2451. /* pick pll */
  2452. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2453. /* if we can't get a PPLL for a non-DP encoder, fail */
  2454. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2455. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2456. return false;
  2457. return true;
  2458. }
  2459. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2460. struct drm_framebuffer *old_fb)
  2461. {
  2462. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2463. }
  2464. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2465. struct drm_framebuffer *fb,
  2466. int x, int y, enum mode_set_atomic state)
  2467. {
  2468. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2469. }
  2470. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2471. .dpms = dce_v8_0_crtc_dpms,
  2472. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2473. .mode_set = dce_v8_0_crtc_mode_set,
  2474. .mode_set_base = dce_v8_0_crtc_set_base,
  2475. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2476. .prepare = dce_v8_0_crtc_prepare,
  2477. .commit = dce_v8_0_crtc_commit,
  2478. .load_lut = dce_v8_0_crtc_load_lut,
  2479. .disable = dce_v8_0_crtc_disable,
  2480. };
  2481. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2482. {
  2483. struct amdgpu_crtc *amdgpu_crtc;
  2484. int i;
  2485. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2486. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2487. if (amdgpu_crtc == NULL)
  2488. return -ENOMEM;
  2489. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2490. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2491. amdgpu_crtc->crtc_id = index;
  2492. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2493. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2494. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2495. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2496. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2497. for (i = 0; i < 256; i++) {
  2498. amdgpu_crtc->lut_r[i] = i << 2;
  2499. amdgpu_crtc->lut_g[i] = i << 2;
  2500. amdgpu_crtc->lut_b[i] = i << 2;
  2501. }
  2502. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2503. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2504. amdgpu_crtc->adjusted_clock = 0;
  2505. amdgpu_crtc->encoder = NULL;
  2506. amdgpu_crtc->connector = NULL;
  2507. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2508. return 0;
  2509. }
  2510. static int dce_v8_0_early_init(void *handle)
  2511. {
  2512. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2513. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2514. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2515. dce_v8_0_set_display_funcs(adev);
  2516. dce_v8_0_set_irq_funcs(adev);
  2517. adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
  2518. switch (adev->asic_type) {
  2519. case CHIP_BONAIRE:
  2520. case CHIP_HAWAII:
  2521. adev->mode_info.num_hpd = 6;
  2522. adev->mode_info.num_dig = 6;
  2523. break;
  2524. case CHIP_KAVERI:
  2525. adev->mode_info.num_hpd = 6;
  2526. adev->mode_info.num_dig = 7;
  2527. break;
  2528. case CHIP_KABINI:
  2529. case CHIP_MULLINS:
  2530. adev->mode_info.num_hpd = 6;
  2531. adev->mode_info.num_dig = 6; /* ? */
  2532. break;
  2533. default:
  2534. /* FIXME: not supported yet */
  2535. return -EINVAL;
  2536. }
  2537. return 0;
  2538. }
  2539. static int dce_v8_0_sw_init(void *handle)
  2540. {
  2541. int r, i;
  2542. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2543. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2544. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2545. if (r)
  2546. return r;
  2547. }
  2548. for (i = 8; i < 20; i += 2) {
  2549. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2550. if (r)
  2551. return r;
  2552. }
  2553. /* HPD hotplug */
  2554. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2555. if (r)
  2556. return r;
  2557. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2558. adev->ddev->mode_config.async_page_flip = true;
  2559. adev->ddev->mode_config.max_width = 16384;
  2560. adev->ddev->mode_config.max_height = 16384;
  2561. adev->ddev->mode_config.preferred_depth = 24;
  2562. adev->ddev->mode_config.prefer_shadow = 1;
  2563. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2564. r = amdgpu_modeset_create_props(adev);
  2565. if (r)
  2566. return r;
  2567. adev->ddev->mode_config.max_width = 16384;
  2568. adev->ddev->mode_config.max_height = 16384;
  2569. /* allocate crtcs */
  2570. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2571. r = dce_v8_0_crtc_init(adev, i);
  2572. if (r)
  2573. return r;
  2574. }
  2575. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2576. amdgpu_print_display_setup(adev->ddev);
  2577. else
  2578. return -EINVAL;
  2579. /* setup afmt */
  2580. r = dce_v8_0_afmt_init(adev);
  2581. if (r)
  2582. return r;
  2583. r = dce_v8_0_audio_init(adev);
  2584. if (r)
  2585. return r;
  2586. drm_kms_helper_poll_init(adev->ddev);
  2587. adev->mode_info.mode_config_initialized = true;
  2588. return 0;
  2589. }
  2590. static int dce_v8_0_sw_fini(void *handle)
  2591. {
  2592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2593. kfree(adev->mode_info.bios_hardcoded_edid);
  2594. drm_kms_helper_poll_fini(adev->ddev);
  2595. dce_v8_0_audio_fini(adev);
  2596. dce_v8_0_afmt_fini(adev);
  2597. drm_mode_config_cleanup(adev->ddev);
  2598. adev->mode_info.mode_config_initialized = false;
  2599. return 0;
  2600. }
  2601. static int dce_v8_0_hw_init(void *handle)
  2602. {
  2603. int i;
  2604. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2605. /* init dig PHYs, disp eng pll */
  2606. amdgpu_atombios_encoder_init_dig(adev);
  2607. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2608. /* initialize hpd */
  2609. dce_v8_0_hpd_init(adev);
  2610. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2611. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2612. }
  2613. dce_v8_0_pageflip_interrupt_init(adev);
  2614. return 0;
  2615. }
  2616. static int dce_v8_0_hw_fini(void *handle)
  2617. {
  2618. int i;
  2619. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2620. dce_v8_0_hpd_fini(adev);
  2621. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2622. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2623. }
  2624. dce_v8_0_pageflip_interrupt_fini(adev);
  2625. return 0;
  2626. }
  2627. static int dce_v8_0_suspend(void *handle)
  2628. {
  2629. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2630. amdgpu_atombios_scratch_regs_save(adev);
  2631. return dce_v8_0_hw_fini(handle);
  2632. }
  2633. static int dce_v8_0_resume(void *handle)
  2634. {
  2635. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2636. int ret;
  2637. ret = dce_v8_0_hw_init(handle);
  2638. amdgpu_atombios_scratch_regs_restore(adev);
  2639. /* turn on the BL */
  2640. if (adev->mode_info.bl_encoder) {
  2641. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2642. adev->mode_info.bl_encoder);
  2643. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2644. bl_level);
  2645. }
  2646. return ret;
  2647. }
  2648. static bool dce_v8_0_is_idle(void *handle)
  2649. {
  2650. return true;
  2651. }
  2652. static int dce_v8_0_wait_for_idle(void *handle)
  2653. {
  2654. return 0;
  2655. }
  2656. static int dce_v8_0_soft_reset(void *handle)
  2657. {
  2658. u32 srbm_soft_reset = 0, tmp;
  2659. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2660. if (dce_v8_0_is_display_hung(adev))
  2661. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2662. if (srbm_soft_reset) {
  2663. tmp = RREG32(mmSRBM_SOFT_RESET);
  2664. tmp |= srbm_soft_reset;
  2665. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2666. WREG32(mmSRBM_SOFT_RESET, tmp);
  2667. tmp = RREG32(mmSRBM_SOFT_RESET);
  2668. udelay(50);
  2669. tmp &= ~srbm_soft_reset;
  2670. WREG32(mmSRBM_SOFT_RESET, tmp);
  2671. tmp = RREG32(mmSRBM_SOFT_RESET);
  2672. /* Wait a little for things to settle down */
  2673. udelay(50);
  2674. }
  2675. return 0;
  2676. }
  2677. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2678. int crtc,
  2679. enum amdgpu_interrupt_state state)
  2680. {
  2681. u32 reg_block, lb_interrupt_mask;
  2682. if (crtc >= adev->mode_info.num_crtc) {
  2683. DRM_DEBUG("invalid crtc %d\n", crtc);
  2684. return;
  2685. }
  2686. switch (crtc) {
  2687. case 0:
  2688. reg_block = CRTC0_REGISTER_OFFSET;
  2689. break;
  2690. case 1:
  2691. reg_block = CRTC1_REGISTER_OFFSET;
  2692. break;
  2693. case 2:
  2694. reg_block = CRTC2_REGISTER_OFFSET;
  2695. break;
  2696. case 3:
  2697. reg_block = CRTC3_REGISTER_OFFSET;
  2698. break;
  2699. case 4:
  2700. reg_block = CRTC4_REGISTER_OFFSET;
  2701. break;
  2702. case 5:
  2703. reg_block = CRTC5_REGISTER_OFFSET;
  2704. break;
  2705. default:
  2706. DRM_DEBUG("invalid crtc %d\n", crtc);
  2707. return;
  2708. }
  2709. switch (state) {
  2710. case AMDGPU_IRQ_STATE_DISABLE:
  2711. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2712. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2713. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2714. break;
  2715. case AMDGPU_IRQ_STATE_ENABLE:
  2716. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2717. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2718. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2719. break;
  2720. default:
  2721. break;
  2722. }
  2723. }
  2724. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2725. int crtc,
  2726. enum amdgpu_interrupt_state state)
  2727. {
  2728. u32 reg_block, lb_interrupt_mask;
  2729. if (crtc >= adev->mode_info.num_crtc) {
  2730. DRM_DEBUG("invalid crtc %d\n", crtc);
  2731. return;
  2732. }
  2733. switch (crtc) {
  2734. case 0:
  2735. reg_block = CRTC0_REGISTER_OFFSET;
  2736. break;
  2737. case 1:
  2738. reg_block = CRTC1_REGISTER_OFFSET;
  2739. break;
  2740. case 2:
  2741. reg_block = CRTC2_REGISTER_OFFSET;
  2742. break;
  2743. case 3:
  2744. reg_block = CRTC3_REGISTER_OFFSET;
  2745. break;
  2746. case 4:
  2747. reg_block = CRTC4_REGISTER_OFFSET;
  2748. break;
  2749. case 5:
  2750. reg_block = CRTC5_REGISTER_OFFSET;
  2751. break;
  2752. default:
  2753. DRM_DEBUG("invalid crtc %d\n", crtc);
  2754. return;
  2755. }
  2756. switch (state) {
  2757. case AMDGPU_IRQ_STATE_DISABLE:
  2758. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2759. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2760. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2761. break;
  2762. case AMDGPU_IRQ_STATE_ENABLE:
  2763. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2764. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2765. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2766. break;
  2767. default:
  2768. break;
  2769. }
  2770. }
  2771. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2772. struct amdgpu_irq_src *src,
  2773. unsigned type,
  2774. enum amdgpu_interrupt_state state)
  2775. {
  2776. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2777. switch (type) {
  2778. case AMDGPU_HPD_1:
  2779. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2780. break;
  2781. case AMDGPU_HPD_2:
  2782. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2783. break;
  2784. case AMDGPU_HPD_3:
  2785. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2786. break;
  2787. case AMDGPU_HPD_4:
  2788. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2789. break;
  2790. case AMDGPU_HPD_5:
  2791. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2792. break;
  2793. case AMDGPU_HPD_6:
  2794. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2795. break;
  2796. default:
  2797. DRM_DEBUG("invalid hdp %d\n", type);
  2798. return 0;
  2799. }
  2800. switch (state) {
  2801. case AMDGPU_IRQ_STATE_DISABLE:
  2802. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2803. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2804. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2805. break;
  2806. case AMDGPU_IRQ_STATE_ENABLE:
  2807. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2808. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2809. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2810. break;
  2811. default:
  2812. break;
  2813. }
  2814. return 0;
  2815. }
  2816. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2817. struct amdgpu_irq_src *src,
  2818. unsigned type,
  2819. enum amdgpu_interrupt_state state)
  2820. {
  2821. switch (type) {
  2822. case AMDGPU_CRTC_IRQ_VBLANK1:
  2823. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2824. break;
  2825. case AMDGPU_CRTC_IRQ_VBLANK2:
  2826. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2827. break;
  2828. case AMDGPU_CRTC_IRQ_VBLANK3:
  2829. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2830. break;
  2831. case AMDGPU_CRTC_IRQ_VBLANK4:
  2832. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2833. break;
  2834. case AMDGPU_CRTC_IRQ_VBLANK5:
  2835. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2836. break;
  2837. case AMDGPU_CRTC_IRQ_VBLANK6:
  2838. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2839. break;
  2840. case AMDGPU_CRTC_IRQ_VLINE1:
  2841. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2842. break;
  2843. case AMDGPU_CRTC_IRQ_VLINE2:
  2844. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2845. break;
  2846. case AMDGPU_CRTC_IRQ_VLINE3:
  2847. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2848. break;
  2849. case AMDGPU_CRTC_IRQ_VLINE4:
  2850. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2851. break;
  2852. case AMDGPU_CRTC_IRQ_VLINE5:
  2853. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2854. break;
  2855. case AMDGPU_CRTC_IRQ_VLINE6:
  2856. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2857. break;
  2858. default:
  2859. break;
  2860. }
  2861. return 0;
  2862. }
  2863. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2864. struct amdgpu_irq_src *source,
  2865. struct amdgpu_iv_entry *entry)
  2866. {
  2867. unsigned crtc = entry->src_id - 1;
  2868. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2869. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2870. switch (entry->src_data) {
  2871. case 0: /* vblank */
  2872. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2873. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2874. else
  2875. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2876. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2877. drm_handle_vblank(adev->ddev, crtc);
  2878. }
  2879. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2880. break;
  2881. case 1: /* vline */
  2882. if (disp_int & interrupt_status_offsets[crtc].vline)
  2883. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2884. else
  2885. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2886. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2887. break;
  2888. default:
  2889. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2890. break;
  2891. }
  2892. return 0;
  2893. }
  2894. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2895. struct amdgpu_irq_src *src,
  2896. unsigned type,
  2897. enum amdgpu_interrupt_state state)
  2898. {
  2899. u32 reg;
  2900. if (type >= adev->mode_info.num_crtc) {
  2901. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2902. return -EINVAL;
  2903. }
  2904. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2905. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2906. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2907. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2908. else
  2909. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2910. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2911. return 0;
  2912. }
  2913. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2914. struct amdgpu_irq_src *source,
  2915. struct amdgpu_iv_entry *entry)
  2916. {
  2917. unsigned long flags;
  2918. unsigned crtc_id;
  2919. struct amdgpu_crtc *amdgpu_crtc;
  2920. struct amdgpu_flip_work *works;
  2921. crtc_id = (entry->src_id - 8) >> 1;
  2922. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2923. if (crtc_id >= adev->mode_info.num_crtc) {
  2924. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2925. return -EINVAL;
  2926. }
  2927. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2928. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2929. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2930. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2931. /* IRQ could occur when in initial stage */
  2932. if (amdgpu_crtc == NULL)
  2933. return 0;
  2934. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2935. works = amdgpu_crtc->pflip_works;
  2936. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2937. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2938. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2939. amdgpu_crtc->pflip_status,
  2940. AMDGPU_FLIP_SUBMITTED);
  2941. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2942. return 0;
  2943. }
  2944. /* page flip completed. clean up */
  2945. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2946. amdgpu_crtc->pflip_works = NULL;
  2947. /* wakeup usersapce */
  2948. if (works->event)
  2949. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2950. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2951. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2952. schedule_work(&works->unpin_work);
  2953. return 0;
  2954. }
  2955. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2956. struct amdgpu_irq_src *source,
  2957. struct amdgpu_iv_entry *entry)
  2958. {
  2959. uint32_t disp_int, mask, int_control, tmp;
  2960. unsigned hpd;
  2961. if (entry->src_data >= adev->mode_info.num_hpd) {
  2962. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2963. return 0;
  2964. }
  2965. hpd = entry->src_data;
  2966. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2967. mask = interrupt_status_offsets[hpd].hpd;
  2968. int_control = hpd_int_control_offsets[hpd];
  2969. if (disp_int & mask) {
  2970. tmp = RREG32(int_control);
  2971. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2972. WREG32(int_control, tmp);
  2973. schedule_work(&adev->hotplug_work);
  2974. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2975. }
  2976. return 0;
  2977. }
  2978. static int dce_v8_0_set_clockgating_state(void *handle,
  2979. enum amd_clockgating_state state)
  2980. {
  2981. return 0;
  2982. }
  2983. static int dce_v8_0_set_powergating_state(void *handle,
  2984. enum amd_powergating_state state)
  2985. {
  2986. return 0;
  2987. }
  2988. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2989. .name = "dce_v8_0",
  2990. .early_init = dce_v8_0_early_init,
  2991. .late_init = NULL,
  2992. .sw_init = dce_v8_0_sw_init,
  2993. .sw_fini = dce_v8_0_sw_fini,
  2994. .hw_init = dce_v8_0_hw_init,
  2995. .hw_fini = dce_v8_0_hw_fini,
  2996. .suspend = dce_v8_0_suspend,
  2997. .resume = dce_v8_0_resume,
  2998. .is_idle = dce_v8_0_is_idle,
  2999. .wait_for_idle = dce_v8_0_wait_for_idle,
  3000. .soft_reset = dce_v8_0_soft_reset,
  3001. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  3002. .set_powergating_state = dce_v8_0_set_powergating_state,
  3003. };
  3004. static void
  3005. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  3006. struct drm_display_mode *mode,
  3007. struct drm_display_mode *adjusted_mode)
  3008. {
  3009. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3010. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3011. /* need to call this here rather than in prepare() since we need some crtc info */
  3012. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3013. /* set scaler clears this on some chips */
  3014. dce_v8_0_set_interleave(encoder->crtc, mode);
  3015. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3016. dce_v8_0_afmt_enable(encoder, true);
  3017. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  3018. }
  3019. }
  3020. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  3021. {
  3022. struct amdgpu_device *adev = encoder->dev->dev_private;
  3023. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3024. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3025. if ((amdgpu_encoder->active_device &
  3026. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3027. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3028. ENCODER_OBJECT_ID_NONE)) {
  3029. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3030. if (dig) {
  3031. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3032. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3033. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3034. }
  3035. }
  3036. amdgpu_atombios_scratch_regs_lock(adev, true);
  3037. if (connector) {
  3038. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3039. /* select the clock/data port if it uses a router */
  3040. if (amdgpu_connector->router.cd_valid)
  3041. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3042. /* turn eDP panel on for mode set */
  3043. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3044. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3045. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3046. }
  3047. /* this is needed for the pll/ss setup to work correctly in some cases */
  3048. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3049. /* set up the FMT blocks */
  3050. dce_v8_0_program_fmt(encoder);
  3051. }
  3052. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3053. {
  3054. struct drm_device *dev = encoder->dev;
  3055. struct amdgpu_device *adev = dev->dev_private;
  3056. /* need to call this here as we need the crtc set up */
  3057. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3058. amdgpu_atombios_scratch_regs_lock(adev, false);
  3059. }
  3060. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3061. {
  3062. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3063. struct amdgpu_encoder_atom_dig *dig;
  3064. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3065. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3066. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3067. dce_v8_0_afmt_enable(encoder, false);
  3068. dig = amdgpu_encoder->enc_priv;
  3069. dig->dig_encoder = -1;
  3070. }
  3071. amdgpu_encoder->active_device = 0;
  3072. }
  3073. /* these are handled by the primary encoders */
  3074. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3075. {
  3076. }
  3077. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3078. {
  3079. }
  3080. static void
  3081. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3082. struct drm_display_mode *mode,
  3083. struct drm_display_mode *adjusted_mode)
  3084. {
  3085. }
  3086. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3087. {
  3088. }
  3089. static void
  3090. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3091. {
  3092. }
  3093. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3094. .dpms = dce_v8_0_ext_dpms,
  3095. .prepare = dce_v8_0_ext_prepare,
  3096. .mode_set = dce_v8_0_ext_mode_set,
  3097. .commit = dce_v8_0_ext_commit,
  3098. .disable = dce_v8_0_ext_disable,
  3099. /* no detect for TMDS/LVDS yet */
  3100. };
  3101. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3102. .dpms = amdgpu_atombios_encoder_dpms,
  3103. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3104. .prepare = dce_v8_0_encoder_prepare,
  3105. .mode_set = dce_v8_0_encoder_mode_set,
  3106. .commit = dce_v8_0_encoder_commit,
  3107. .disable = dce_v8_0_encoder_disable,
  3108. .detect = amdgpu_atombios_encoder_dig_detect,
  3109. };
  3110. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3111. .dpms = amdgpu_atombios_encoder_dpms,
  3112. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3113. .prepare = dce_v8_0_encoder_prepare,
  3114. .mode_set = dce_v8_0_encoder_mode_set,
  3115. .commit = dce_v8_0_encoder_commit,
  3116. .detect = amdgpu_atombios_encoder_dac_detect,
  3117. };
  3118. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3119. {
  3120. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3121. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3122. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3123. kfree(amdgpu_encoder->enc_priv);
  3124. drm_encoder_cleanup(encoder);
  3125. kfree(amdgpu_encoder);
  3126. }
  3127. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3128. .destroy = dce_v8_0_encoder_destroy,
  3129. };
  3130. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3131. uint32_t encoder_enum,
  3132. uint32_t supported_device,
  3133. u16 caps)
  3134. {
  3135. struct drm_device *dev = adev->ddev;
  3136. struct drm_encoder *encoder;
  3137. struct amdgpu_encoder *amdgpu_encoder;
  3138. /* see if we already added it */
  3139. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3140. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3141. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3142. amdgpu_encoder->devices |= supported_device;
  3143. return;
  3144. }
  3145. }
  3146. /* add a new one */
  3147. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3148. if (!amdgpu_encoder)
  3149. return;
  3150. encoder = &amdgpu_encoder->base;
  3151. switch (adev->mode_info.num_crtc) {
  3152. case 1:
  3153. encoder->possible_crtcs = 0x1;
  3154. break;
  3155. case 2:
  3156. default:
  3157. encoder->possible_crtcs = 0x3;
  3158. break;
  3159. case 4:
  3160. encoder->possible_crtcs = 0xf;
  3161. break;
  3162. case 6:
  3163. encoder->possible_crtcs = 0x3f;
  3164. break;
  3165. }
  3166. amdgpu_encoder->enc_priv = NULL;
  3167. amdgpu_encoder->encoder_enum = encoder_enum;
  3168. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3169. amdgpu_encoder->devices = supported_device;
  3170. amdgpu_encoder->rmx_type = RMX_OFF;
  3171. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3172. amdgpu_encoder->is_ext_encoder = false;
  3173. amdgpu_encoder->caps = caps;
  3174. switch (amdgpu_encoder->encoder_id) {
  3175. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3176. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3177. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3178. DRM_MODE_ENCODER_DAC, NULL);
  3179. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3180. break;
  3181. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3182. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3183. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3184. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3185. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3186. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3187. amdgpu_encoder->rmx_type = RMX_FULL;
  3188. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3189. DRM_MODE_ENCODER_LVDS, NULL);
  3190. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3191. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3192. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3193. DRM_MODE_ENCODER_DAC, NULL);
  3194. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3195. } else {
  3196. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3197. DRM_MODE_ENCODER_TMDS, NULL);
  3198. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3199. }
  3200. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3201. break;
  3202. case ENCODER_OBJECT_ID_SI170B:
  3203. case ENCODER_OBJECT_ID_CH7303:
  3204. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3205. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3206. case ENCODER_OBJECT_ID_TITFP513:
  3207. case ENCODER_OBJECT_ID_VT1623:
  3208. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3209. case ENCODER_OBJECT_ID_TRAVIS:
  3210. case ENCODER_OBJECT_ID_NUTMEG:
  3211. /* these are handled by the primary encoders */
  3212. amdgpu_encoder->is_ext_encoder = true;
  3213. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3214. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3215. DRM_MODE_ENCODER_LVDS, NULL);
  3216. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3217. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3218. DRM_MODE_ENCODER_DAC, NULL);
  3219. else
  3220. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3221. DRM_MODE_ENCODER_TMDS, NULL);
  3222. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3223. break;
  3224. }
  3225. }
  3226. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3227. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3228. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3229. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3230. .vblank_wait = &dce_v8_0_vblank_wait,
  3231. .is_display_hung = &dce_v8_0_is_display_hung,
  3232. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3233. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3234. .hpd_sense = &dce_v8_0_hpd_sense,
  3235. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3236. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3237. .page_flip = &dce_v8_0_page_flip,
  3238. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3239. .add_encoder = &dce_v8_0_encoder_add,
  3240. .add_connector = &amdgpu_connector_add,
  3241. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3242. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3243. };
  3244. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3245. {
  3246. if (adev->mode_info.funcs == NULL)
  3247. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3248. }
  3249. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3250. .set = dce_v8_0_set_crtc_interrupt_state,
  3251. .process = dce_v8_0_crtc_irq,
  3252. };
  3253. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3254. .set = dce_v8_0_set_pageflip_interrupt_state,
  3255. .process = dce_v8_0_pageflip_irq,
  3256. };
  3257. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3258. .set = dce_v8_0_set_hpd_interrupt_state,
  3259. .process = dce_v8_0_hpd_irq,
  3260. };
  3261. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3262. {
  3263. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3264. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3265. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3266. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3267. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3268. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3269. }