dce_v6_0.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_atombios.h"
  29. #include "atombios_crtc.h"
  30. #include "atombios_encoders.h"
  31. #include "amdgpu_pll.h"
  32. #include "amdgpu_connectors.h"
  33. #include "si/si_reg.h"
  34. #include "si/sid.h"
  35. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev);
  36. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  37. static const u32 crtc_offsets[6] =
  38. {
  39. SI_CRTC0_REGISTER_OFFSET,
  40. SI_CRTC1_REGISTER_OFFSET,
  41. SI_CRTC2_REGISTER_OFFSET,
  42. SI_CRTC3_REGISTER_OFFSET,
  43. SI_CRTC4_REGISTER_OFFSET,
  44. SI_CRTC5_REGISTER_OFFSET
  45. };
  46. static const uint32_t dig_offsets[] = {
  47. SI_CRTC0_REGISTER_OFFSET,
  48. SI_CRTC1_REGISTER_OFFSET,
  49. SI_CRTC2_REGISTER_OFFSET,
  50. SI_CRTC3_REGISTER_OFFSET,
  51. SI_CRTC4_REGISTER_OFFSET,
  52. SI_CRTC5_REGISTER_OFFSET,
  53. (0x13830 - 0x7030) >> 2,
  54. };
  55. static const struct {
  56. uint32_t reg;
  57. uint32_t vblank;
  58. uint32_t vline;
  59. uint32_t hpd;
  60. } interrupt_status_offsets[6] = { {
  61. .reg = DISP_INTERRUPT_STATUS,
  62. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  63. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  64. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  65. }, {
  66. .reg = DISP_INTERRUPT_STATUS_CONTINUE,
  67. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  68. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  69. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  70. }, {
  71. .reg = DISP_INTERRUPT_STATUS_CONTINUE2,
  72. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  73. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  74. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  75. }, {
  76. .reg = DISP_INTERRUPT_STATUS_CONTINUE3,
  77. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  78. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  79. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  80. }, {
  81. .reg = DISP_INTERRUPT_STATUS_CONTINUE4,
  82. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  83. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  84. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  85. }, {
  86. .reg = DISP_INTERRUPT_STATUS_CONTINUE5,
  87. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  88. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  89. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  90. } };
  91. static const uint32_t hpd_int_control_offsets[6] = {
  92. DC_HPD1_INT_CONTROL,
  93. DC_HPD2_INT_CONTROL,
  94. DC_HPD3_INT_CONTROL,
  95. DC_HPD4_INT_CONTROL,
  96. DC_HPD5_INT_CONTROL,
  97. DC_HPD6_INT_CONTROL,
  98. };
  99. static u32 dce_v6_0_audio_endpt_rreg(struct amdgpu_device *adev,
  100. u32 block_offset, u32 reg)
  101. {
  102. DRM_INFO("xxxx: dce_v6_0_audio_endpt_rreg ----no impl!!!!\n");
  103. return 0;
  104. }
  105. static void dce_v6_0_audio_endpt_wreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg, u32 v)
  107. {
  108. DRM_INFO("xxxx: dce_v6_0_audio_endpt_wreg ----no impl!!!!\n");
  109. }
  110. static bool dce_v6_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  111. {
  112. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  113. return true;
  114. else
  115. return false;
  116. }
  117. static bool dce_v6_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  118. {
  119. u32 pos1, pos2;
  120. pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  121. pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  122. if (pos1 != pos2)
  123. return true;
  124. else
  125. return false;
  126. }
  127. /**
  128. * dce_v6_0_wait_for_vblank - vblank wait asic callback.
  129. *
  130. * @crtc: crtc to wait for vblank on
  131. *
  132. * Wait for vblank on the requested crtc (evergreen+).
  133. */
  134. static void dce_v6_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  135. {
  136. unsigned i = 100;
  137. if (crtc >= adev->mode_info.num_crtc)
  138. return;
  139. if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
  140. return;
  141. /* depending on when we hit vblank, we may be close to active; if so,
  142. * wait for another frame.
  143. */
  144. while (dce_v6_0_is_in_vblank(adev, crtc)) {
  145. if (i++ == 100) {
  146. i = 0;
  147. if (!dce_v6_0_is_counter_moving(adev, crtc))
  148. break;
  149. }
  150. }
  151. while (!dce_v6_0_is_in_vblank(adev, crtc)) {
  152. if (i++ == 100) {
  153. i = 0;
  154. if (!dce_v6_0_is_counter_moving(adev, crtc))
  155. break;
  156. }
  157. }
  158. }
  159. static u32 dce_v6_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  160. {
  161. if (crtc >= adev->mode_info.num_crtc)
  162. return 0;
  163. else
  164. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  165. }
  166. static void dce_v6_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  167. {
  168. unsigned i;
  169. /* Enable pflip interrupts */
  170. for (i = 0; i < adev->mode_info.num_crtc; i++)
  171. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  172. }
  173. static void dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  174. {
  175. unsigned i;
  176. /* Disable pflip interrupts */
  177. for (i = 0; i < adev->mode_info.num_crtc; i++)
  178. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  179. }
  180. /**
  181. * dce_v6_0_page_flip - pageflip callback.
  182. *
  183. * @adev: amdgpu_device pointer
  184. * @crtc_id: crtc to cleanup pageflip on
  185. * @crtc_base: new address of the crtc (GPU MC address)
  186. *
  187. * Does the actual pageflip (evergreen+).
  188. * During vblank we take the crtc lock and wait for the update_pending
  189. * bit to go high, when it does, we release the lock, and allow the
  190. * double buffered update to take place.
  191. * Returns the current update pending status.
  192. */
  193. static void dce_v6_0_page_flip(struct amdgpu_device *adev,
  194. int crtc_id, u64 crtc_base, bool async)
  195. {
  196. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  197. /* flip at hsync for async, default is vsync */
  198. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  199. EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN : 0);
  200. /* update the scanout addresses */
  201. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  202. upper_32_bits(crtc_base));
  203. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  204. (u32)crtc_base);
  205. /* post the write */
  206. RREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  207. }
  208. static int dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  209. u32 *vbl, u32 *position)
  210. {
  211. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  212. return -EINVAL;
  213. *vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  214. *position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  215. return 0;
  216. }
  217. /**
  218. * dce_v6_0_hpd_sense - hpd sense callback.
  219. *
  220. * @adev: amdgpu_device pointer
  221. * @hpd: hpd (hotplug detect) pin
  222. *
  223. * Checks if a digital monitor is connected (evergreen+).
  224. * Returns true if connected, false if not connected.
  225. */
  226. static bool dce_v6_0_hpd_sense(struct amdgpu_device *adev,
  227. enum amdgpu_hpd_id hpd)
  228. {
  229. bool connected = false;
  230. switch (hpd) {
  231. case AMDGPU_HPD_1:
  232. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  233. connected = true;
  234. break;
  235. case AMDGPU_HPD_2:
  236. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  237. connected = true;
  238. break;
  239. case AMDGPU_HPD_3:
  240. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  241. connected = true;
  242. break;
  243. case AMDGPU_HPD_4:
  244. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  245. connected = true;
  246. break;
  247. case AMDGPU_HPD_5:
  248. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  249. connected = true;
  250. break;
  251. case AMDGPU_HPD_6:
  252. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  253. connected = true;
  254. break;
  255. default:
  256. break;
  257. }
  258. return connected;
  259. }
  260. /**
  261. * dce_v6_0_hpd_set_polarity - hpd set polarity callback.
  262. *
  263. * @adev: amdgpu_device pointer
  264. * @hpd: hpd (hotplug detect) pin
  265. *
  266. * Set the polarity of the hpd pin (evergreen+).
  267. */
  268. static void dce_v6_0_hpd_set_polarity(struct amdgpu_device *adev,
  269. enum amdgpu_hpd_id hpd)
  270. {
  271. u32 tmp;
  272. bool connected = dce_v6_0_hpd_sense(adev, hpd);
  273. switch (hpd) {
  274. case AMDGPU_HPD_1:
  275. tmp = RREG32(DC_HPD1_INT_CONTROL);
  276. if (connected)
  277. tmp &= ~DC_HPDx_INT_POLARITY;
  278. else
  279. tmp |= DC_HPDx_INT_POLARITY;
  280. WREG32(DC_HPD1_INT_CONTROL, tmp);
  281. break;
  282. case AMDGPU_HPD_2:
  283. tmp = RREG32(DC_HPD2_INT_CONTROL);
  284. if (connected)
  285. tmp &= ~DC_HPDx_INT_POLARITY;
  286. else
  287. tmp |= DC_HPDx_INT_POLARITY;
  288. WREG32(DC_HPD2_INT_CONTROL, tmp);
  289. break;
  290. case AMDGPU_HPD_3:
  291. tmp = RREG32(DC_HPD3_INT_CONTROL);
  292. if (connected)
  293. tmp &= ~DC_HPDx_INT_POLARITY;
  294. else
  295. tmp |= DC_HPDx_INT_POLARITY;
  296. WREG32(DC_HPD3_INT_CONTROL, tmp);
  297. break;
  298. case AMDGPU_HPD_4:
  299. tmp = RREG32(DC_HPD4_INT_CONTROL);
  300. if (connected)
  301. tmp &= ~DC_HPDx_INT_POLARITY;
  302. else
  303. tmp |= DC_HPDx_INT_POLARITY;
  304. WREG32(DC_HPD4_INT_CONTROL, tmp);
  305. break;
  306. case AMDGPU_HPD_5:
  307. tmp = RREG32(DC_HPD5_INT_CONTROL);
  308. if (connected)
  309. tmp &= ~DC_HPDx_INT_POLARITY;
  310. else
  311. tmp |= DC_HPDx_INT_POLARITY;
  312. WREG32(DC_HPD5_INT_CONTROL, tmp);
  313. break;
  314. case AMDGPU_HPD_6:
  315. tmp = RREG32(DC_HPD6_INT_CONTROL);
  316. if (connected)
  317. tmp &= ~DC_HPDx_INT_POLARITY;
  318. else
  319. tmp |= DC_HPDx_INT_POLARITY;
  320. WREG32(DC_HPD6_INT_CONTROL, tmp);
  321. break;
  322. default:
  323. break;
  324. }
  325. }
  326. /**
  327. * dce_v6_0_hpd_init - hpd setup callback.
  328. *
  329. * @adev: amdgpu_device pointer
  330. *
  331. * Setup the hpd pins used by the card (evergreen+).
  332. * Enable the pin, set the polarity, and enable the hpd interrupts.
  333. */
  334. static void dce_v6_0_hpd_init(struct amdgpu_device *adev)
  335. {
  336. struct drm_device *dev = adev->ddev;
  337. struct drm_connector *connector;
  338. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  339. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  340. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  341. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  342. switch (amdgpu_connector->hpd.hpd) {
  343. case AMDGPU_HPD_1:
  344. WREG32(DC_HPD1_CONTROL, tmp);
  345. break;
  346. case AMDGPU_HPD_2:
  347. WREG32(DC_HPD2_CONTROL, tmp);
  348. break;
  349. case AMDGPU_HPD_3:
  350. WREG32(DC_HPD3_CONTROL, tmp);
  351. break;
  352. case AMDGPU_HPD_4:
  353. WREG32(DC_HPD4_CONTROL, tmp);
  354. break;
  355. case AMDGPU_HPD_5:
  356. WREG32(DC_HPD5_CONTROL, tmp);
  357. break;
  358. case AMDGPU_HPD_6:
  359. WREG32(DC_HPD6_CONTROL, tmp);
  360. break;
  361. default:
  362. break;
  363. }
  364. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  365. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  366. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  367. * aux dp channel on imac and help (but not completely fix)
  368. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  369. * also avoid interrupt storms during dpms.
  370. */
  371. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  372. switch (amdgpu_connector->hpd.hpd) {
  373. case AMDGPU_HPD_1:
  374. dc_hpd_int_cntl_reg = DC_HPD1_INT_CONTROL;
  375. break;
  376. case AMDGPU_HPD_2:
  377. dc_hpd_int_cntl_reg = DC_HPD2_INT_CONTROL;
  378. break;
  379. case AMDGPU_HPD_3:
  380. dc_hpd_int_cntl_reg = DC_HPD3_INT_CONTROL;
  381. break;
  382. case AMDGPU_HPD_4:
  383. dc_hpd_int_cntl_reg = DC_HPD4_INT_CONTROL;
  384. break;
  385. case AMDGPU_HPD_5:
  386. dc_hpd_int_cntl_reg = DC_HPD5_INT_CONTROL;
  387. break;
  388. case AMDGPU_HPD_6:
  389. dc_hpd_int_cntl_reg = DC_HPD6_INT_CONTROL;
  390. break;
  391. default:
  392. continue;
  393. }
  394. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  395. dc_hpd_int_cntl &= ~DC_HPDx_INT_EN;
  396. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  397. continue;
  398. }
  399. dce_v6_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  400. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  401. }
  402. }
  403. /**
  404. * dce_v6_0_hpd_fini - hpd tear down callback.
  405. *
  406. * @adev: amdgpu_device pointer
  407. *
  408. * Tear down the hpd pins used by the card (evergreen+).
  409. * Disable the hpd interrupts.
  410. */
  411. static void dce_v6_0_hpd_fini(struct amdgpu_device *adev)
  412. {
  413. struct drm_device *dev = adev->ddev;
  414. struct drm_connector *connector;
  415. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  416. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  417. switch (amdgpu_connector->hpd.hpd) {
  418. case AMDGPU_HPD_1:
  419. WREG32(DC_HPD1_CONTROL, 0);
  420. break;
  421. case AMDGPU_HPD_2:
  422. WREG32(DC_HPD2_CONTROL, 0);
  423. break;
  424. case AMDGPU_HPD_3:
  425. WREG32(DC_HPD3_CONTROL, 0);
  426. break;
  427. case AMDGPU_HPD_4:
  428. WREG32(DC_HPD4_CONTROL, 0);
  429. break;
  430. case AMDGPU_HPD_5:
  431. WREG32(DC_HPD5_CONTROL, 0);
  432. break;
  433. case AMDGPU_HPD_6:
  434. WREG32(DC_HPD6_CONTROL, 0);
  435. break;
  436. default:
  437. break;
  438. }
  439. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  440. }
  441. }
  442. static u32 dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  443. {
  444. return SI_DC_GPIO_HPD_A;
  445. }
  446. static bool dce_v6_0_is_display_hung(struct amdgpu_device *adev)
  447. {
  448. DRM_INFO("xxxx: dce_v6_0_is_display_hung ----no imp!!!!!\n");
  449. return true;
  450. }
  451. static u32 evergreen_get_vblank_counter(struct amdgpu_device* adev, int crtc)
  452. {
  453. if (crtc >= adev->mode_info.num_crtc)
  454. return 0;
  455. else
  456. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  457. }
  458. static void dce_v6_0_stop_mc_access(struct amdgpu_device *adev,
  459. struct amdgpu_mode_mc_save *save)
  460. {
  461. u32 crtc_enabled, tmp, frame_count;
  462. int i, j;
  463. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  464. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  465. /* disable VGA render */
  466. WREG32(VGA_RENDER_CONTROL, 0);
  467. /* blank the display controllers */
  468. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  469. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  470. if (crtc_enabled) {
  471. save->crtc_enabled[i] = true;
  472. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  473. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  474. dce_v6_0_vblank_wait(adev, i);
  475. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  476. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  477. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  478. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  479. }
  480. /* wait for the next frame */
  481. frame_count = evergreen_get_vblank_counter(adev, i);
  482. for (j = 0; j < adev->usec_timeout; j++) {
  483. if (evergreen_get_vblank_counter(adev, i) != frame_count)
  484. break;
  485. udelay(1);
  486. }
  487. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  488. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  489. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  490. tmp &= ~EVERGREEN_CRTC_MASTER_EN;
  491. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  492. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  493. save->crtc_enabled[i] = false;
  494. /* ***** */
  495. } else {
  496. save->crtc_enabled[i] = false;
  497. }
  498. }
  499. }
  500. static void dce_v6_0_resume_mc_access(struct amdgpu_device *adev,
  501. struct amdgpu_mode_mc_save *save)
  502. {
  503. u32 tmp;
  504. int i, j;
  505. /* update crtc base addresses */
  506. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  507. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  508. upper_32_bits(adev->mc.vram_start));
  509. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  510. upper_32_bits(adev->mc.vram_start));
  511. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  512. (u32)adev->mc.vram_start);
  513. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  514. (u32)adev->mc.vram_start);
  515. }
  516. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  517. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)adev->mc.vram_start);
  518. /* unlock regs and wait for update */
  519. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  520. if (save->crtc_enabled[i]) {
  521. tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
  522. if ((tmp & 0x7) != 3) {
  523. tmp &= ~0x7;
  524. tmp |= 0x3;
  525. WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  526. }
  527. tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
  528. if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
  529. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  530. WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
  531. }
  532. tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  533. if (tmp & 1) {
  534. tmp &= ~1;
  535. WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  536. }
  537. for (j = 0; j < adev->usec_timeout; j++) {
  538. tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
  539. if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
  540. break;
  541. udelay(1);
  542. }
  543. }
  544. }
  545. /* Unlock vga access */
  546. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  547. mdelay(1);
  548. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  549. }
  550. static void dce_v6_0_set_vga_render_state(struct amdgpu_device *adev,
  551. bool render)
  552. {
  553. if (!render)
  554. WREG32(R_000300_VGA_RENDER_CONTROL,
  555. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  556. }
  557. static void dce_v6_0_program_fmt(struct drm_encoder *encoder)
  558. {
  559. struct drm_device *dev = encoder->dev;
  560. struct amdgpu_device *adev = dev->dev_private;
  561. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  562. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  563. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  564. int bpc = 0;
  565. u32 tmp = 0;
  566. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  567. if (connector) {
  568. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  569. bpc = amdgpu_connector_get_monitor_bpc(connector);
  570. dither = amdgpu_connector->dither;
  571. }
  572. /* LVDS FMT is set up by atom */
  573. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  574. return;
  575. if (bpc == 0)
  576. return;
  577. switch (bpc) {
  578. case 6:
  579. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  580. /* XXX sort out optimal dither settings */
  581. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  582. FMT_SPATIAL_DITHER_EN);
  583. else
  584. tmp |= FMT_TRUNCATE_EN;
  585. break;
  586. case 8:
  587. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  588. /* XXX sort out optimal dither settings */
  589. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  590. FMT_RGB_RANDOM_ENABLE |
  591. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  592. else
  593. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  594. break;
  595. case 10:
  596. default:
  597. /* not needed */
  598. break;
  599. }
  600. WREG32(FMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  601. }
  602. /**
  603. * cik_get_number_of_dram_channels - get the number of dram channels
  604. *
  605. * @adev: amdgpu_device pointer
  606. *
  607. * Look up the number of video ram channels (CIK).
  608. * Used for display watermark bandwidth calculations
  609. * Returns the number of dram channels
  610. */
  611. static u32 si_get_number_of_dram_channels(struct amdgpu_device *adev)
  612. {
  613. u32 tmp = RREG32(MC_SHARED_CHMAP);
  614. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  615. case 0:
  616. default:
  617. return 1;
  618. case 1:
  619. return 2;
  620. case 2:
  621. return 4;
  622. case 3:
  623. return 8;
  624. case 4:
  625. return 3;
  626. case 5:
  627. return 6;
  628. case 6:
  629. return 10;
  630. case 7:
  631. return 12;
  632. case 8:
  633. return 16;
  634. }
  635. }
  636. struct dce6_wm_params {
  637. u32 dram_channels; /* number of dram channels */
  638. u32 yclk; /* bandwidth per dram data pin in kHz */
  639. u32 sclk; /* engine clock in kHz */
  640. u32 disp_clk; /* display clock in kHz */
  641. u32 src_width; /* viewport width */
  642. u32 active_time; /* active display time in ns */
  643. u32 blank_time; /* blank time in ns */
  644. bool interlaced; /* mode is interlaced */
  645. fixed20_12 vsc; /* vertical scale ratio */
  646. u32 num_heads; /* number of active crtcs */
  647. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  648. u32 lb_size; /* line buffer allocated to pipe */
  649. u32 vtaps; /* vertical scaler taps */
  650. };
  651. /**
  652. * dce_v6_0_dram_bandwidth - get the dram bandwidth
  653. *
  654. * @wm: watermark calculation data
  655. *
  656. * Calculate the raw dram bandwidth (CIK).
  657. * Used for display watermark bandwidth calculations
  658. * Returns the dram bandwidth in MBytes/s
  659. */
  660. static u32 dce_v6_0_dram_bandwidth(struct dce6_wm_params *wm)
  661. {
  662. /* Calculate raw DRAM Bandwidth */
  663. fixed20_12 dram_efficiency; /* 0.7 */
  664. fixed20_12 yclk, dram_channels, bandwidth;
  665. fixed20_12 a;
  666. a.full = dfixed_const(1000);
  667. yclk.full = dfixed_const(wm->yclk);
  668. yclk.full = dfixed_div(yclk, a);
  669. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  670. a.full = dfixed_const(10);
  671. dram_efficiency.full = dfixed_const(7);
  672. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  673. bandwidth.full = dfixed_mul(dram_channels, yclk);
  674. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  675. return dfixed_trunc(bandwidth);
  676. }
  677. /**
  678. * dce_v6_0_dram_bandwidth_for_display - get the dram bandwidth for display
  679. *
  680. * @wm: watermark calculation data
  681. *
  682. * Calculate the dram bandwidth used for display (CIK).
  683. * Used for display watermark bandwidth calculations
  684. * Returns the dram bandwidth for display in MBytes/s
  685. */
  686. static u32 dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  687. {
  688. /* Calculate DRAM Bandwidth and the part allocated to display. */
  689. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  690. fixed20_12 yclk, dram_channels, bandwidth;
  691. fixed20_12 a;
  692. a.full = dfixed_const(1000);
  693. yclk.full = dfixed_const(wm->yclk);
  694. yclk.full = dfixed_div(yclk, a);
  695. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  696. a.full = dfixed_const(10);
  697. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  698. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  699. bandwidth.full = dfixed_mul(dram_channels, yclk);
  700. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  701. return dfixed_trunc(bandwidth);
  702. }
  703. /**
  704. * dce_v6_0_data_return_bandwidth - get the data return bandwidth
  705. *
  706. * @wm: watermark calculation data
  707. *
  708. * Calculate the data return bandwidth used for display (CIK).
  709. * Used for display watermark bandwidth calculations
  710. * Returns the data return bandwidth in MBytes/s
  711. */
  712. static u32 dce_v6_0_data_return_bandwidth(struct dce6_wm_params *wm)
  713. {
  714. /* Calculate the display Data return Bandwidth */
  715. fixed20_12 return_efficiency; /* 0.8 */
  716. fixed20_12 sclk, bandwidth;
  717. fixed20_12 a;
  718. a.full = dfixed_const(1000);
  719. sclk.full = dfixed_const(wm->sclk);
  720. sclk.full = dfixed_div(sclk, a);
  721. a.full = dfixed_const(10);
  722. return_efficiency.full = dfixed_const(8);
  723. return_efficiency.full = dfixed_div(return_efficiency, a);
  724. a.full = dfixed_const(32);
  725. bandwidth.full = dfixed_mul(a, sclk);
  726. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  727. return dfixed_trunc(bandwidth);
  728. }
  729. /**
  730. * dce_v6_0_dmif_request_bandwidth - get the dmif bandwidth
  731. *
  732. * @wm: watermark calculation data
  733. *
  734. * Calculate the dmif bandwidth used for display (CIK).
  735. * Used for display watermark bandwidth calculations
  736. * Returns the dmif bandwidth in MBytes/s
  737. */
  738. static u32 dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params *wm)
  739. {
  740. /* Calculate the DMIF Request Bandwidth */
  741. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  742. fixed20_12 disp_clk, bandwidth;
  743. fixed20_12 a, b;
  744. a.full = dfixed_const(1000);
  745. disp_clk.full = dfixed_const(wm->disp_clk);
  746. disp_clk.full = dfixed_div(disp_clk, a);
  747. a.full = dfixed_const(32);
  748. b.full = dfixed_mul(a, disp_clk);
  749. a.full = dfixed_const(10);
  750. disp_clk_request_efficiency.full = dfixed_const(8);
  751. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  752. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  753. return dfixed_trunc(bandwidth);
  754. }
  755. /**
  756. * dce_v6_0_available_bandwidth - get the min available bandwidth
  757. *
  758. * @wm: watermark calculation data
  759. *
  760. * Calculate the min available bandwidth used for display (CIK).
  761. * Used for display watermark bandwidth calculations
  762. * Returns the min available bandwidth in MBytes/s
  763. */
  764. static u32 dce_v6_0_available_bandwidth(struct dce6_wm_params *wm)
  765. {
  766. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  767. u32 dram_bandwidth = dce_v6_0_dram_bandwidth(wm);
  768. u32 data_return_bandwidth = dce_v6_0_data_return_bandwidth(wm);
  769. u32 dmif_req_bandwidth = dce_v6_0_dmif_request_bandwidth(wm);
  770. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  771. }
  772. /**
  773. * dce_v6_0_average_bandwidth - get the average available bandwidth
  774. *
  775. * @wm: watermark calculation data
  776. *
  777. * Calculate the average available bandwidth used for display (CIK).
  778. * Used for display watermark bandwidth calculations
  779. * Returns the average available bandwidth in MBytes/s
  780. */
  781. static u32 dce_v6_0_average_bandwidth(struct dce6_wm_params *wm)
  782. {
  783. /* Calculate the display mode Average Bandwidth
  784. * DisplayMode should contain the source and destination dimensions,
  785. * timing, etc.
  786. */
  787. fixed20_12 bpp;
  788. fixed20_12 line_time;
  789. fixed20_12 src_width;
  790. fixed20_12 bandwidth;
  791. fixed20_12 a;
  792. a.full = dfixed_const(1000);
  793. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  794. line_time.full = dfixed_div(line_time, a);
  795. bpp.full = dfixed_const(wm->bytes_per_pixel);
  796. src_width.full = dfixed_const(wm->src_width);
  797. bandwidth.full = dfixed_mul(src_width, bpp);
  798. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  799. bandwidth.full = dfixed_div(bandwidth, line_time);
  800. return dfixed_trunc(bandwidth);
  801. }
  802. /**
  803. * dce_v6_0_latency_watermark - get the latency watermark
  804. *
  805. * @wm: watermark calculation data
  806. *
  807. * Calculate the latency watermark (CIK).
  808. * Used for display watermark bandwidth calculations
  809. * Returns the latency watermark in ns
  810. */
  811. static u32 dce_v6_0_latency_watermark(struct dce6_wm_params *wm)
  812. {
  813. /* First calculate the latency in ns */
  814. u32 mc_latency = 2000; /* 2000 ns. */
  815. u32 available_bandwidth = dce_v6_0_available_bandwidth(wm);
  816. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  817. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  818. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  819. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  820. (wm->num_heads * cursor_line_pair_return_time);
  821. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  822. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  823. u32 tmp, dmif_size = 12288;
  824. fixed20_12 a, b, c;
  825. if (wm->num_heads == 0)
  826. return 0;
  827. a.full = dfixed_const(2);
  828. b.full = dfixed_const(1);
  829. if ((wm->vsc.full > a.full) ||
  830. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  831. (wm->vtaps >= 5) ||
  832. ((wm->vsc.full >= a.full) && wm->interlaced))
  833. max_src_lines_per_dst_line = 4;
  834. else
  835. max_src_lines_per_dst_line = 2;
  836. a.full = dfixed_const(available_bandwidth);
  837. b.full = dfixed_const(wm->num_heads);
  838. a.full = dfixed_div(a, b);
  839. b.full = dfixed_const(mc_latency + 512);
  840. c.full = dfixed_const(wm->disp_clk);
  841. b.full = dfixed_div(b, c);
  842. c.full = dfixed_const(dmif_size);
  843. b.full = dfixed_div(c, b);
  844. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  845. b.full = dfixed_const(1000);
  846. c.full = dfixed_const(wm->disp_clk);
  847. b.full = dfixed_div(c, b);
  848. c.full = dfixed_const(wm->bytes_per_pixel);
  849. b.full = dfixed_mul(b, c);
  850. lb_fill_bw = min(tmp, dfixed_trunc(b));
  851. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  852. b.full = dfixed_const(1000);
  853. c.full = dfixed_const(lb_fill_bw);
  854. b.full = dfixed_div(c, b);
  855. a.full = dfixed_div(a, b);
  856. line_fill_time = dfixed_trunc(a);
  857. if (line_fill_time < wm->active_time)
  858. return latency;
  859. else
  860. return latency + (line_fill_time - wm->active_time);
  861. }
  862. /**
  863. * dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  864. * average and available dram bandwidth
  865. *
  866. * @wm: watermark calculation data
  867. *
  868. * Check if the display average bandwidth fits in the display
  869. * dram bandwidth (CIK).
  870. * Used for display watermark bandwidth calculations
  871. * Returns true if the display fits, false if not.
  872. */
  873. static bool dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  874. {
  875. if (dce_v6_0_average_bandwidth(wm) <=
  876. (dce_v6_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  877. return true;
  878. else
  879. return false;
  880. }
  881. /**
  882. * dce_v6_0_average_bandwidth_vs_available_bandwidth - check
  883. * average and available bandwidth
  884. *
  885. * @wm: watermark calculation data
  886. *
  887. * Check if the display average bandwidth fits in the display
  888. * available bandwidth (CIK).
  889. * Used for display watermark bandwidth calculations
  890. * Returns true if the display fits, false if not.
  891. */
  892. static bool dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  893. {
  894. if (dce_v6_0_average_bandwidth(wm) <=
  895. (dce_v6_0_available_bandwidth(wm) / wm->num_heads))
  896. return true;
  897. else
  898. return false;
  899. }
  900. /**
  901. * dce_v6_0_check_latency_hiding - check latency hiding
  902. *
  903. * @wm: watermark calculation data
  904. *
  905. * Check latency hiding (CIK).
  906. * Used for display watermark bandwidth calculations
  907. * Returns true if the display fits, false if not.
  908. */
  909. static bool dce_v6_0_check_latency_hiding(struct dce6_wm_params *wm)
  910. {
  911. u32 lb_partitions = wm->lb_size / wm->src_width;
  912. u32 line_time = wm->active_time + wm->blank_time;
  913. u32 latency_tolerant_lines;
  914. u32 latency_hiding;
  915. fixed20_12 a;
  916. a.full = dfixed_const(1);
  917. if (wm->vsc.full > a.full)
  918. latency_tolerant_lines = 1;
  919. else {
  920. if (lb_partitions <= (wm->vtaps + 1))
  921. latency_tolerant_lines = 1;
  922. else
  923. latency_tolerant_lines = 2;
  924. }
  925. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  926. if (dce_v6_0_latency_watermark(wm) <= latency_hiding)
  927. return true;
  928. else
  929. return false;
  930. }
  931. /**
  932. * dce_v6_0_program_watermarks - program display watermarks
  933. *
  934. * @adev: amdgpu_device pointer
  935. * @amdgpu_crtc: the selected display controller
  936. * @lb_size: line buffer size
  937. * @num_heads: number of display controllers in use
  938. *
  939. * Calculate and program the display watermarks for the
  940. * selected display controller (CIK).
  941. */
  942. static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
  943. struct amdgpu_crtc *amdgpu_crtc,
  944. u32 lb_size, u32 num_heads)
  945. {
  946. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  947. struct dce6_wm_params wm_low, wm_high;
  948. u32 dram_channels;
  949. u32 pixel_period;
  950. u32 line_time = 0;
  951. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  952. u32 priority_a_mark = 0, priority_b_mark = 0;
  953. u32 priority_a_cnt = PRIORITY_OFF;
  954. u32 priority_b_cnt = PRIORITY_OFF;
  955. u32 tmp, arb_control3;
  956. fixed20_12 a, b, c;
  957. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  958. pixel_period = 1000000 / (u32)mode->clock;
  959. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  960. priority_a_cnt = 0;
  961. priority_b_cnt = 0;
  962. dram_channels = si_get_number_of_dram_channels(adev);
  963. /* watermark for high clocks */
  964. if (adev->pm.dpm_enabled) {
  965. wm_high.yclk =
  966. amdgpu_dpm_get_mclk(adev, false) * 10;
  967. wm_high.sclk =
  968. amdgpu_dpm_get_sclk(adev, false) * 10;
  969. } else {
  970. wm_high.yclk = adev->pm.current_mclk * 10;
  971. wm_high.sclk = adev->pm.current_sclk * 10;
  972. }
  973. wm_high.disp_clk = mode->clock;
  974. wm_high.src_width = mode->crtc_hdisplay;
  975. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  976. wm_high.blank_time = line_time - wm_high.active_time;
  977. wm_high.interlaced = false;
  978. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  979. wm_high.interlaced = true;
  980. wm_high.vsc = amdgpu_crtc->vsc;
  981. wm_high.vtaps = 1;
  982. if (amdgpu_crtc->rmx_type != RMX_OFF)
  983. wm_high.vtaps = 2;
  984. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  985. wm_high.lb_size = lb_size;
  986. wm_high.dram_channels = dram_channels;
  987. wm_high.num_heads = num_heads;
  988. if (adev->pm.dpm_enabled) {
  989. /* watermark for low clocks */
  990. wm_low.yclk =
  991. amdgpu_dpm_get_mclk(adev, true) * 10;
  992. wm_low.sclk =
  993. amdgpu_dpm_get_sclk(adev, true) * 10;
  994. } else {
  995. wm_low.yclk = adev->pm.current_mclk * 10;
  996. wm_low.sclk = adev->pm.current_sclk * 10;
  997. }
  998. wm_low.disp_clk = mode->clock;
  999. wm_low.src_width = mode->crtc_hdisplay;
  1000. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1001. wm_low.blank_time = line_time - wm_low.active_time;
  1002. wm_low.interlaced = false;
  1003. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1004. wm_low.interlaced = true;
  1005. wm_low.vsc = amdgpu_crtc->vsc;
  1006. wm_low.vtaps = 1;
  1007. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1008. wm_low.vtaps = 2;
  1009. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1010. wm_low.lb_size = lb_size;
  1011. wm_low.dram_channels = dram_channels;
  1012. wm_low.num_heads = num_heads;
  1013. /* set for high clocks */
  1014. latency_watermark_a = min(dce_v6_0_latency_watermark(&wm_high), (u32)65535);
  1015. /* set for low clocks */
  1016. latency_watermark_b = min(dce_v6_0_latency_watermark(&wm_low), (u32)65535);
  1017. /* possibly force display priority to high */
  1018. /* should really do this at mode validation time... */
  1019. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1020. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1021. !dce_v6_0_check_latency_hiding(&wm_high) ||
  1022. (adev->mode_info.disp_priority == 2)) {
  1023. DRM_DEBUG_KMS("force priority to high\n");
  1024. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1025. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1026. }
  1027. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1028. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1029. !dce_v6_0_check_latency_hiding(&wm_low) ||
  1030. (adev->mode_info.disp_priority == 2)) {
  1031. DRM_DEBUG_KMS("force priority to high\n");
  1032. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1033. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1034. }
  1035. a.full = dfixed_const(1000);
  1036. b.full = dfixed_const(mode->clock);
  1037. b.full = dfixed_div(b, a);
  1038. c.full = dfixed_const(latency_watermark_a);
  1039. c.full = dfixed_mul(c, b);
  1040. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  1041. c.full = dfixed_div(c, a);
  1042. a.full = dfixed_const(16);
  1043. c.full = dfixed_div(c, a);
  1044. priority_a_mark = dfixed_trunc(c);
  1045. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  1046. a.full = dfixed_const(1000);
  1047. b.full = dfixed_const(mode->clock);
  1048. b.full = dfixed_div(b, a);
  1049. c.full = dfixed_const(latency_watermark_b);
  1050. c.full = dfixed_mul(c, b);
  1051. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  1052. c.full = dfixed_div(c, a);
  1053. a.full = dfixed_const(16);
  1054. c.full = dfixed_div(c, a);
  1055. priority_b_mark = dfixed_trunc(c);
  1056. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  1057. }
  1058. /* select wm A */
  1059. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  1060. tmp = arb_control3;
  1061. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1062. tmp |= LATENCY_WATERMARK_MASK(1);
  1063. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  1064. WREG32(DPG_PIPE_LATENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1065. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  1066. LATENCY_HIGH_WATERMARK(line_time)));
  1067. /* select wm B */
  1068. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  1069. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1070. tmp |= LATENCY_WATERMARK_MASK(2);
  1071. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  1072. WREG32(DPG_PIPE_LATENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1073. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  1074. LATENCY_HIGH_WATERMARK(line_time)));
  1075. /* restore original selection */
  1076. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, arb_control3);
  1077. /* write the priority marks */
  1078. WREG32(PRIORITY_A_CNT + amdgpu_crtc->crtc_offset, priority_a_cnt);
  1079. WREG32(PRIORITY_B_CNT + amdgpu_crtc->crtc_offset, priority_b_cnt);
  1080. /* save values for DPM */
  1081. amdgpu_crtc->line_time = line_time;
  1082. amdgpu_crtc->wm_high = latency_watermark_a;
  1083. }
  1084. /* watermark setup */
  1085. static u32 dce_v6_0_line_buffer_adjust(struct amdgpu_device *adev,
  1086. struct amdgpu_crtc *amdgpu_crtc,
  1087. struct drm_display_mode *mode,
  1088. struct drm_display_mode *other_mode)
  1089. {
  1090. u32 tmp, buffer_alloc, i;
  1091. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  1092. /*
  1093. * Line Buffer Setup
  1094. * There are 3 line buffers, each one shared by 2 display controllers.
  1095. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  1096. * the display controllers. The paritioning is done via one of four
  1097. * preset allocations specified in bits 21:20:
  1098. * 0 - half lb
  1099. * 2 - whole lb, other crtc must be disabled
  1100. */
  1101. /* this can get tricky if we have two large displays on a paired group
  1102. * of crtcs. Ideally for multiple large displays we'd assign them to
  1103. * non-linked crtcs for maximum line buffer allocation.
  1104. */
  1105. if (amdgpu_crtc->base.enabled && mode) {
  1106. if (other_mode) {
  1107. tmp = 0; /* 1/2 */
  1108. buffer_alloc = 1;
  1109. } else {
  1110. tmp = 2; /* whole */
  1111. buffer_alloc = 2;
  1112. }
  1113. } else {
  1114. tmp = 0;
  1115. buffer_alloc = 0;
  1116. }
  1117. WREG32(DC_LB_MEMORY_SPLIT + amdgpu_crtc->crtc_offset,
  1118. DC_LB_MEMORY_CONFIG(tmp));
  1119. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  1120. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  1121. for (i = 0; i < adev->usec_timeout; i++) {
  1122. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  1123. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  1124. break;
  1125. udelay(1);
  1126. }
  1127. if (amdgpu_crtc->base.enabled && mode) {
  1128. switch (tmp) {
  1129. case 0:
  1130. default:
  1131. return 4096 * 2;
  1132. case 2:
  1133. return 8192 * 2;
  1134. }
  1135. }
  1136. /* controller not enabled, so no lb used */
  1137. return 0;
  1138. }
  1139. /**
  1140. *
  1141. * dce_v6_0_bandwidth_update - program display watermarks
  1142. *
  1143. * @adev: amdgpu_device pointer
  1144. *
  1145. * Calculate and program the display watermarks and line
  1146. * buffer allocation (CIK).
  1147. */
  1148. static void dce_v6_0_bandwidth_update(struct amdgpu_device *adev)
  1149. {
  1150. struct drm_display_mode *mode0 = NULL;
  1151. struct drm_display_mode *mode1 = NULL;
  1152. u32 num_heads = 0, lb_size;
  1153. int i;
  1154. if (!adev->mode_info.mode_config_initialized)
  1155. return;
  1156. amdgpu_update_display_priority(adev);
  1157. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1158. if (adev->mode_info.crtcs[i]->base.enabled)
  1159. num_heads++;
  1160. }
  1161. for (i = 0; i < adev->mode_info.num_crtc; i += 2) {
  1162. mode0 = &adev->mode_info.crtcs[i]->base.mode;
  1163. mode1 = &adev->mode_info.crtcs[i+1]->base.mode;
  1164. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode0, mode1);
  1165. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i], lb_size, num_heads);
  1166. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i+1], mode1, mode0);
  1167. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i+1], lb_size, num_heads);
  1168. }
  1169. }
  1170. /*
  1171. static void dce_v6_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1172. {
  1173. int i;
  1174. u32 offset, tmp;
  1175. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1176. offset = adev->mode_info.audio.pin[i].offset;
  1177. tmp = RREG32_AUDIO_ENDPT(offset,
  1178. AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1179. if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
  1180. adev->mode_info.audio.pin[i].connected = false;
  1181. else
  1182. adev->mode_info.audio.pin[i].connected = true;
  1183. }
  1184. }
  1185. static struct amdgpu_audio_pin *dce_v6_0_audio_get_pin(struct amdgpu_device *adev)
  1186. {
  1187. int i;
  1188. dce_v6_0_audio_get_connected_pins(adev);
  1189. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1190. if (adev->mode_info.audio.pin[i].connected)
  1191. return &adev->mode_info.audio.pin[i];
  1192. }
  1193. DRM_ERROR("No connected audio pins found!\n");
  1194. return NULL;
  1195. }
  1196. static void dce_v6_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1197. {
  1198. struct amdgpu_device *adev = encoder->dev->dev_private;
  1199. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1200. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1201. u32 offset;
  1202. if (!dig || !dig->afmt || !dig->afmt->pin)
  1203. return;
  1204. offset = dig->afmt->offset;
  1205. WREG32(AFMT_AUDIO_SRC_CONTROL + offset,
  1206. AFMT_AUDIO_SRC_SELECT(dig->afmt->pin->id));
  1207. }
  1208. static void dce_v6_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1209. struct drm_display_mode *mode)
  1210. {
  1211. DRM_INFO("xxxx: dce_v6_0_audio_write_latency_fields---no imp!!!!!\n");
  1212. }
  1213. static void dce_v6_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1214. {
  1215. DRM_INFO("xxxx: dce_v6_0_audio_write_speaker_allocation---no imp!!!!!\n");
  1216. }
  1217. static void dce_v6_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1218. {
  1219. DRM_INFO("xxxx: dce_v6_0_audio_write_sad_regs---no imp!!!!!\n");
  1220. }
  1221. */
  1222. static void dce_v6_0_audio_enable(struct amdgpu_device *adev,
  1223. struct amdgpu_audio_pin *pin,
  1224. bool enable)
  1225. {
  1226. DRM_INFO("xxxx: dce_v6_0_audio_enable---no imp!!!!!\n");
  1227. }
  1228. static const u32 pin_offsets[7] =
  1229. {
  1230. (0x1780 - 0x1780),
  1231. (0x1786 - 0x1780),
  1232. (0x178c - 0x1780),
  1233. (0x1792 - 0x1780),
  1234. (0x1798 - 0x1780),
  1235. (0x179d - 0x1780),
  1236. (0x17a4 - 0x1780),
  1237. };
  1238. static int dce_v6_0_audio_init(struct amdgpu_device *adev)
  1239. {
  1240. return 0;
  1241. }
  1242. static void dce_v6_0_audio_fini(struct amdgpu_device *adev)
  1243. {
  1244. }
  1245. /*
  1246. static void dce_v6_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1247. {
  1248. DRM_INFO("xxxx: dce_v6_0_afmt_update_ACR---no imp!!!!!\n");
  1249. }
  1250. */
  1251. /*
  1252. * build a HDMI Video Info Frame
  1253. */
  1254. /*
  1255. static void dce_v6_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1256. void *buffer, size_t size)
  1257. {
  1258. DRM_INFO("xxxx: dce_v6_0_afmt_update_avi_infoframe---no imp!!!!!\n");
  1259. }
  1260. static void dce_v6_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1261. {
  1262. DRM_INFO("xxxx: dce_v6_0_audio_set_dto---no imp!!!!!\n");
  1263. }
  1264. */
  1265. /*
  1266. * update the info frames with the data from the current display mode
  1267. */
  1268. static void dce_v6_0_afmt_setmode(struct drm_encoder *encoder,
  1269. struct drm_display_mode *mode)
  1270. {
  1271. DRM_INFO("xxxx: dce_v6_0_afmt_setmode ----no impl !!!!!!!!\n");
  1272. }
  1273. static void dce_v6_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1274. {
  1275. struct drm_device *dev = encoder->dev;
  1276. struct amdgpu_device *adev = dev->dev_private;
  1277. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1278. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1279. if (!dig || !dig->afmt)
  1280. return;
  1281. /* Silent, r600_hdmi_enable will raise WARN for us */
  1282. if (enable && dig->afmt->enabled)
  1283. return;
  1284. if (!enable && !dig->afmt->enabled)
  1285. return;
  1286. if (!enable && dig->afmt->pin) {
  1287. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1288. dig->afmt->pin = NULL;
  1289. }
  1290. dig->afmt->enabled = enable;
  1291. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1292. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1293. }
  1294. static int dce_v6_0_afmt_init(struct amdgpu_device *adev)
  1295. {
  1296. int i, j;
  1297. for (i = 0; i < adev->mode_info.num_dig; i++)
  1298. adev->mode_info.afmt[i] = NULL;
  1299. /* DCE6 has audio blocks tied to DIG encoders */
  1300. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1301. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1302. if (adev->mode_info.afmt[i]) {
  1303. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1304. adev->mode_info.afmt[i]->id = i;
  1305. } else {
  1306. for (j = 0; j < i; j++) {
  1307. kfree(adev->mode_info.afmt[j]);
  1308. adev->mode_info.afmt[j] = NULL;
  1309. }
  1310. DRM_ERROR("Out of memory allocating afmt table\n");
  1311. return -ENOMEM;
  1312. }
  1313. }
  1314. return 0;
  1315. }
  1316. static void dce_v6_0_afmt_fini(struct amdgpu_device *adev)
  1317. {
  1318. int i;
  1319. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1320. kfree(adev->mode_info.afmt[i]);
  1321. adev->mode_info.afmt[i] = NULL;
  1322. }
  1323. }
  1324. static const u32 vga_control_regs[6] =
  1325. {
  1326. AVIVO_D1VGA_CONTROL,
  1327. AVIVO_D2VGA_CONTROL,
  1328. EVERGREEN_D3VGA_CONTROL,
  1329. EVERGREEN_D4VGA_CONTROL,
  1330. EVERGREEN_D5VGA_CONTROL,
  1331. EVERGREEN_D6VGA_CONTROL,
  1332. };
  1333. static void dce_v6_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1334. {
  1335. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1336. struct drm_device *dev = crtc->dev;
  1337. struct amdgpu_device *adev = dev->dev_private;
  1338. u32 vga_control;
  1339. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1340. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | (enable ? 1 : 0));
  1341. }
  1342. static void dce_v6_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1343. {
  1344. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1345. struct drm_device *dev = crtc->dev;
  1346. struct amdgpu_device *adev = dev->dev_private;
  1347. WREG32(EVERGREEN_GRPH_ENABLE + amdgpu_crtc->crtc_offset, enable ? 1 : 0);
  1348. }
  1349. static int dce_v6_0_crtc_do_set_base(struct drm_crtc *crtc,
  1350. struct drm_framebuffer *fb,
  1351. int x, int y, int atomic)
  1352. {
  1353. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1354. struct drm_device *dev = crtc->dev;
  1355. struct amdgpu_device *adev = dev->dev_private;
  1356. struct amdgpu_framebuffer *amdgpu_fb;
  1357. struct drm_framebuffer *target_fb;
  1358. struct drm_gem_object *obj;
  1359. struct amdgpu_bo *abo;
  1360. uint64_t fb_location, tiling_flags;
  1361. uint32_t fb_format, fb_pitch_pixels, pipe_config;
  1362. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1363. u32 viewport_w, viewport_h;
  1364. int r;
  1365. bool bypass_lut = false;
  1366. /* no fb bound */
  1367. if (!atomic && !crtc->primary->fb) {
  1368. DRM_DEBUG_KMS("No FB bound\n");
  1369. return 0;
  1370. }
  1371. if (atomic) {
  1372. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1373. target_fb = fb;
  1374. } else {
  1375. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1376. target_fb = crtc->primary->fb;
  1377. }
  1378. /* If atomic, assume fb object is pinned & idle & fenced and
  1379. * just update base pointers
  1380. */
  1381. obj = amdgpu_fb->obj;
  1382. abo = gem_to_amdgpu_bo(obj);
  1383. r = amdgpu_bo_reserve(abo, false);
  1384. if (unlikely(r != 0))
  1385. return r;
  1386. if (atomic) {
  1387. fb_location = amdgpu_bo_gpu_offset(abo);
  1388. } else {
  1389. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1390. if (unlikely(r != 0)) {
  1391. amdgpu_bo_unreserve(abo);
  1392. return -EINVAL;
  1393. }
  1394. }
  1395. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1396. amdgpu_bo_unreserve(abo);
  1397. switch (target_fb->pixel_format) {
  1398. case DRM_FORMAT_C8:
  1399. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1400. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1401. break;
  1402. case DRM_FORMAT_XRGB4444:
  1403. case DRM_FORMAT_ARGB4444:
  1404. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1405. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1406. #ifdef __BIG_ENDIAN
  1407. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1408. #endif
  1409. break;
  1410. case DRM_FORMAT_XRGB1555:
  1411. case DRM_FORMAT_ARGB1555:
  1412. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1413. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1414. #ifdef __BIG_ENDIAN
  1415. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1416. #endif
  1417. break;
  1418. case DRM_FORMAT_BGRX5551:
  1419. case DRM_FORMAT_BGRA5551:
  1420. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1421. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1422. #ifdef __BIG_ENDIAN
  1423. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1424. #endif
  1425. break;
  1426. case DRM_FORMAT_RGB565:
  1427. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1428. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1429. #ifdef __BIG_ENDIAN
  1430. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1431. #endif
  1432. break;
  1433. case DRM_FORMAT_XRGB8888:
  1434. case DRM_FORMAT_ARGB8888:
  1435. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1436. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1437. #ifdef __BIG_ENDIAN
  1438. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1439. #endif
  1440. break;
  1441. case DRM_FORMAT_XRGB2101010:
  1442. case DRM_FORMAT_ARGB2101010:
  1443. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1444. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1445. #ifdef __BIG_ENDIAN
  1446. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1447. #endif
  1448. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1449. bypass_lut = true;
  1450. break;
  1451. case DRM_FORMAT_BGRX1010102:
  1452. case DRM_FORMAT_BGRA1010102:
  1453. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1454. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1455. #ifdef __BIG_ENDIAN
  1456. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1457. #endif
  1458. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1459. bypass_lut = true;
  1460. break;
  1461. default:
  1462. DRM_ERROR("Unsupported screen format %s\n",
  1463. drm_get_format_name(target_fb->pixel_format));
  1464. return -EINVAL;
  1465. }
  1466. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1467. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1468. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1469. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1470. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1471. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1472. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1473. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1474. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1475. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1476. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1477. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1478. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1479. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1480. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1481. }
  1482. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1483. fb_format |= SI_GRPH_PIPE_CONFIG(pipe_config);
  1484. dce_v6_0_vga_enable(crtc, false);
  1485. /* Make sure surface address is updated at vertical blank rather than
  1486. * horizontal blank
  1487. */
  1488. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1489. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1490. upper_32_bits(fb_location));
  1491. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1492. upper_32_bits(fb_location));
  1493. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1494. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1495. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1496. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1497. WREG32(EVERGREEN_GRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1498. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + amdgpu_crtc->crtc_offset, fb_swap);
  1499. /*
  1500. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1501. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1502. * retain the full precision throughout the pipeline.
  1503. */
  1504. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1505. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1506. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1507. if (bypass_lut)
  1508. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1509. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1510. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1511. WREG32(EVERGREEN_GRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1512. WREG32(EVERGREEN_GRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1513. WREG32(EVERGREEN_GRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1514. WREG32(EVERGREEN_GRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1515. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1516. WREG32(EVERGREEN_GRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1517. dce_v6_0_grph_enable(crtc, true);
  1518. WREG32(EVERGREEN_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1519. target_fb->height);
  1520. x &= ~3;
  1521. y &= ~1;
  1522. WREG32(EVERGREEN_VIEWPORT_START + amdgpu_crtc->crtc_offset,
  1523. (x << 16) | y);
  1524. viewport_w = crtc->mode.hdisplay;
  1525. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1526. WREG32(EVERGREEN_VIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1527. (viewport_w << 16) | viewport_h);
  1528. /* set pageflip to happen anywhere in vblank interval */
  1529. WREG32(EVERGREEN_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1530. if (!atomic && fb && fb != crtc->primary->fb) {
  1531. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1532. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1533. r = amdgpu_bo_reserve(abo, false);
  1534. if (unlikely(r != 0))
  1535. return r;
  1536. amdgpu_bo_unpin(abo);
  1537. amdgpu_bo_unreserve(abo);
  1538. }
  1539. /* Bytes per pixel may have changed */
  1540. dce_v6_0_bandwidth_update(adev);
  1541. return 0;
  1542. }
  1543. static void dce_v6_0_set_interleave(struct drm_crtc *crtc,
  1544. struct drm_display_mode *mode)
  1545. {
  1546. struct drm_device *dev = crtc->dev;
  1547. struct amdgpu_device *adev = dev->dev_private;
  1548. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1549. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1550. WREG32(EVERGREEN_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1551. EVERGREEN_INTERLEAVE_EN);
  1552. else
  1553. WREG32(EVERGREEN_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1554. }
  1555. static void dce_v6_0_crtc_load_lut(struct drm_crtc *crtc)
  1556. {
  1557. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1558. struct drm_device *dev = crtc->dev;
  1559. struct amdgpu_device *adev = dev->dev_private;
  1560. int i;
  1561. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1562. WREG32(NI_INPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1563. (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
  1564. NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
  1565. WREG32(NI_PRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1566. NI_GRPH_PRESCALE_BYPASS);
  1567. WREG32(NI_PRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1568. NI_OVL_PRESCALE_BYPASS);
  1569. WREG32(NI_INPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1570. (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
  1571. NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
  1572. WREG32(EVERGREEN_DC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1573. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1574. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1575. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1576. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1577. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1578. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1579. WREG32(EVERGREEN_DC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1580. WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1581. WREG32(EVERGREEN_DC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1582. for (i = 0; i < 256; i++) {
  1583. WREG32(EVERGREEN_DC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1584. (amdgpu_crtc->lut_r[i] << 20) |
  1585. (amdgpu_crtc->lut_g[i] << 10) |
  1586. (amdgpu_crtc->lut_b[i] << 0));
  1587. }
  1588. WREG32(NI_DEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1589. (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
  1590. NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
  1591. NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
  1592. NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
  1593. WREG32(NI_GAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1594. (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
  1595. NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
  1596. WREG32(NI_REGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1597. (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
  1598. NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
  1599. WREG32(NI_OUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1600. (NI_OUTPUT_CSC_GRPH_MODE(0) |
  1601. NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
  1602. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1603. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1604. }
  1605. static int dce_v6_0_pick_dig_encoder(struct drm_encoder *encoder)
  1606. {
  1607. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1608. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1609. switch (amdgpu_encoder->encoder_id) {
  1610. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1611. return dig->linkb ? 1 : 0;
  1612. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1613. return dig->linkb ? 3 : 2;
  1614. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1615. return dig->linkb ? 5 : 4;
  1616. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1617. return 6;
  1618. default:
  1619. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1620. return 0;
  1621. }
  1622. }
  1623. /**
  1624. * dce_v6_0_pick_pll - Allocate a PPLL for use by the crtc.
  1625. *
  1626. * @crtc: drm crtc
  1627. *
  1628. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1629. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1630. * monitors a dedicated PPLL must be used. If a particular board has
  1631. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1632. * as there is no need to program the PLL itself. If we are not able to
  1633. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1634. * avoid messing up an existing monitor.
  1635. *
  1636. *
  1637. */
  1638. static u32 dce_v6_0_pick_pll(struct drm_crtc *crtc)
  1639. {
  1640. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1641. struct drm_device *dev = crtc->dev;
  1642. struct amdgpu_device *adev = dev->dev_private;
  1643. u32 pll_in_use;
  1644. int pll;
  1645. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1646. if (adev->clock.dp_extclk)
  1647. /* skip PPLL programming if using ext clock */
  1648. return ATOM_PPLL_INVALID;
  1649. else
  1650. return ATOM_PPLL0;
  1651. } else {
  1652. /* use the same PPLL for all monitors with the same clock */
  1653. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1654. if (pll != ATOM_PPLL_INVALID)
  1655. return pll;
  1656. }
  1657. /* PPLL1, and PPLL2 */
  1658. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  1659. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1660. return ATOM_PPLL2;
  1661. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1662. return ATOM_PPLL1;
  1663. DRM_ERROR("unable to allocate a PPLL\n");
  1664. return ATOM_PPLL_INVALID;
  1665. }
  1666. static void dce_v6_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  1667. {
  1668. struct amdgpu_device *adev = crtc->dev->dev_private;
  1669. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1670. uint32_t cur_lock;
  1671. cur_lock = RREG32(EVERGREEN_CUR_UPDATE + amdgpu_crtc->crtc_offset);
  1672. if (lock)
  1673. cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
  1674. else
  1675. cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
  1676. WREG32(EVERGREEN_CUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  1677. }
  1678. static void dce_v6_0_hide_cursor(struct drm_crtc *crtc)
  1679. {
  1680. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1681. struct amdgpu_device *adev = crtc->dev->dev_private;
  1682. WREG32_IDX(EVERGREEN_CUR_CONTROL + amdgpu_crtc->crtc_offset,
  1683. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  1684. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  1685. }
  1686. static void dce_v6_0_show_cursor(struct drm_crtc *crtc)
  1687. {
  1688. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1689. struct amdgpu_device *adev = crtc->dev->dev_private;
  1690. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1691. upper_32_bits(amdgpu_crtc->cursor_addr));
  1692. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1693. lower_32_bits(amdgpu_crtc->cursor_addr));
  1694. WREG32_IDX(EVERGREEN_CUR_CONTROL + amdgpu_crtc->crtc_offset,
  1695. EVERGREEN_CURSOR_EN |
  1696. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  1697. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  1698. }
  1699. static int dce_v6_0_cursor_move_locked(struct drm_crtc *crtc,
  1700. int x, int y)
  1701. {
  1702. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1703. struct amdgpu_device *adev = crtc->dev->dev_private;
  1704. int xorigin = 0, yorigin = 0;
  1705. int w = amdgpu_crtc->cursor_width;
  1706. /* avivo cursor are offset into the total surface */
  1707. x += crtc->x;
  1708. y += crtc->y;
  1709. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  1710. if (x < 0) {
  1711. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  1712. x = 0;
  1713. }
  1714. if (y < 0) {
  1715. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  1716. y = 0;
  1717. }
  1718. WREG32(EVERGREEN_CUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  1719. WREG32(EVERGREEN_CUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  1720. WREG32(EVERGREEN_CUR_SIZE + amdgpu_crtc->crtc_offset,
  1721. ((w - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  1722. amdgpu_crtc->cursor_x = x;
  1723. amdgpu_crtc->cursor_y = y;
  1724. return 0;
  1725. }
  1726. static int dce_v6_0_crtc_cursor_move(struct drm_crtc *crtc,
  1727. int x, int y)
  1728. {
  1729. int ret;
  1730. dce_v6_0_lock_cursor(crtc, true);
  1731. ret = dce_v6_0_cursor_move_locked(crtc, x, y);
  1732. dce_v6_0_lock_cursor(crtc, false);
  1733. return ret;
  1734. }
  1735. static int dce_v6_0_crtc_cursor_set2(struct drm_crtc *crtc,
  1736. struct drm_file *file_priv,
  1737. uint32_t handle,
  1738. uint32_t width,
  1739. uint32_t height,
  1740. int32_t hot_x,
  1741. int32_t hot_y)
  1742. {
  1743. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1744. struct drm_gem_object *obj;
  1745. struct amdgpu_bo *aobj;
  1746. int ret;
  1747. if (!handle) {
  1748. /* turn off cursor */
  1749. dce_v6_0_hide_cursor(crtc);
  1750. obj = NULL;
  1751. goto unpin;
  1752. }
  1753. if ((width > amdgpu_crtc->max_cursor_width) ||
  1754. (height > amdgpu_crtc->max_cursor_height)) {
  1755. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  1756. return -EINVAL;
  1757. }
  1758. obj = drm_gem_object_lookup(file_priv, handle);
  1759. if (!obj) {
  1760. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  1761. return -ENOENT;
  1762. }
  1763. aobj = gem_to_amdgpu_bo(obj);
  1764. ret = amdgpu_bo_reserve(aobj, false);
  1765. if (ret != 0) {
  1766. drm_gem_object_unreference_unlocked(obj);
  1767. return ret;
  1768. }
  1769. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  1770. amdgpu_bo_unreserve(aobj);
  1771. if (ret) {
  1772. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  1773. drm_gem_object_unreference_unlocked(obj);
  1774. return ret;
  1775. }
  1776. amdgpu_crtc->cursor_width = width;
  1777. amdgpu_crtc->cursor_height = height;
  1778. dce_v6_0_lock_cursor(crtc, true);
  1779. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  1780. hot_y != amdgpu_crtc->cursor_hot_y) {
  1781. int x, y;
  1782. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  1783. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  1784. dce_v6_0_cursor_move_locked(crtc, x, y);
  1785. amdgpu_crtc->cursor_hot_x = hot_x;
  1786. amdgpu_crtc->cursor_hot_y = hot_y;
  1787. }
  1788. dce_v6_0_show_cursor(crtc);
  1789. dce_v6_0_lock_cursor(crtc, false);
  1790. unpin:
  1791. if (amdgpu_crtc->cursor_bo) {
  1792. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1793. ret = amdgpu_bo_reserve(aobj, false);
  1794. if (likely(ret == 0)) {
  1795. amdgpu_bo_unpin(aobj);
  1796. amdgpu_bo_unreserve(aobj);
  1797. }
  1798. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  1799. }
  1800. amdgpu_crtc->cursor_bo = obj;
  1801. return 0;
  1802. }
  1803. static void dce_v6_0_cursor_reset(struct drm_crtc *crtc)
  1804. {
  1805. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1806. if (amdgpu_crtc->cursor_bo) {
  1807. dce_v6_0_lock_cursor(crtc, true);
  1808. dce_v6_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  1809. amdgpu_crtc->cursor_y);
  1810. dce_v6_0_show_cursor(crtc);
  1811. dce_v6_0_lock_cursor(crtc, false);
  1812. }
  1813. }
  1814. static int dce_v6_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  1815. u16 *blue, uint32_t size)
  1816. {
  1817. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1818. int i;
  1819. /* userspace palettes are always correct as is */
  1820. for (i = 0; i < size; i++) {
  1821. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  1822. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  1823. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  1824. }
  1825. dce_v6_0_crtc_load_lut(crtc);
  1826. return 0;
  1827. }
  1828. static void dce_v6_0_crtc_destroy(struct drm_crtc *crtc)
  1829. {
  1830. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1831. drm_crtc_cleanup(crtc);
  1832. kfree(amdgpu_crtc);
  1833. }
  1834. static const struct drm_crtc_funcs dce_v6_0_crtc_funcs = {
  1835. .cursor_set2 = dce_v6_0_crtc_cursor_set2,
  1836. .cursor_move = dce_v6_0_crtc_cursor_move,
  1837. .gamma_set = dce_v6_0_crtc_gamma_set,
  1838. .set_config = amdgpu_crtc_set_config,
  1839. .destroy = dce_v6_0_crtc_destroy,
  1840. .page_flip_target = amdgpu_crtc_page_flip_target,
  1841. };
  1842. static void dce_v6_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  1843. {
  1844. struct drm_device *dev = crtc->dev;
  1845. struct amdgpu_device *adev = dev->dev_private;
  1846. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1847. unsigned type;
  1848. switch (mode) {
  1849. case DRM_MODE_DPMS_ON:
  1850. amdgpu_crtc->enabled = true;
  1851. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  1852. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  1853. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  1854. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  1855. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  1856. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  1857. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  1858. dce_v6_0_crtc_load_lut(crtc);
  1859. break;
  1860. case DRM_MODE_DPMS_STANDBY:
  1861. case DRM_MODE_DPMS_SUSPEND:
  1862. case DRM_MODE_DPMS_OFF:
  1863. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  1864. if (amdgpu_crtc->enabled)
  1865. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  1866. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  1867. amdgpu_crtc->enabled = false;
  1868. break;
  1869. }
  1870. /* adjust pm to dpms */
  1871. amdgpu_pm_compute_clocks(adev);
  1872. }
  1873. static void dce_v6_0_crtc_prepare(struct drm_crtc *crtc)
  1874. {
  1875. /* disable crtc pair power gating before programming */
  1876. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  1877. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  1878. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1879. }
  1880. static void dce_v6_0_crtc_commit(struct drm_crtc *crtc)
  1881. {
  1882. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1883. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  1884. }
  1885. static void dce_v6_0_crtc_disable(struct drm_crtc *crtc)
  1886. {
  1887. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1888. struct drm_device *dev = crtc->dev;
  1889. struct amdgpu_device *adev = dev->dev_private;
  1890. struct amdgpu_atom_ss ss;
  1891. int i;
  1892. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1893. if (crtc->primary->fb) {
  1894. int r;
  1895. struct amdgpu_framebuffer *amdgpu_fb;
  1896. struct amdgpu_bo *abo;
  1897. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1898. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1899. r = amdgpu_bo_reserve(abo, false);
  1900. if (unlikely(r))
  1901. DRM_ERROR("failed to reserve abo before unpin\n");
  1902. else {
  1903. amdgpu_bo_unpin(abo);
  1904. amdgpu_bo_unreserve(abo);
  1905. }
  1906. }
  1907. /* disable the GRPH */
  1908. dce_v6_0_grph_enable(crtc, false);
  1909. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  1910. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1911. if (adev->mode_info.crtcs[i] &&
  1912. adev->mode_info.crtcs[i]->enabled &&
  1913. i != amdgpu_crtc->crtc_id &&
  1914. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  1915. /* one other crtc is using this pll don't turn
  1916. * off the pll
  1917. */
  1918. goto done;
  1919. }
  1920. }
  1921. switch (amdgpu_crtc->pll_id) {
  1922. case ATOM_PPLL1:
  1923. case ATOM_PPLL2:
  1924. /* disable the ppll */
  1925. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  1926. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1927. break;
  1928. default:
  1929. break;
  1930. }
  1931. done:
  1932. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  1933. amdgpu_crtc->adjusted_clock = 0;
  1934. amdgpu_crtc->encoder = NULL;
  1935. amdgpu_crtc->connector = NULL;
  1936. }
  1937. static int dce_v6_0_crtc_mode_set(struct drm_crtc *crtc,
  1938. struct drm_display_mode *mode,
  1939. struct drm_display_mode *adjusted_mode,
  1940. int x, int y, struct drm_framebuffer *old_fb)
  1941. {
  1942. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1943. if (!amdgpu_crtc->adjusted_clock)
  1944. return -EINVAL;
  1945. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  1946. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  1947. dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1948. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  1949. amdgpu_atombios_crtc_scaler_setup(crtc);
  1950. dce_v6_0_cursor_reset(crtc);
  1951. /* update the hw version fpr dpm */
  1952. amdgpu_crtc->hw_mode = *adjusted_mode;
  1953. return 0;
  1954. }
  1955. static bool dce_v6_0_crtc_mode_fixup(struct drm_crtc *crtc,
  1956. const struct drm_display_mode *mode,
  1957. struct drm_display_mode *adjusted_mode)
  1958. {
  1959. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1960. struct drm_device *dev = crtc->dev;
  1961. struct drm_encoder *encoder;
  1962. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  1963. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1964. if (encoder->crtc == crtc) {
  1965. amdgpu_crtc->encoder = encoder;
  1966. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  1967. break;
  1968. }
  1969. }
  1970. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  1971. amdgpu_crtc->encoder = NULL;
  1972. amdgpu_crtc->connector = NULL;
  1973. return false;
  1974. }
  1975. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1976. return false;
  1977. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1978. return false;
  1979. /* pick pll */
  1980. amdgpu_crtc->pll_id = dce_v6_0_pick_pll(crtc);
  1981. /* if we can't get a PPLL for a non-DP encoder, fail */
  1982. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1983. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  1984. return false;
  1985. return true;
  1986. }
  1987. static int dce_v6_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1988. struct drm_framebuffer *old_fb)
  1989. {
  1990. return dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1991. }
  1992. static int dce_v6_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  1993. struct drm_framebuffer *fb,
  1994. int x, int y, enum mode_set_atomic state)
  1995. {
  1996. return dce_v6_0_crtc_do_set_base(crtc, fb, x, y, 1);
  1997. }
  1998. static const struct drm_crtc_helper_funcs dce_v6_0_crtc_helper_funcs = {
  1999. .dpms = dce_v6_0_crtc_dpms,
  2000. .mode_fixup = dce_v6_0_crtc_mode_fixup,
  2001. .mode_set = dce_v6_0_crtc_mode_set,
  2002. .mode_set_base = dce_v6_0_crtc_set_base,
  2003. .mode_set_base_atomic = dce_v6_0_crtc_set_base_atomic,
  2004. .prepare = dce_v6_0_crtc_prepare,
  2005. .commit = dce_v6_0_crtc_commit,
  2006. .load_lut = dce_v6_0_crtc_load_lut,
  2007. .disable = dce_v6_0_crtc_disable,
  2008. };
  2009. static int dce_v6_0_crtc_init(struct amdgpu_device *adev, int index)
  2010. {
  2011. struct amdgpu_crtc *amdgpu_crtc;
  2012. int i;
  2013. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2014. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2015. if (amdgpu_crtc == NULL)
  2016. return -ENOMEM;
  2017. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v6_0_crtc_funcs);
  2018. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2019. amdgpu_crtc->crtc_id = index;
  2020. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2021. amdgpu_crtc->max_cursor_width = CURSOR_WIDTH;
  2022. amdgpu_crtc->max_cursor_height = CURSOR_HEIGHT;
  2023. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2024. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2025. for (i = 0; i < 256; i++) {
  2026. amdgpu_crtc->lut_r[i] = i << 2;
  2027. amdgpu_crtc->lut_g[i] = i << 2;
  2028. amdgpu_crtc->lut_b[i] = i << 2;
  2029. }
  2030. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2031. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2032. amdgpu_crtc->adjusted_clock = 0;
  2033. amdgpu_crtc->encoder = NULL;
  2034. amdgpu_crtc->connector = NULL;
  2035. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v6_0_crtc_helper_funcs);
  2036. return 0;
  2037. }
  2038. static int dce_v6_0_early_init(void *handle)
  2039. {
  2040. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2041. adev->audio_endpt_rreg = &dce_v6_0_audio_endpt_rreg;
  2042. adev->audio_endpt_wreg = &dce_v6_0_audio_endpt_wreg;
  2043. dce_v6_0_set_display_funcs(adev);
  2044. dce_v6_0_set_irq_funcs(adev);
  2045. switch (adev->asic_type) {
  2046. case CHIP_TAHITI:
  2047. case CHIP_PITCAIRN:
  2048. case CHIP_VERDE:
  2049. adev->mode_info.num_crtc = 6;
  2050. adev->mode_info.num_hpd = 6;
  2051. adev->mode_info.num_dig = 6;
  2052. break;
  2053. case CHIP_OLAND:
  2054. adev->mode_info.num_crtc = 2;
  2055. adev->mode_info.num_hpd = 2;
  2056. adev->mode_info.num_dig = 2;
  2057. break;
  2058. default:
  2059. /* FIXME: not supported yet */
  2060. return -EINVAL;
  2061. }
  2062. return 0;
  2063. }
  2064. static int dce_v6_0_sw_init(void *handle)
  2065. {
  2066. int r, i;
  2067. bool ret;
  2068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2069. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2070. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2071. if (r)
  2072. return r;
  2073. }
  2074. for (i = 8; i < 20; i += 2) {
  2075. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2076. if (r)
  2077. return r;
  2078. }
  2079. /* HPD hotplug */
  2080. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2081. if (r)
  2082. return r;
  2083. adev->mode_info.mode_config_initialized = true;
  2084. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2085. adev->ddev->mode_config.async_page_flip = true;
  2086. adev->ddev->mode_config.max_width = 16384;
  2087. adev->ddev->mode_config.max_height = 16384;
  2088. adev->ddev->mode_config.preferred_depth = 24;
  2089. adev->ddev->mode_config.prefer_shadow = 1;
  2090. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2091. r = amdgpu_modeset_create_props(adev);
  2092. if (r)
  2093. return r;
  2094. adev->ddev->mode_config.max_width = 16384;
  2095. adev->ddev->mode_config.max_height = 16384;
  2096. /* allocate crtcs */
  2097. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2098. r = dce_v6_0_crtc_init(adev, i);
  2099. if (r)
  2100. return r;
  2101. }
  2102. ret = amdgpu_atombios_get_connector_info_from_object_table(adev);
  2103. if (ret)
  2104. amdgpu_print_display_setup(adev->ddev);
  2105. else
  2106. return -EINVAL;
  2107. /* setup afmt */
  2108. r = dce_v6_0_afmt_init(adev);
  2109. if (r)
  2110. return r;
  2111. r = dce_v6_0_audio_init(adev);
  2112. if (r)
  2113. return r;
  2114. drm_kms_helper_poll_init(adev->ddev);
  2115. return r;
  2116. }
  2117. static int dce_v6_0_sw_fini(void *handle)
  2118. {
  2119. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2120. kfree(adev->mode_info.bios_hardcoded_edid);
  2121. drm_kms_helper_poll_fini(adev->ddev);
  2122. dce_v6_0_audio_fini(adev);
  2123. dce_v6_0_afmt_fini(adev);
  2124. drm_mode_config_cleanup(adev->ddev);
  2125. adev->mode_info.mode_config_initialized = false;
  2126. return 0;
  2127. }
  2128. static int dce_v6_0_hw_init(void *handle)
  2129. {
  2130. int i;
  2131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2132. /* init dig PHYs, disp eng pll */
  2133. amdgpu_atombios_encoder_init_dig(adev);
  2134. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2135. /* initialize hpd */
  2136. dce_v6_0_hpd_init(adev);
  2137. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2138. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2139. }
  2140. dce_v6_0_pageflip_interrupt_init(adev);
  2141. return 0;
  2142. }
  2143. static int dce_v6_0_hw_fini(void *handle)
  2144. {
  2145. int i;
  2146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2147. dce_v6_0_hpd_fini(adev);
  2148. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2149. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2150. }
  2151. dce_v6_0_pageflip_interrupt_fini(adev);
  2152. return 0;
  2153. }
  2154. static int dce_v6_0_suspend(void *handle)
  2155. {
  2156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2157. amdgpu_atombios_scratch_regs_save(adev);
  2158. return dce_v6_0_hw_fini(handle);
  2159. }
  2160. static int dce_v6_0_resume(void *handle)
  2161. {
  2162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2163. int ret;
  2164. ret = dce_v6_0_hw_init(handle);
  2165. amdgpu_atombios_scratch_regs_restore(adev);
  2166. /* turn on the BL */
  2167. if (adev->mode_info.bl_encoder) {
  2168. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2169. adev->mode_info.bl_encoder);
  2170. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2171. bl_level);
  2172. }
  2173. return ret;
  2174. }
  2175. static bool dce_v6_0_is_idle(void *handle)
  2176. {
  2177. return true;
  2178. }
  2179. static int dce_v6_0_wait_for_idle(void *handle)
  2180. {
  2181. return 0;
  2182. }
  2183. static int dce_v6_0_soft_reset(void *handle)
  2184. {
  2185. DRM_INFO("xxxx: dce_v6_0_soft_reset --- no impl!!\n");
  2186. return 0;
  2187. }
  2188. static void dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2189. int crtc,
  2190. enum amdgpu_interrupt_state state)
  2191. {
  2192. u32 reg_block, interrupt_mask;
  2193. if (crtc >= adev->mode_info.num_crtc) {
  2194. DRM_DEBUG("invalid crtc %d\n", crtc);
  2195. return;
  2196. }
  2197. switch (crtc) {
  2198. case 0:
  2199. reg_block = SI_CRTC0_REGISTER_OFFSET;
  2200. break;
  2201. case 1:
  2202. reg_block = SI_CRTC1_REGISTER_OFFSET;
  2203. break;
  2204. case 2:
  2205. reg_block = SI_CRTC2_REGISTER_OFFSET;
  2206. break;
  2207. case 3:
  2208. reg_block = SI_CRTC3_REGISTER_OFFSET;
  2209. break;
  2210. case 4:
  2211. reg_block = SI_CRTC4_REGISTER_OFFSET;
  2212. break;
  2213. case 5:
  2214. reg_block = SI_CRTC5_REGISTER_OFFSET;
  2215. break;
  2216. default:
  2217. DRM_DEBUG("invalid crtc %d\n", crtc);
  2218. return;
  2219. }
  2220. switch (state) {
  2221. case AMDGPU_IRQ_STATE_DISABLE:
  2222. interrupt_mask = RREG32(INT_MASK + reg_block);
  2223. interrupt_mask &= ~VBLANK_INT_MASK;
  2224. WREG32(INT_MASK + reg_block, interrupt_mask);
  2225. break;
  2226. case AMDGPU_IRQ_STATE_ENABLE:
  2227. interrupt_mask = RREG32(INT_MASK + reg_block);
  2228. interrupt_mask |= VBLANK_INT_MASK;
  2229. WREG32(INT_MASK + reg_block, interrupt_mask);
  2230. break;
  2231. default:
  2232. break;
  2233. }
  2234. }
  2235. static void dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2236. int crtc,
  2237. enum amdgpu_interrupt_state state)
  2238. {
  2239. }
  2240. static int dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2241. struct amdgpu_irq_src *src,
  2242. unsigned type,
  2243. enum amdgpu_interrupt_state state)
  2244. {
  2245. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2246. switch (type) {
  2247. case AMDGPU_HPD_1:
  2248. dc_hpd_int_cntl_reg = DC_HPD1_INT_CONTROL;
  2249. break;
  2250. case AMDGPU_HPD_2:
  2251. dc_hpd_int_cntl_reg = DC_HPD2_INT_CONTROL;
  2252. break;
  2253. case AMDGPU_HPD_3:
  2254. dc_hpd_int_cntl_reg = DC_HPD3_INT_CONTROL;
  2255. break;
  2256. case AMDGPU_HPD_4:
  2257. dc_hpd_int_cntl_reg = DC_HPD4_INT_CONTROL;
  2258. break;
  2259. case AMDGPU_HPD_5:
  2260. dc_hpd_int_cntl_reg = DC_HPD5_INT_CONTROL;
  2261. break;
  2262. case AMDGPU_HPD_6:
  2263. dc_hpd_int_cntl_reg = DC_HPD6_INT_CONTROL;
  2264. break;
  2265. default:
  2266. DRM_DEBUG("invalid hdp %d\n", type);
  2267. return 0;
  2268. }
  2269. switch (state) {
  2270. case AMDGPU_IRQ_STATE_DISABLE:
  2271. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2272. dc_hpd_int_cntl &= ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  2273. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2274. break;
  2275. case AMDGPU_IRQ_STATE_ENABLE:
  2276. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2277. dc_hpd_int_cntl |= (DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  2278. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2279. break;
  2280. default:
  2281. break;
  2282. }
  2283. return 0;
  2284. }
  2285. static int dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2286. struct amdgpu_irq_src *src,
  2287. unsigned type,
  2288. enum amdgpu_interrupt_state state)
  2289. {
  2290. switch (type) {
  2291. case AMDGPU_CRTC_IRQ_VBLANK1:
  2292. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2293. break;
  2294. case AMDGPU_CRTC_IRQ_VBLANK2:
  2295. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2296. break;
  2297. case AMDGPU_CRTC_IRQ_VBLANK3:
  2298. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2299. break;
  2300. case AMDGPU_CRTC_IRQ_VBLANK4:
  2301. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2302. break;
  2303. case AMDGPU_CRTC_IRQ_VBLANK5:
  2304. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2305. break;
  2306. case AMDGPU_CRTC_IRQ_VBLANK6:
  2307. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2308. break;
  2309. case AMDGPU_CRTC_IRQ_VLINE1:
  2310. dce_v6_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2311. break;
  2312. case AMDGPU_CRTC_IRQ_VLINE2:
  2313. dce_v6_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2314. break;
  2315. case AMDGPU_CRTC_IRQ_VLINE3:
  2316. dce_v6_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2317. break;
  2318. case AMDGPU_CRTC_IRQ_VLINE4:
  2319. dce_v6_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2320. break;
  2321. case AMDGPU_CRTC_IRQ_VLINE5:
  2322. dce_v6_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2323. break;
  2324. case AMDGPU_CRTC_IRQ_VLINE6:
  2325. dce_v6_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2326. break;
  2327. default:
  2328. break;
  2329. }
  2330. return 0;
  2331. }
  2332. static int dce_v6_0_crtc_irq(struct amdgpu_device *adev,
  2333. struct amdgpu_irq_src *source,
  2334. struct amdgpu_iv_entry *entry)
  2335. {
  2336. unsigned crtc = entry->src_id - 1;
  2337. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2338. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2339. switch (entry->src_data) {
  2340. case 0: /* vblank */
  2341. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2342. WREG32(VBLANK_STATUS + crtc_offsets[crtc], VBLANK_ACK);
  2343. else
  2344. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2345. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2346. drm_handle_vblank(adev->ddev, crtc);
  2347. }
  2348. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2349. break;
  2350. case 1: /* vline */
  2351. if (disp_int & interrupt_status_offsets[crtc].vline)
  2352. WREG32(VLINE_STATUS + crtc_offsets[crtc], VLINE_ACK);
  2353. else
  2354. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2355. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2356. break;
  2357. default:
  2358. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2359. break;
  2360. }
  2361. return 0;
  2362. }
  2363. static int dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2364. struct amdgpu_irq_src *src,
  2365. unsigned type,
  2366. enum amdgpu_interrupt_state state)
  2367. {
  2368. u32 reg;
  2369. if (type >= adev->mode_info.num_crtc) {
  2370. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2371. return -EINVAL;
  2372. }
  2373. reg = RREG32(GRPH_INT_CONTROL + crtc_offsets[type]);
  2374. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2375. WREG32(GRPH_INT_CONTROL + crtc_offsets[type],
  2376. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2377. else
  2378. WREG32(GRPH_INT_CONTROL + crtc_offsets[type],
  2379. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2380. return 0;
  2381. }
  2382. static int dce_v6_0_pageflip_irq(struct amdgpu_device *adev,
  2383. struct amdgpu_irq_src *source,
  2384. struct amdgpu_iv_entry *entry)
  2385. {
  2386. unsigned long flags;
  2387. unsigned crtc_id;
  2388. struct amdgpu_crtc *amdgpu_crtc;
  2389. struct amdgpu_flip_work *works;
  2390. crtc_id = (entry->src_id - 8) >> 1;
  2391. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2392. if (crtc_id >= adev->mode_info.num_crtc) {
  2393. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2394. return -EINVAL;
  2395. }
  2396. if (RREG32(GRPH_INT_STATUS + crtc_offsets[crtc_id]) &
  2397. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2398. WREG32(GRPH_INT_STATUS + crtc_offsets[crtc_id],
  2399. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2400. /* IRQ could occur when in initial stage */
  2401. if (amdgpu_crtc == NULL)
  2402. return 0;
  2403. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2404. works = amdgpu_crtc->pflip_works;
  2405. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2406. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2407. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2408. amdgpu_crtc->pflip_status,
  2409. AMDGPU_FLIP_SUBMITTED);
  2410. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2411. return 0;
  2412. }
  2413. /* page flip completed. clean up */
  2414. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2415. amdgpu_crtc->pflip_works = NULL;
  2416. /* wakeup usersapce */
  2417. if (works->event)
  2418. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2419. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2420. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2421. schedule_work(&works->unpin_work);
  2422. return 0;
  2423. }
  2424. static int dce_v6_0_hpd_irq(struct amdgpu_device *adev,
  2425. struct amdgpu_irq_src *source,
  2426. struct amdgpu_iv_entry *entry)
  2427. {
  2428. uint32_t disp_int, mask, int_control, tmp;
  2429. unsigned hpd;
  2430. if (entry->src_data >= adev->mode_info.num_hpd) {
  2431. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2432. return 0;
  2433. }
  2434. hpd = entry->src_data;
  2435. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2436. mask = interrupt_status_offsets[hpd].hpd;
  2437. int_control = hpd_int_control_offsets[hpd];
  2438. if (disp_int & mask) {
  2439. tmp = RREG32(int_control);
  2440. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2441. WREG32(int_control, tmp);
  2442. schedule_work(&adev->hotplug_work);
  2443. DRM_INFO("IH: HPD%d\n", hpd + 1);
  2444. }
  2445. return 0;
  2446. }
  2447. static int dce_v6_0_set_clockgating_state(void *handle,
  2448. enum amd_clockgating_state state)
  2449. {
  2450. return 0;
  2451. }
  2452. static int dce_v6_0_set_powergating_state(void *handle,
  2453. enum amd_powergating_state state)
  2454. {
  2455. return 0;
  2456. }
  2457. const struct amd_ip_funcs dce_v6_0_ip_funcs = {
  2458. .name = "dce_v6_0",
  2459. .early_init = dce_v6_0_early_init,
  2460. .late_init = NULL,
  2461. .sw_init = dce_v6_0_sw_init,
  2462. .sw_fini = dce_v6_0_sw_fini,
  2463. .hw_init = dce_v6_0_hw_init,
  2464. .hw_fini = dce_v6_0_hw_fini,
  2465. .suspend = dce_v6_0_suspend,
  2466. .resume = dce_v6_0_resume,
  2467. .is_idle = dce_v6_0_is_idle,
  2468. .wait_for_idle = dce_v6_0_wait_for_idle,
  2469. .soft_reset = dce_v6_0_soft_reset,
  2470. .set_clockgating_state = dce_v6_0_set_clockgating_state,
  2471. .set_powergating_state = dce_v6_0_set_powergating_state,
  2472. };
  2473. static void
  2474. dce_v6_0_encoder_mode_set(struct drm_encoder *encoder,
  2475. struct drm_display_mode *mode,
  2476. struct drm_display_mode *adjusted_mode)
  2477. {
  2478. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2479. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2480. /* need to call this here rather than in prepare() since we need some crtc info */
  2481. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2482. /* set scaler clears this on some chips */
  2483. dce_v6_0_set_interleave(encoder->crtc, mode);
  2484. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2485. dce_v6_0_afmt_enable(encoder, true);
  2486. dce_v6_0_afmt_setmode(encoder, adjusted_mode);
  2487. }
  2488. }
  2489. static void dce_v6_0_encoder_prepare(struct drm_encoder *encoder)
  2490. {
  2491. struct amdgpu_device *adev = encoder->dev->dev_private;
  2492. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2493. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2494. if ((amdgpu_encoder->active_device &
  2495. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2496. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2497. ENCODER_OBJECT_ID_NONE)) {
  2498. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2499. if (dig) {
  2500. dig->dig_encoder = dce_v6_0_pick_dig_encoder(encoder);
  2501. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2502. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2503. }
  2504. }
  2505. amdgpu_atombios_scratch_regs_lock(adev, true);
  2506. if (connector) {
  2507. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2508. /* select the clock/data port if it uses a router */
  2509. if (amdgpu_connector->router.cd_valid)
  2510. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2511. /* turn eDP panel on for mode set */
  2512. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2513. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2514. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2515. }
  2516. /* this is needed for the pll/ss setup to work correctly in some cases */
  2517. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2518. /* set up the FMT blocks */
  2519. dce_v6_0_program_fmt(encoder);
  2520. }
  2521. static void dce_v6_0_encoder_commit(struct drm_encoder *encoder)
  2522. {
  2523. struct drm_device *dev = encoder->dev;
  2524. struct amdgpu_device *adev = dev->dev_private;
  2525. /* need to call this here as we need the crtc set up */
  2526. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2527. amdgpu_atombios_scratch_regs_lock(adev, false);
  2528. }
  2529. static void dce_v6_0_encoder_disable(struct drm_encoder *encoder)
  2530. {
  2531. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2532. struct amdgpu_encoder_atom_dig *dig;
  2533. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2534. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2535. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2536. dce_v6_0_afmt_enable(encoder, false);
  2537. dig = amdgpu_encoder->enc_priv;
  2538. dig->dig_encoder = -1;
  2539. }
  2540. amdgpu_encoder->active_device = 0;
  2541. }
  2542. /* these are handled by the primary encoders */
  2543. static void dce_v6_0_ext_prepare(struct drm_encoder *encoder)
  2544. {
  2545. }
  2546. static void dce_v6_0_ext_commit(struct drm_encoder *encoder)
  2547. {
  2548. }
  2549. static void
  2550. dce_v6_0_ext_mode_set(struct drm_encoder *encoder,
  2551. struct drm_display_mode *mode,
  2552. struct drm_display_mode *adjusted_mode)
  2553. {
  2554. }
  2555. static void dce_v6_0_ext_disable(struct drm_encoder *encoder)
  2556. {
  2557. }
  2558. static void
  2559. dce_v6_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2560. {
  2561. }
  2562. static bool dce_v6_0_ext_mode_fixup(struct drm_encoder *encoder,
  2563. const struct drm_display_mode *mode,
  2564. struct drm_display_mode *adjusted_mode)
  2565. {
  2566. return true;
  2567. }
  2568. static const struct drm_encoder_helper_funcs dce_v6_0_ext_helper_funcs = {
  2569. .dpms = dce_v6_0_ext_dpms,
  2570. .mode_fixup = dce_v6_0_ext_mode_fixup,
  2571. .prepare = dce_v6_0_ext_prepare,
  2572. .mode_set = dce_v6_0_ext_mode_set,
  2573. .commit = dce_v6_0_ext_commit,
  2574. .disable = dce_v6_0_ext_disable,
  2575. /* no detect for TMDS/LVDS yet */
  2576. };
  2577. static const struct drm_encoder_helper_funcs dce_v6_0_dig_helper_funcs = {
  2578. .dpms = amdgpu_atombios_encoder_dpms,
  2579. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2580. .prepare = dce_v6_0_encoder_prepare,
  2581. .mode_set = dce_v6_0_encoder_mode_set,
  2582. .commit = dce_v6_0_encoder_commit,
  2583. .disable = dce_v6_0_encoder_disable,
  2584. .detect = amdgpu_atombios_encoder_dig_detect,
  2585. };
  2586. static const struct drm_encoder_helper_funcs dce_v6_0_dac_helper_funcs = {
  2587. .dpms = amdgpu_atombios_encoder_dpms,
  2588. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2589. .prepare = dce_v6_0_encoder_prepare,
  2590. .mode_set = dce_v6_0_encoder_mode_set,
  2591. .commit = dce_v6_0_encoder_commit,
  2592. .detect = amdgpu_atombios_encoder_dac_detect,
  2593. };
  2594. static void dce_v6_0_encoder_destroy(struct drm_encoder *encoder)
  2595. {
  2596. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2597. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2598. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2599. kfree(amdgpu_encoder->enc_priv);
  2600. drm_encoder_cleanup(encoder);
  2601. kfree(amdgpu_encoder);
  2602. }
  2603. static const struct drm_encoder_funcs dce_v6_0_encoder_funcs = {
  2604. .destroy = dce_v6_0_encoder_destroy,
  2605. };
  2606. static void dce_v6_0_encoder_add(struct amdgpu_device *adev,
  2607. uint32_t encoder_enum,
  2608. uint32_t supported_device,
  2609. u16 caps)
  2610. {
  2611. struct drm_device *dev = adev->ddev;
  2612. struct drm_encoder *encoder;
  2613. struct amdgpu_encoder *amdgpu_encoder;
  2614. /* see if we already added it */
  2615. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2616. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2617. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2618. amdgpu_encoder->devices |= supported_device;
  2619. return;
  2620. }
  2621. }
  2622. /* add a new one */
  2623. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2624. if (!amdgpu_encoder)
  2625. return;
  2626. encoder = &amdgpu_encoder->base;
  2627. switch (adev->mode_info.num_crtc) {
  2628. case 1:
  2629. encoder->possible_crtcs = 0x1;
  2630. break;
  2631. case 2:
  2632. default:
  2633. encoder->possible_crtcs = 0x3;
  2634. break;
  2635. case 4:
  2636. encoder->possible_crtcs = 0xf;
  2637. break;
  2638. case 6:
  2639. encoder->possible_crtcs = 0x3f;
  2640. break;
  2641. }
  2642. amdgpu_encoder->enc_priv = NULL;
  2643. amdgpu_encoder->encoder_enum = encoder_enum;
  2644. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2645. amdgpu_encoder->devices = supported_device;
  2646. amdgpu_encoder->rmx_type = RMX_OFF;
  2647. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2648. amdgpu_encoder->is_ext_encoder = false;
  2649. amdgpu_encoder->caps = caps;
  2650. switch (amdgpu_encoder->encoder_id) {
  2651. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2652. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2653. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2654. DRM_MODE_ENCODER_DAC, NULL);
  2655. drm_encoder_helper_add(encoder, &dce_v6_0_dac_helper_funcs);
  2656. break;
  2657. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2658. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2659. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2660. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2661. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2662. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2663. amdgpu_encoder->rmx_type = RMX_FULL;
  2664. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2665. DRM_MODE_ENCODER_LVDS, NULL);
  2666. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  2667. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2668. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2669. DRM_MODE_ENCODER_DAC, NULL);
  2670. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2671. } else {
  2672. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2673. DRM_MODE_ENCODER_TMDS, NULL);
  2674. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2675. }
  2676. drm_encoder_helper_add(encoder, &dce_v6_0_dig_helper_funcs);
  2677. break;
  2678. case ENCODER_OBJECT_ID_SI170B:
  2679. case ENCODER_OBJECT_ID_CH7303:
  2680. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2681. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2682. case ENCODER_OBJECT_ID_TITFP513:
  2683. case ENCODER_OBJECT_ID_VT1623:
  2684. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2685. case ENCODER_OBJECT_ID_TRAVIS:
  2686. case ENCODER_OBJECT_ID_NUTMEG:
  2687. /* these are handled by the primary encoders */
  2688. amdgpu_encoder->is_ext_encoder = true;
  2689. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2690. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2691. DRM_MODE_ENCODER_LVDS, NULL);
  2692. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2693. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2694. DRM_MODE_ENCODER_DAC, NULL);
  2695. else
  2696. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2697. DRM_MODE_ENCODER_TMDS, NULL);
  2698. drm_encoder_helper_add(encoder, &dce_v6_0_ext_helper_funcs);
  2699. break;
  2700. }
  2701. }
  2702. static const struct amdgpu_display_funcs dce_v6_0_display_funcs = {
  2703. .set_vga_render_state = &dce_v6_0_set_vga_render_state,
  2704. .bandwidth_update = &dce_v6_0_bandwidth_update,
  2705. .vblank_get_counter = &dce_v6_0_vblank_get_counter,
  2706. .vblank_wait = &dce_v6_0_vblank_wait,
  2707. .is_display_hung = &dce_v6_0_is_display_hung,
  2708. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  2709. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  2710. .hpd_sense = &dce_v6_0_hpd_sense,
  2711. .hpd_set_polarity = &dce_v6_0_hpd_set_polarity,
  2712. .hpd_get_gpio_reg = &dce_v6_0_hpd_get_gpio_reg,
  2713. .page_flip = &dce_v6_0_page_flip,
  2714. .page_flip_get_scanoutpos = &dce_v6_0_crtc_get_scanoutpos,
  2715. .add_encoder = &dce_v6_0_encoder_add,
  2716. .add_connector = &amdgpu_connector_add,
  2717. .stop_mc_access = &dce_v6_0_stop_mc_access,
  2718. .resume_mc_access = &dce_v6_0_resume_mc_access,
  2719. };
  2720. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev)
  2721. {
  2722. if (adev->mode_info.funcs == NULL)
  2723. adev->mode_info.funcs = &dce_v6_0_display_funcs;
  2724. }
  2725. static const struct amdgpu_irq_src_funcs dce_v6_0_crtc_irq_funcs = {
  2726. .set = dce_v6_0_set_crtc_interrupt_state,
  2727. .process = dce_v6_0_crtc_irq,
  2728. };
  2729. static const struct amdgpu_irq_src_funcs dce_v6_0_pageflip_irq_funcs = {
  2730. .set = dce_v6_0_set_pageflip_interrupt_state,
  2731. .process = dce_v6_0_pageflip_irq,
  2732. };
  2733. static const struct amdgpu_irq_src_funcs dce_v6_0_hpd_irq_funcs = {
  2734. .set = dce_v6_0_set_hpd_interrupt_state,
  2735. .process = dce_v6_0_hpd_irq,
  2736. };
  2737. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2738. {
  2739. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  2740. adev->crtc_irq.funcs = &dce_v6_0_crtc_irq_funcs;
  2741. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  2742. adev->pageflip_irq.funcs = &dce_v6_0_pageflip_irq_funcs;
  2743. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  2744. adev->hpd_irq.funcs = &dce_v6_0_hpd_irq_funcs;
  2745. }