cz_dpm.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static void cz_dpm_fini(struct amdgpu_device *adev);
  45. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  46. {
  47. struct cz_ps *ps = rps->ps_priv;
  48. return ps;
  49. }
  50. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  51. {
  52. struct cz_power_info *pi = adev->pm.dpm.priv;
  53. return pi;
  54. }
  55. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  56. uint16_t voltage)
  57. {
  58. uint16_t tmp = 6200 - voltage * 25;
  59. return tmp;
  60. }
  61. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  62. struct amdgpu_clock_and_voltage_limits *table)
  63. {
  64. struct cz_power_info *pi = cz_get_pi(adev);
  65. struct amdgpu_clock_voltage_dependency_table *dep_table =
  66. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  67. if (dep_table->count > 0) {
  68. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  69. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  70. dep_table->entries[dep_table->count - 1].v);
  71. }
  72. table->mclk = pi->sys_info.nbp_memory_clock[0];
  73. }
  74. union igp_info {
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  78. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  79. };
  80. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  81. {
  82. struct cz_power_info *pi = cz_get_pi(adev);
  83. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  84. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  85. union igp_info *igp_info;
  86. u8 frev, crev;
  87. u16 data_offset;
  88. int i = 0;
  89. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  90. &frev, &crev, &data_offset)) {
  91. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  92. data_offset);
  93. if (crev != 9) {
  94. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  95. return -EINVAL;
  96. }
  97. pi->sys_info.bootup_sclk =
  98. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  99. pi->sys_info.bootup_uma_clk =
  100. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  101. pi->sys_info.dentist_vco_freq =
  102. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  103. pi->sys_info.bootup_nb_voltage_index =
  104. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  105. if (igp_info->info_9.ucHtcTmpLmt == 0)
  106. pi->sys_info.htc_tmp_lmt = 203;
  107. else
  108. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  109. if (igp_info->info_9.ucHtcHystLmt == 0)
  110. pi->sys_info.htc_hyst_lmt = 5;
  111. else
  112. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  113. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  114. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  115. return -EINVAL;
  116. }
  117. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  118. pi->enable_nb_ps_policy)
  119. pi->sys_info.nb_dpm_enable = true;
  120. else
  121. pi->sys_info.nb_dpm_enable = false;
  122. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  123. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  124. pi->sys_info.nbp_memory_clock[i] =
  125. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  126. pi->sys_info.nbp_n_clock[i] =
  127. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  128. }
  129. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  130. pi->sys_info.display_clock[i] =
  131. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  132. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  133. pi->sys_info.nbp_voltage_index[i] =
  134. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  135. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  136. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  137. pi->caps_enable_dfs_bypass = true;
  138. pi->sys_info.uma_channel_number =
  139. igp_info->info_9.ucUMAChannelNumber;
  140. cz_construct_max_power_limits_table(adev,
  141. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  142. }
  143. return 0;
  144. }
  145. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  146. {
  147. int i;
  148. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  149. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  150. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  151. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  152. struct amdgpu_clock_voltage_dependency_table *acp_table =
  153. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  154. if (uvd_table->count) {
  155. for (i = 0; i < uvd_table->count; i++)
  156. uvd_table->entries[i].v =
  157. cz_convert_8bit_index_to_voltage(adev,
  158. uvd_table->entries[i].v);
  159. }
  160. if (vce_table->count) {
  161. for (i = 0; i < vce_table->count; i++)
  162. vce_table->entries[i].v =
  163. cz_convert_8bit_index_to_voltage(adev,
  164. vce_table->entries[i].v);
  165. }
  166. if (acp_table->count) {
  167. for (i = 0; i < acp_table->count; i++)
  168. acp_table->entries[i].v =
  169. cz_convert_8bit_index_to_voltage(adev,
  170. acp_table->entries[i].v);
  171. }
  172. }
  173. static void cz_construct_boot_state(struct amdgpu_device *adev)
  174. {
  175. struct cz_power_info *pi = cz_get_pi(adev);
  176. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  177. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  178. pi->boot_pl.ds_divider_index = 0;
  179. pi->boot_pl.ss_divider_index = 0;
  180. pi->boot_pl.allow_gnb_slow = 1;
  181. pi->boot_pl.force_nbp_state = 0;
  182. pi->boot_pl.display_wm = 0;
  183. pi->boot_pl.vce_wm = 0;
  184. }
  185. static void cz_patch_boot_state(struct amdgpu_device *adev,
  186. struct cz_ps *ps)
  187. {
  188. struct cz_power_info *pi = cz_get_pi(adev);
  189. ps->num_levels = 1;
  190. ps->levels[0] = pi->boot_pl;
  191. }
  192. union pplib_clock_info {
  193. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  194. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  195. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  196. };
  197. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  198. struct amdgpu_ps *rps, int index,
  199. union pplib_clock_info *clock_info)
  200. {
  201. struct cz_power_info *pi = cz_get_pi(adev);
  202. struct cz_ps *ps = cz_get_ps(rps);
  203. struct cz_pl *pl = &ps->levels[index];
  204. struct amdgpu_clock_voltage_dependency_table *table =
  205. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  206. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  207. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  208. ps->num_levels = index + 1;
  209. if (pi->caps_sclk_ds) {
  210. pl->ds_divider_index = 5;
  211. pl->ss_divider_index = 5;
  212. }
  213. }
  214. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  215. struct amdgpu_ps *rps,
  216. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  217. u8 table_rev)
  218. {
  219. struct cz_ps *ps = cz_get_ps(rps);
  220. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  221. rps->class = le16_to_cpu(non_clock_info->usClassification);
  222. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  223. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  224. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  225. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  226. } else {
  227. rps->vclk = 0;
  228. rps->dclk = 0;
  229. }
  230. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  231. adev->pm.dpm.boot_ps = rps;
  232. cz_patch_boot_state(adev, ps);
  233. }
  234. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  235. adev->pm.dpm.uvd_ps = rps;
  236. }
  237. union power_info {
  238. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  242. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  243. };
  244. union pplib_power_state {
  245. struct _ATOM_PPLIB_STATE v1;
  246. struct _ATOM_PPLIB_STATE_V2 v2;
  247. };
  248. static int cz_parse_power_table(struct amdgpu_device *adev)
  249. {
  250. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  251. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  252. union pplib_power_state *power_state;
  253. int i, j, k, non_clock_array_index, clock_array_index;
  254. union pplib_clock_info *clock_info;
  255. struct _StateArray *state_array;
  256. struct _ClockInfoArray *clock_info_array;
  257. struct _NonClockInfoArray *non_clock_info_array;
  258. union power_info *power_info;
  259. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  260. u16 data_offset;
  261. u8 frev, crev;
  262. u8 *power_state_offset;
  263. struct cz_ps *ps;
  264. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  265. &frev, &crev, &data_offset))
  266. return -EINVAL;
  267. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  268. state_array = (struct _StateArray *)
  269. (mode_info->atom_context->bios + data_offset +
  270. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  271. clock_info_array = (struct _ClockInfoArray *)
  272. (mode_info->atom_context->bios + data_offset +
  273. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  274. non_clock_info_array = (struct _NonClockInfoArray *)
  275. (mode_info->atom_context->bios + data_offset +
  276. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  277. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  278. state_array->ucNumEntries, GFP_KERNEL);
  279. if (!adev->pm.dpm.ps)
  280. return -ENOMEM;
  281. power_state_offset = (u8 *)state_array->states;
  282. adev->pm.dpm.platform_caps =
  283. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  284. adev->pm.dpm.backbias_response_time =
  285. le16_to_cpu(power_info->pplib.usBackbiasTime);
  286. adev->pm.dpm.voltage_response_time =
  287. le16_to_cpu(power_info->pplib.usVoltageTime);
  288. for (i = 0; i < state_array->ucNumEntries; i++) {
  289. power_state = (union pplib_power_state *)power_state_offset;
  290. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  291. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  292. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  293. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  294. if (ps == NULL) {
  295. for (j = 0; j < i; j++)
  296. kfree(adev->pm.dpm.ps[j].ps_priv);
  297. kfree(adev->pm.dpm.ps);
  298. return -ENOMEM;
  299. }
  300. adev->pm.dpm.ps[i].ps_priv = ps;
  301. k = 0;
  302. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  303. clock_array_index = power_state->v2.clockInfoIndex[j];
  304. if (clock_array_index >= clock_info_array->ucNumEntries)
  305. continue;
  306. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  307. break;
  308. clock_info = (union pplib_clock_info *)
  309. &clock_info_array->clockInfo[clock_array_index *
  310. clock_info_array->ucEntrySize];
  311. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  312. k, clock_info);
  313. k++;
  314. }
  315. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  316. non_clock_info,
  317. non_clock_info_array->ucEntrySize);
  318. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  319. }
  320. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  321. return 0;
  322. }
  323. static int cz_process_firmware_header(struct amdgpu_device *adev)
  324. {
  325. struct cz_power_info *pi = cz_get_pi(adev);
  326. u32 tmp;
  327. int ret;
  328. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  329. offsetof(struct SMU8_Firmware_Header,
  330. DpmTable),
  331. &tmp, pi->sram_end);
  332. if (ret == 0)
  333. pi->dpm_table_start = tmp;
  334. return ret;
  335. }
  336. static int cz_dpm_init(struct amdgpu_device *adev)
  337. {
  338. struct cz_power_info *pi;
  339. int ret, i;
  340. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  341. if (NULL == pi)
  342. return -ENOMEM;
  343. adev->pm.dpm.priv = pi;
  344. ret = amdgpu_get_platform_caps(adev);
  345. if (ret)
  346. goto err;
  347. ret = amdgpu_parse_extended_power_table(adev);
  348. if (ret)
  349. goto err;
  350. pi->sram_end = SMC_RAM_END;
  351. /* set up DPM defaults */
  352. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  353. pi->active_target[i] = CZ_AT_DFLT;
  354. pi->mgcg_cgtt_local0 = 0x0;
  355. pi->mgcg_cgtt_local1 = 0x0;
  356. pi->clock_slow_down_step = 25000;
  357. pi->skip_clock_slow_down = 1;
  358. pi->enable_nb_ps_policy = false;
  359. pi->caps_power_containment = true;
  360. pi->caps_cac = true;
  361. pi->didt_enabled = false;
  362. if (pi->didt_enabled) {
  363. pi->caps_sq_ramping = true;
  364. pi->caps_db_ramping = true;
  365. pi->caps_td_ramping = true;
  366. pi->caps_tcp_ramping = true;
  367. }
  368. if (amdgpu_sclk_deep_sleep_en)
  369. pi->caps_sclk_ds = true;
  370. else
  371. pi->caps_sclk_ds = false;
  372. pi->voting_clients = 0x00c00033;
  373. pi->auto_thermal_throttling_enabled = true;
  374. pi->bapm_enabled = false;
  375. pi->disable_nb_ps3_in_battery = false;
  376. pi->voltage_drop_threshold = 0;
  377. pi->caps_sclk_throttle_low_notification = false;
  378. pi->gfx_pg_threshold = 500;
  379. pi->caps_fps = true;
  380. /* uvd */
  381. pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
  382. pi->caps_uvd_dpm = true;
  383. /* vce */
  384. pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
  385. pi->caps_vce_dpm = true;
  386. /* acp */
  387. pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
  388. pi->caps_acp_dpm = true;
  389. pi->caps_stable_power_state = false;
  390. pi->nb_dpm_enabled_by_driver = true;
  391. pi->nb_dpm_enabled = false;
  392. pi->caps_voltage_island = false;
  393. /* flags which indicate need to upload pptable */
  394. pi->need_pptable_upload = true;
  395. ret = cz_parse_sys_info_table(adev);
  396. if (ret)
  397. goto err;
  398. cz_patch_voltage_values(adev);
  399. cz_construct_boot_state(adev);
  400. ret = cz_parse_power_table(adev);
  401. if (ret)
  402. goto err;
  403. ret = cz_process_firmware_header(adev);
  404. if (ret)
  405. goto err;
  406. pi->dpm_enabled = true;
  407. pi->uvd_dynamic_pg = false;
  408. return 0;
  409. err:
  410. cz_dpm_fini(adev);
  411. return ret;
  412. }
  413. static void cz_dpm_fini(struct amdgpu_device *adev)
  414. {
  415. int i;
  416. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  417. kfree(adev->pm.dpm.ps[i].ps_priv);
  418. kfree(adev->pm.dpm.ps);
  419. kfree(adev->pm.dpm.priv);
  420. amdgpu_free_extended_power_table(adev);
  421. }
  422. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  423. #define CURRENT_NB_VID_MASK 0xff000000
  424. #define CURRENT_NB_VID__SHIFT 24
  425. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  426. #define CURRENT_GFX_VID_MASK 0xff000000
  427. #define CURRENT_GFX_VID__SHIFT 24
  428. static void
  429. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  430. struct seq_file *m)
  431. {
  432. struct cz_power_info *pi = cz_get_pi(adev);
  433. struct amdgpu_clock_voltage_dependency_table *table =
  434. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  435. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  436. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  437. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  438. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  439. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  440. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  441. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  442. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  443. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  444. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  445. u32 sclk, vclk, dclk, ecclk, tmp;
  446. u16 vddnb, vddgfx;
  447. if (sclk_index >= NUM_SCLK_LEVELS) {
  448. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  449. } else {
  450. sclk = table->entries[sclk_index].clk;
  451. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  452. }
  453. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  454. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  455. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  456. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  457. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  458. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  459. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  460. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  461. if (!pi->uvd_power_gated) {
  462. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  463. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  464. } else {
  465. vclk = uvd_table->entries[uvd_index].vclk;
  466. dclk = uvd_table->entries[uvd_index].dclk;
  467. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  468. }
  469. }
  470. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  471. if (!pi->vce_power_gated) {
  472. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  473. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  474. } else {
  475. ecclk = vce_table->entries[vce_index].ecclk;
  476. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  477. }
  478. }
  479. }
  480. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  481. struct amdgpu_ps *rps)
  482. {
  483. int i;
  484. struct cz_ps *ps = cz_get_ps(rps);
  485. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  486. amdgpu_dpm_print_cap_info(rps->caps);
  487. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  488. for (i = 0; i < ps->num_levels; i++) {
  489. struct cz_pl *pl = &ps->levels[i];
  490. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  491. i, pl->sclk,
  492. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  493. }
  494. amdgpu_dpm_print_ps_status(adev, rps);
  495. }
  496. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  497. static int cz_dpm_early_init(void *handle)
  498. {
  499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  500. cz_dpm_set_funcs(adev);
  501. return 0;
  502. }
  503. static int cz_dpm_late_init(void *handle)
  504. {
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. if (amdgpu_dpm) {
  507. int ret;
  508. /* init the sysfs and debugfs files late */
  509. ret = amdgpu_pm_sysfs_init(adev);
  510. if (ret)
  511. return ret;
  512. /* powerdown unused blocks for now */
  513. cz_dpm_powergate_uvd(adev, true);
  514. cz_dpm_powergate_vce(adev, true);
  515. }
  516. return 0;
  517. }
  518. static int cz_dpm_sw_init(void *handle)
  519. {
  520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  521. int ret = 0;
  522. /* fix me to add thermal support TODO */
  523. /* default to balanced state */
  524. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  525. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  526. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  527. adev->pm.default_sclk = adev->clock.default_sclk;
  528. adev->pm.default_mclk = adev->clock.default_mclk;
  529. adev->pm.current_sclk = adev->clock.default_sclk;
  530. adev->pm.current_mclk = adev->clock.default_mclk;
  531. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  532. if (amdgpu_dpm == 0)
  533. return 0;
  534. mutex_lock(&adev->pm.mutex);
  535. ret = cz_dpm_init(adev);
  536. if (ret)
  537. goto dpm_init_failed;
  538. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  539. if (amdgpu_dpm == 1)
  540. amdgpu_pm_print_power_states(adev);
  541. mutex_unlock(&adev->pm.mutex);
  542. DRM_INFO("amdgpu: dpm initialized\n");
  543. return 0;
  544. dpm_init_failed:
  545. cz_dpm_fini(adev);
  546. mutex_unlock(&adev->pm.mutex);
  547. DRM_ERROR("amdgpu: dpm initialization failed\n");
  548. return ret;
  549. }
  550. static int cz_dpm_sw_fini(void *handle)
  551. {
  552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  553. mutex_lock(&adev->pm.mutex);
  554. amdgpu_pm_sysfs_fini(adev);
  555. cz_dpm_fini(adev);
  556. mutex_unlock(&adev->pm.mutex);
  557. return 0;
  558. }
  559. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  560. {
  561. struct cz_power_info *pi = cz_get_pi(adev);
  562. pi->active_process_mask = 0;
  563. }
  564. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  565. void **table)
  566. {
  567. return cz_smu_download_pptable(adev, table);
  568. }
  569. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  570. {
  571. struct cz_power_info *pi = cz_get_pi(adev);
  572. struct SMU8_Fusion_ClkTable *clock_table;
  573. struct atom_clock_dividers dividers;
  574. void *table = NULL;
  575. uint8_t i = 0;
  576. int ret = 0;
  577. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  578. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  579. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  580. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  581. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  582. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  583. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  584. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  585. struct amdgpu_clock_voltage_dependency_table *acp_table =
  586. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  587. if (!pi->need_pptable_upload)
  588. return 0;
  589. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  590. if (ret) {
  591. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  592. return -EINVAL;
  593. }
  594. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  595. /* patch clock table */
  596. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  597. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  598. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  599. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  600. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  601. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  602. return -EINVAL;
  603. }
  604. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  605. /* vddc sclk */
  606. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  607. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  608. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  609. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  610. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  611. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  612. false, &dividers);
  613. if (ret)
  614. return ret;
  615. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  616. (uint8_t)dividers.post_divider;
  617. /* vddgfx sclk */
  618. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  619. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  620. /* acp breakdown */
  621. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  622. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  623. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  624. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  625. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  626. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  627. false, &dividers);
  628. if (ret)
  629. return ret;
  630. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  631. (uint8_t)dividers.post_divider;
  632. /* uvd breakdown */
  633. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  634. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  635. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  636. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  637. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  638. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  639. false, &dividers);
  640. if (ret)
  641. return ret;
  642. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  643. (uint8_t)dividers.post_divider;
  644. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  645. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  646. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  647. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  648. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  649. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  650. false, &dividers);
  651. if (ret)
  652. return ret;
  653. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  654. (uint8_t)dividers.post_divider;
  655. /* vce breakdown */
  656. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  657. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  658. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  659. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  660. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  661. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  662. false, &dividers);
  663. if (ret)
  664. return ret;
  665. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  666. (uint8_t)dividers.post_divider;
  667. }
  668. /* its time to upload to SMU */
  669. ret = cz_smu_upload_pptable(adev);
  670. if (ret) {
  671. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  672. return ret;
  673. }
  674. return 0;
  675. }
  676. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  677. {
  678. struct cz_power_info *pi = cz_get_pi(adev);
  679. struct amdgpu_clock_voltage_dependency_table *table =
  680. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  681. uint32_t clock = 0, level;
  682. if (!table || !table->count) {
  683. DRM_ERROR("Invalid Voltage Dependency table.\n");
  684. return;
  685. }
  686. pi->sclk_dpm.soft_min_clk = 0;
  687. pi->sclk_dpm.hard_min_clk = 0;
  688. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  689. level = cz_get_argument(adev);
  690. if (level < table->count) {
  691. clock = table->entries[level].clk;
  692. } else {
  693. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  694. clock = table->entries[table->count - 1].clk;
  695. }
  696. pi->sclk_dpm.soft_max_clk = clock;
  697. pi->sclk_dpm.hard_max_clk = clock;
  698. }
  699. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  700. {
  701. struct cz_power_info *pi = cz_get_pi(adev);
  702. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  703. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  704. uint32_t clock = 0, level;
  705. if (!table || !table->count) {
  706. DRM_ERROR("Invalid Voltage Dependency table.\n");
  707. return;
  708. }
  709. pi->uvd_dpm.soft_min_clk = 0;
  710. pi->uvd_dpm.hard_min_clk = 0;
  711. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  712. level = cz_get_argument(adev);
  713. if (level < table->count) {
  714. clock = table->entries[level].vclk;
  715. } else {
  716. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  717. clock = table->entries[table->count - 1].vclk;
  718. }
  719. pi->uvd_dpm.soft_max_clk = clock;
  720. pi->uvd_dpm.hard_max_clk = clock;
  721. }
  722. static void cz_init_vce_limit(struct amdgpu_device *adev)
  723. {
  724. struct cz_power_info *pi = cz_get_pi(adev);
  725. struct amdgpu_vce_clock_voltage_dependency_table *table =
  726. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  727. uint32_t clock = 0, level;
  728. if (!table || !table->count) {
  729. DRM_ERROR("Invalid Voltage Dependency table.\n");
  730. return;
  731. }
  732. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  733. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  734. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  735. level = cz_get_argument(adev);
  736. if (level < table->count) {
  737. clock = table->entries[level].ecclk;
  738. } else {
  739. /* future BIOS would fix this error */
  740. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  741. clock = table->entries[table->count - 1].ecclk;
  742. }
  743. pi->vce_dpm.soft_max_clk = clock;
  744. pi->vce_dpm.hard_max_clk = clock;
  745. }
  746. static void cz_init_acp_limit(struct amdgpu_device *adev)
  747. {
  748. struct cz_power_info *pi = cz_get_pi(adev);
  749. struct amdgpu_clock_voltage_dependency_table *table =
  750. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  751. uint32_t clock = 0, level;
  752. if (!table || !table->count) {
  753. DRM_ERROR("Invalid Voltage Dependency table.\n");
  754. return;
  755. }
  756. pi->acp_dpm.soft_min_clk = 0;
  757. pi->acp_dpm.hard_min_clk = 0;
  758. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  759. level = cz_get_argument(adev);
  760. if (level < table->count) {
  761. clock = table->entries[level].clk;
  762. } else {
  763. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  764. clock = table->entries[table->count - 1].clk;
  765. }
  766. pi->acp_dpm.soft_max_clk = clock;
  767. pi->acp_dpm.hard_max_clk = clock;
  768. }
  769. static void cz_init_pg_state(struct amdgpu_device *adev)
  770. {
  771. struct cz_power_info *pi = cz_get_pi(adev);
  772. pi->uvd_power_gated = false;
  773. pi->vce_power_gated = false;
  774. pi->acp_power_gated = false;
  775. }
  776. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  777. {
  778. struct cz_power_info *pi = cz_get_pi(adev);
  779. pi->low_sclk_interrupt_threshold = 0;
  780. }
  781. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  782. {
  783. cz_reset_ap_mask(adev);
  784. cz_dpm_upload_pptable_to_smu(adev);
  785. cz_init_sclk_limit(adev);
  786. cz_init_uvd_limit(adev);
  787. cz_init_vce_limit(adev);
  788. cz_init_acp_limit(adev);
  789. cz_init_pg_state(adev);
  790. cz_init_sclk_threshold(adev);
  791. }
  792. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  793. uint32_t feature)
  794. {
  795. uint32_t smu_feature = 0;
  796. int ret;
  797. ret = cz_send_msg_to_smc_with_parameter(adev,
  798. PPSMC_MSG_GetFeatureStatus, 0);
  799. if (ret) {
  800. DRM_ERROR("Failed to get SMU features from SMC.\n");
  801. return false;
  802. } else {
  803. smu_feature = cz_get_argument(adev);
  804. if (feature & smu_feature)
  805. return true;
  806. }
  807. return false;
  808. }
  809. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  810. {
  811. if (cz_check_smu_feature(adev,
  812. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  813. return true;
  814. return false;
  815. }
  816. static void cz_program_voting_clients(struct amdgpu_device *adev)
  817. {
  818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  819. }
  820. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  821. {
  822. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  823. }
  824. static int cz_start_dpm(struct amdgpu_device *adev)
  825. {
  826. int ret = 0;
  827. if (amdgpu_dpm) {
  828. ret = cz_send_msg_to_smc_with_parameter(adev,
  829. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  830. if (ret) {
  831. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  832. return -EINVAL;
  833. }
  834. }
  835. return 0;
  836. }
  837. static int cz_stop_dpm(struct amdgpu_device *adev)
  838. {
  839. int ret = 0;
  840. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  841. ret = cz_send_msg_to_smc_with_parameter(adev,
  842. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  843. if (ret) {
  844. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  845. return -EINVAL;
  846. }
  847. }
  848. return 0;
  849. }
  850. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  851. uint32_t clock, uint16_t msg)
  852. {
  853. int i = 0;
  854. struct amdgpu_clock_voltage_dependency_table *table =
  855. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  856. switch (msg) {
  857. case PPSMC_MSG_SetSclkSoftMin:
  858. case PPSMC_MSG_SetSclkHardMin:
  859. for (i = 0; i < table->count; i++)
  860. if (clock <= table->entries[i].clk)
  861. break;
  862. if (i == table->count)
  863. i = table->count - 1;
  864. break;
  865. case PPSMC_MSG_SetSclkSoftMax:
  866. case PPSMC_MSG_SetSclkHardMax:
  867. for (i = table->count - 1; i >= 0; i--)
  868. if (clock >= table->entries[i].clk)
  869. break;
  870. if (i < 0)
  871. i = 0;
  872. break;
  873. default:
  874. break;
  875. }
  876. return i;
  877. }
  878. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  879. uint32_t clock, uint16_t msg)
  880. {
  881. int i = 0;
  882. struct amdgpu_vce_clock_voltage_dependency_table *table =
  883. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  884. if (table->count == 0)
  885. return 0;
  886. switch (msg) {
  887. case PPSMC_MSG_SetEclkSoftMin:
  888. case PPSMC_MSG_SetEclkHardMin:
  889. for (i = 0; i < table->count-1; i++)
  890. if (clock <= table->entries[i].ecclk)
  891. break;
  892. break;
  893. case PPSMC_MSG_SetEclkSoftMax:
  894. case PPSMC_MSG_SetEclkHardMax:
  895. for (i = table->count - 1; i > 0; i--)
  896. if (clock >= table->entries[i].ecclk)
  897. break;
  898. break;
  899. default:
  900. break;
  901. }
  902. return i;
  903. }
  904. static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
  905. uint32_t clock, uint16_t msg)
  906. {
  907. int i = 0;
  908. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  909. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  910. switch (msg) {
  911. case PPSMC_MSG_SetUvdSoftMin:
  912. case PPSMC_MSG_SetUvdHardMin:
  913. for (i = 0; i < table->count; i++)
  914. if (clock <= table->entries[i].vclk)
  915. break;
  916. if (i == table->count)
  917. i = table->count - 1;
  918. break;
  919. case PPSMC_MSG_SetUvdSoftMax:
  920. case PPSMC_MSG_SetUvdHardMax:
  921. for (i = table->count - 1; i >= 0; i--)
  922. if (clock >= table->entries[i].vclk)
  923. break;
  924. if (i < 0)
  925. i = 0;
  926. break;
  927. default:
  928. break;
  929. }
  930. return i;
  931. }
  932. static int cz_program_bootup_state(struct amdgpu_device *adev)
  933. {
  934. struct cz_power_info *pi = cz_get_pi(adev);
  935. uint32_t soft_min_clk = 0;
  936. uint32_t soft_max_clk = 0;
  937. int ret = 0;
  938. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  939. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  940. soft_min_clk = cz_get_sclk_level(adev,
  941. pi->sclk_dpm.soft_min_clk,
  942. PPSMC_MSG_SetSclkSoftMin);
  943. soft_max_clk = cz_get_sclk_level(adev,
  944. pi->sclk_dpm.soft_max_clk,
  945. PPSMC_MSG_SetSclkSoftMax);
  946. ret = cz_send_msg_to_smc_with_parameter(adev,
  947. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  948. if (ret)
  949. return -EINVAL;
  950. ret = cz_send_msg_to_smc_with_parameter(adev,
  951. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  952. if (ret)
  953. return -EINVAL;
  954. return 0;
  955. }
  956. /* TODO */
  957. static int cz_disable_cgpg(struct amdgpu_device *adev)
  958. {
  959. return 0;
  960. }
  961. /* TODO */
  962. static int cz_enable_cgpg(struct amdgpu_device *adev)
  963. {
  964. return 0;
  965. }
  966. /* TODO */
  967. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  968. {
  969. return 0;
  970. }
  971. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  972. {
  973. struct cz_power_info *pi = cz_get_pi(adev);
  974. uint32_t reg = 0;
  975. if (pi->caps_sq_ramping) {
  976. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  977. if (enable)
  978. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  979. else
  980. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  981. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  982. }
  983. if (pi->caps_db_ramping) {
  984. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  985. if (enable)
  986. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  987. else
  988. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  989. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  990. }
  991. if (pi->caps_td_ramping) {
  992. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  993. if (enable)
  994. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  995. else
  996. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  997. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  998. }
  999. if (pi->caps_tcp_ramping) {
  1000. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  1001. if (enable)
  1002. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  1003. else
  1004. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  1005. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  1006. }
  1007. }
  1008. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  1009. {
  1010. struct cz_power_info *pi = cz_get_pi(adev);
  1011. int ret;
  1012. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  1013. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  1014. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  1015. ret = cz_disable_cgpg(adev);
  1016. if (ret) {
  1017. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  1018. return -EINVAL;
  1019. }
  1020. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  1021. }
  1022. ret = cz_program_pt_config_registers(adev);
  1023. if (ret) {
  1024. DRM_ERROR("Di/Dt config failed\n");
  1025. return -EINVAL;
  1026. }
  1027. cz_do_enable_didt(adev, enable);
  1028. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  1029. ret = cz_enable_cgpg(adev);
  1030. if (ret) {
  1031. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  1032. return -EINVAL;
  1033. }
  1034. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1035. }
  1036. }
  1037. return 0;
  1038. }
  1039. /* TODO */
  1040. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1041. {
  1042. }
  1043. static void cz_update_current_ps(struct amdgpu_device *adev,
  1044. struct amdgpu_ps *rps)
  1045. {
  1046. struct cz_power_info *pi = cz_get_pi(adev);
  1047. struct cz_ps *ps = cz_get_ps(rps);
  1048. pi->current_ps = *ps;
  1049. pi->current_rps = *rps;
  1050. pi->current_rps.ps_priv = ps;
  1051. }
  1052. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1053. struct amdgpu_ps *rps)
  1054. {
  1055. struct cz_power_info *pi = cz_get_pi(adev);
  1056. struct cz_ps *ps = cz_get_ps(rps);
  1057. pi->requested_ps = *ps;
  1058. pi->requested_rps = *rps;
  1059. pi->requested_rps.ps_priv = ps;
  1060. }
  1061. /* PP arbiter support needed TODO */
  1062. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1063. struct amdgpu_ps *new_rps,
  1064. struct amdgpu_ps *old_rps)
  1065. {
  1066. struct cz_ps *ps = cz_get_ps(new_rps);
  1067. struct cz_power_info *pi = cz_get_pi(adev);
  1068. struct amdgpu_clock_and_voltage_limits *limits =
  1069. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1070. /* 10kHz memory clock */
  1071. uint32_t mclk = 0;
  1072. ps->force_high = false;
  1073. ps->need_dfs_bypass = true;
  1074. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1075. new_rps->evclk || new_rps->ecclk;
  1076. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1077. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1078. pi->battery_state = true;
  1079. else
  1080. pi->battery_state = false;
  1081. if (pi->caps_stable_power_state)
  1082. mclk = limits->mclk;
  1083. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1084. ps->force_high = true;
  1085. }
  1086. static int cz_dpm_enable(struct amdgpu_device *adev)
  1087. {
  1088. const char *chip_name;
  1089. int ret = 0;
  1090. /* renable will hang up SMU, so check first */
  1091. if (cz_check_for_dpm_enabled(adev))
  1092. return -EINVAL;
  1093. cz_program_voting_clients(adev);
  1094. switch (adev->asic_type) {
  1095. case CHIP_CARRIZO:
  1096. chip_name = "carrizo";
  1097. break;
  1098. case CHIP_STONEY:
  1099. chip_name = "stoney";
  1100. break;
  1101. default:
  1102. BUG();
  1103. }
  1104. ret = cz_start_dpm(adev);
  1105. if (ret) {
  1106. DRM_ERROR("%s DPM enable failed\n", chip_name);
  1107. return -EINVAL;
  1108. }
  1109. ret = cz_program_bootup_state(adev);
  1110. if (ret) {
  1111. DRM_ERROR("%s bootup state program failed\n", chip_name);
  1112. return -EINVAL;
  1113. }
  1114. ret = cz_enable_didt(adev, true);
  1115. if (ret) {
  1116. DRM_ERROR("%s enable di/dt failed\n", chip_name);
  1117. return -EINVAL;
  1118. }
  1119. cz_reset_acp_boot_level(adev);
  1120. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1121. return 0;
  1122. }
  1123. static int cz_dpm_hw_init(void *handle)
  1124. {
  1125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1126. int ret = 0;
  1127. mutex_lock(&adev->pm.mutex);
  1128. /* smu init only needs to be called at startup, not resume.
  1129. * It should be in sw_init, but requires the fw info gathered
  1130. * in sw_init from other IP modules.
  1131. */
  1132. ret = cz_smu_init(adev);
  1133. if (ret) {
  1134. DRM_ERROR("amdgpu: smc initialization failed\n");
  1135. mutex_unlock(&adev->pm.mutex);
  1136. return ret;
  1137. }
  1138. /* do the actual fw loading */
  1139. ret = cz_smu_start(adev);
  1140. if (ret) {
  1141. DRM_ERROR("amdgpu: smc start failed\n");
  1142. mutex_unlock(&adev->pm.mutex);
  1143. return ret;
  1144. }
  1145. if (!amdgpu_dpm) {
  1146. adev->pm.dpm_enabled = false;
  1147. mutex_unlock(&adev->pm.mutex);
  1148. return ret;
  1149. }
  1150. /* cz dpm setup asic */
  1151. cz_dpm_setup_asic(adev);
  1152. /* cz dpm enable */
  1153. ret = cz_dpm_enable(adev);
  1154. if (ret)
  1155. adev->pm.dpm_enabled = false;
  1156. else
  1157. adev->pm.dpm_enabled = true;
  1158. mutex_unlock(&adev->pm.mutex);
  1159. return 0;
  1160. }
  1161. static int cz_dpm_disable(struct amdgpu_device *adev)
  1162. {
  1163. int ret = 0;
  1164. if (!cz_check_for_dpm_enabled(adev))
  1165. return -EINVAL;
  1166. ret = cz_enable_didt(adev, false);
  1167. if (ret) {
  1168. DRM_ERROR("disable di/dt failed\n");
  1169. return -EINVAL;
  1170. }
  1171. /* powerup blocks */
  1172. cz_dpm_powergate_uvd(adev, false);
  1173. cz_dpm_powergate_vce(adev, false);
  1174. cz_clear_voting_clients(adev);
  1175. cz_stop_dpm(adev);
  1176. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1177. return 0;
  1178. }
  1179. static int cz_dpm_hw_fini(void *handle)
  1180. {
  1181. int ret = 0;
  1182. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1183. mutex_lock(&adev->pm.mutex);
  1184. /* smu fini only needs to be called at teardown, not suspend.
  1185. * It should be in sw_fini, but we put it here for symmetry
  1186. * with smu init.
  1187. */
  1188. cz_smu_fini(adev);
  1189. if (adev->pm.dpm_enabled) {
  1190. ret = cz_dpm_disable(adev);
  1191. adev->pm.dpm.current_ps =
  1192. adev->pm.dpm.requested_ps =
  1193. adev->pm.dpm.boot_ps;
  1194. }
  1195. adev->pm.dpm_enabled = false;
  1196. mutex_unlock(&adev->pm.mutex);
  1197. return ret;
  1198. }
  1199. static int cz_dpm_suspend(void *handle)
  1200. {
  1201. int ret = 0;
  1202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1203. if (adev->pm.dpm_enabled) {
  1204. mutex_lock(&adev->pm.mutex);
  1205. ret = cz_dpm_disable(adev);
  1206. adev->pm.dpm.current_ps =
  1207. adev->pm.dpm.requested_ps =
  1208. adev->pm.dpm.boot_ps;
  1209. mutex_unlock(&adev->pm.mutex);
  1210. }
  1211. return ret;
  1212. }
  1213. static int cz_dpm_resume(void *handle)
  1214. {
  1215. int ret = 0;
  1216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1217. mutex_lock(&adev->pm.mutex);
  1218. /* do the actual fw loading */
  1219. ret = cz_smu_start(adev);
  1220. if (ret) {
  1221. DRM_ERROR("amdgpu: smc start failed\n");
  1222. mutex_unlock(&adev->pm.mutex);
  1223. return ret;
  1224. }
  1225. if (!amdgpu_dpm) {
  1226. adev->pm.dpm_enabled = false;
  1227. mutex_unlock(&adev->pm.mutex);
  1228. return ret;
  1229. }
  1230. /* cz dpm setup asic */
  1231. cz_dpm_setup_asic(adev);
  1232. /* cz dpm enable */
  1233. ret = cz_dpm_enable(adev);
  1234. if (ret)
  1235. adev->pm.dpm_enabled = false;
  1236. else
  1237. adev->pm.dpm_enabled = true;
  1238. mutex_unlock(&adev->pm.mutex);
  1239. /* upon resume, re-compute the clocks */
  1240. if (adev->pm.dpm_enabled)
  1241. amdgpu_pm_compute_clocks(adev);
  1242. return 0;
  1243. }
  1244. static int cz_dpm_set_clockgating_state(void *handle,
  1245. enum amd_clockgating_state state)
  1246. {
  1247. return 0;
  1248. }
  1249. static int cz_dpm_set_powergating_state(void *handle,
  1250. enum amd_powergating_state state)
  1251. {
  1252. return 0;
  1253. }
  1254. /* borrowed from KV, need future unify */
  1255. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1256. {
  1257. int actual_temp = 0;
  1258. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1259. if (temp)
  1260. actual_temp = 1000 * ((temp / 8) - 49);
  1261. return actual_temp;
  1262. }
  1263. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1264. {
  1265. struct cz_power_info *pi = cz_get_pi(adev);
  1266. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1267. struct amdgpu_ps *new_ps = &requested_ps;
  1268. cz_update_requested_ps(adev, new_ps);
  1269. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1270. &pi->current_rps);
  1271. return 0;
  1272. }
  1273. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1274. {
  1275. struct cz_power_info *pi = cz_get_pi(adev);
  1276. struct amdgpu_clock_and_voltage_limits *limits =
  1277. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1278. uint32_t clock, stable_ps_clock = 0;
  1279. clock = pi->sclk_dpm.soft_min_clk;
  1280. if (pi->caps_stable_power_state) {
  1281. stable_ps_clock = limits->sclk * 75 / 100;
  1282. if (clock < stable_ps_clock)
  1283. clock = stable_ps_clock;
  1284. }
  1285. if (clock != pi->sclk_dpm.soft_min_clk) {
  1286. pi->sclk_dpm.soft_min_clk = clock;
  1287. cz_send_msg_to_smc_with_parameter(adev,
  1288. PPSMC_MSG_SetSclkSoftMin,
  1289. cz_get_sclk_level(adev, clock,
  1290. PPSMC_MSG_SetSclkSoftMin));
  1291. }
  1292. if (pi->caps_stable_power_state &&
  1293. pi->sclk_dpm.soft_max_clk != clock) {
  1294. pi->sclk_dpm.soft_max_clk = clock;
  1295. cz_send_msg_to_smc_with_parameter(adev,
  1296. PPSMC_MSG_SetSclkSoftMax,
  1297. cz_get_sclk_level(adev, clock,
  1298. PPSMC_MSG_SetSclkSoftMax));
  1299. } else {
  1300. cz_send_msg_to_smc_with_parameter(adev,
  1301. PPSMC_MSG_SetSclkSoftMax,
  1302. cz_get_sclk_level(adev,
  1303. pi->sclk_dpm.soft_max_clk,
  1304. PPSMC_MSG_SetSclkSoftMax));
  1305. }
  1306. return 0;
  1307. }
  1308. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1309. {
  1310. struct cz_power_info *pi = cz_get_pi(adev);
  1311. if (pi->caps_sclk_ds) {
  1312. cz_send_msg_to_smc_with_parameter(adev,
  1313. PPSMC_MSG_SetMinDeepSleepSclk,
  1314. CZ_MIN_DEEP_SLEEP_SCLK);
  1315. }
  1316. return 0;
  1317. }
  1318. /* ?? without dal support, is this still needed in setpowerstate list*/
  1319. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1320. {
  1321. struct cz_power_info *pi = cz_get_pi(adev);
  1322. cz_send_msg_to_smc_with_parameter(adev,
  1323. PPSMC_MSG_SetWatermarkFrequency,
  1324. pi->sclk_dpm.soft_max_clk);
  1325. return 0;
  1326. }
  1327. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1328. {
  1329. int ret = 0;
  1330. struct cz_power_info *pi = cz_get_pi(adev);
  1331. /* also depend on dal NBPStateDisableRequired */
  1332. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1333. ret = cz_send_msg_to_smc_with_parameter(adev,
  1334. PPSMC_MSG_EnableAllSmuFeatures,
  1335. NB_DPM_MASK);
  1336. if (ret) {
  1337. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1338. return ret;
  1339. }
  1340. pi->nb_dpm_enabled = true;
  1341. }
  1342. return ret;
  1343. }
  1344. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1345. bool enable)
  1346. {
  1347. if (enable)
  1348. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1349. else
  1350. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1351. }
  1352. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1353. {
  1354. struct cz_power_info *pi = cz_get_pi(adev);
  1355. struct cz_ps *ps = &pi->requested_ps;
  1356. if (pi->sys_info.nb_dpm_enable) {
  1357. if (ps->force_high)
  1358. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1359. else
  1360. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1361. }
  1362. return 0;
  1363. }
  1364. /* with dpm enabled */
  1365. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1366. {
  1367. cz_dpm_update_sclk_limit(adev);
  1368. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1369. cz_dpm_set_watermark_threshold(adev);
  1370. cz_dpm_enable_nbdpm(adev);
  1371. cz_dpm_update_low_memory_pstate(adev);
  1372. return 0;
  1373. }
  1374. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1375. {
  1376. struct cz_power_info *pi = cz_get_pi(adev);
  1377. struct amdgpu_ps *ps = &pi->requested_rps;
  1378. cz_update_current_ps(adev, ps);
  1379. }
  1380. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1381. {
  1382. struct cz_power_info *pi = cz_get_pi(adev);
  1383. int ret = 0;
  1384. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1385. pi->sclk_dpm.soft_min_clk =
  1386. pi->sclk_dpm.soft_max_clk;
  1387. ret = cz_send_msg_to_smc_with_parameter(adev,
  1388. PPSMC_MSG_SetSclkSoftMin,
  1389. cz_get_sclk_level(adev,
  1390. pi->sclk_dpm.soft_min_clk,
  1391. PPSMC_MSG_SetSclkSoftMin));
  1392. if (ret)
  1393. return ret;
  1394. }
  1395. return ret;
  1396. }
  1397. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1398. {
  1399. struct cz_power_info *pi = cz_get_pi(adev);
  1400. int ret = 0;
  1401. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1402. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1403. ret = cz_send_msg_to_smc_with_parameter(adev,
  1404. PPSMC_MSG_SetSclkSoftMax,
  1405. cz_get_sclk_level(adev,
  1406. pi->sclk_dpm.soft_max_clk,
  1407. PPSMC_MSG_SetSclkSoftMax));
  1408. if (ret)
  1409. return ret;
  1410. }
  1411. return ret;
  1412. }
  1413. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1414. {
  1415. struct cz_power_info *pi = cz_get_pi(adev);
  1416. if (!pi->max_sclk_level) {
  1417. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1418. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1419. }
  1420. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1421. DRM_ERROR("Invalid max sclk level!\n");
  1422. return -EINVAL;
  1423. }
  1424. return pi->max_sclk_level;
  1425. }
  1426. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1427. {
  1428. struct cz_power_info *pi = cz_get_pi(adev);
  1429. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1430. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1431. uint32_t level = 0;
  1432. int ret = 0;
  1433. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1434. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1435. if (level < dep_table->count)
  1436. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1437. else
  1438. pi->sclk_dpm.soft_max_clk =
  1439. dep_table->entries[dep_table->count - 1].clk;
  1440. /* get min/max sclk soft value
  1441. * notify SMU to execute */
  1442. ret = cz_send_msg_to_smc_with_parameter(adev,
  1443. PPSMC_MSG_SetSclkSoftMin,
  1444. cz_get_sclk_level(adev,
  1445. pi->sclk_dpm.soft_min_clk,
  1446. PPSMC_MSG_SetSclkSoftMin));
  1447. if (ret)
  1448. return ret;
  1449. ret = cz_send_msg_to_smc_with_parameter(adev,
  1450. PPSMC_MSG_SetSclkSoftMax,
  1451. cz_get_sclk_level(adev,
  1452. pi->sclk_dpm.soft_max_clk,
  1453. PPSMC_MSG_SetSclkSoftMax));
  1454. if (ret)
  1455. return ret;
  1456. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1457. pi->sclk_dpm.soft_min_clk,
  1458. pi->sclk_dpm.soft_max_clk);
  1459. return 0;
  1460. }
  1461. static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
  1462. {
  1463. struct cz_power_info *pi = cz_get_pi(adev);
  1464. int ret = 0;
  1465. if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
  1466. pi->uvd_dpm.soft_min_clk =
  1467. pi->uvd_dpm.soft_max_clk;
  1468. ret = cz_send_msg_to_smc_with_parameter(adev,
  1469. PPSMC_MSG_SetUvdSoftMin,
  1470. cz_get_uvd_level(adev,
  1471. pi->uvd_dpm.soft_min_clk,
  1472. PPSMC_MSG_SetUvdSoftMin));
  1473. if (ret)
  1474. return ret;
  1475. }
  1476. return ret;
  1477. }
  1478. static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
  1479. {
  1480. struct cz_power_info *pi = cz_get_pi(adev);
  1481. int ret = 0;
  1482. if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
  1483. pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
  1484. ret = cz_send_msg_to_smc_with_parameter(adev,
  1485. PPSMC_MSG_SetUvdSoftMax,
  1486. cz_get_uvd_level(adev,
  1487. pi->uvd_dpm.soft_max_clk,
  1488. PPSMC_MSG_SetUvdSoftMax));
  1489. if (ret)
  1490. return ret;
  1491. }
  1492. return ret;
  1493. }
  1494. static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
  1495. {
  1496. struct cz_power_info *pi = cz_get_pi(adev);
  1497. if (!pi->max_uvd_level) {
  1498. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  1499. pi->max_uvd_level = cz_get_argument(adev) + 1;
  1500. }
  1501. if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1502. DRM_ERROR("Invalid max uvd level!\n");
  1503. return -EINVAL;
  1504. }
  1505. return pi->max_uvd_level;
  1506. }
  1507. static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
  1508. {
  1509. struct cz_power_info *pi = cz_get_pi(adev);
  1510. struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
  1511. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1512. uint32_t level = 0;
  1513. int ret = 0;
  1514. pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
  1515. level = cz_dpm_get_max_uvd_level(adev) - 1;
  1516. if (level < dep_table->count)
  1517. pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
  1518. else
  1519. pi->uvd_dpm.soft_max_clk =
  1520. dep_table->entries[dep_table->count - 1].vclk;
  1521. /* get min/max sclk soft value
  1522. * notify SMU to execute */
  1523. ret = cz_send_msg_to_smc_with_parameter(adev,
  1524. PPSMC_MSG_SetUvdSoftMin,
  1525. cz_get_uvd_level(adev,
  1526. pi->uvd_dpm.soft_min_clk,
  1527. PPSMC_MSG_SetUvdSoftMin));
  1528. if (ret)
  1529. return ret;
  1530. ret = cz_send_msg_to_smc_with_parameter(adev,
  1531. PPSMC_MSG_SetUvdSoftMax,
  1532. cz_get_uvd_level(adev,
  1533. pi->uvd_dpm.soft_max_clk,
  1534. PPSMC_MSG_SetUvdSoftMax));
  1535. if (ret)
  1536. return ret;
  1537. DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
  1538. pi->uvd_dpm.soft_min_clk,
  1539. pi->uvd_dpm.soft_max_clk);
  1540. return 0;
  1541. }
  1542. static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
  1543. {
  1544. struct cz_power_info *pi = cz_get_pi(adev);
  1545. int ret = 0;
  1546. if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
  1547. pi->vce_dpm.soft_min_clk =
  1548. pi->vce_dpm.soft_max_clk;
  1549. ret = cz_send_msg_to_smc_with_parameter(adev,
  1550. PPSMC_MSG_SetEclkSoftMin,
  1551. cz_get_eclk_level(adev,
  1552. pi->vce_dpm.soft_min_clk,
  1553. PPSMC_MSG_SetEclkSoftMin));
  1554. if (ret)
  1555. return ret;
  1556. }
  1557. return ret;
  1558. }
  1559. static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
  1560. {
  1561. struct cz_power_info *pi = cz_get_pi(adev);
  1562. int ret = 0;
  1563. if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
  1564. pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
  1565. ret = cz_send_msg_to_smc_with_parameter(adev,
  1566. PPSMC_MSG_SetEclkSoftMax,
  1567. cz_get_uvd_level(adev,
  1568. pi->vce_dpm.soft_max_clk,
  1569. PPSMC_MSG_SetEclkSoftMax));
  1570. if (ret)
  1571. return ret;
  1572. }
  1573. return ret;
  1574. }
  1575. static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
  1576. {
  1577. struct cz_power_info *pi = cz_get_pi(adev);
  1578. if (!pi->max_vce_level) {
  1579. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  1580. pi->max_vce_level = cz_get_argument(adev) + 1;
  1581. }
  1582. if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1583. DRM_ERROR("Invalid max vce level!\n");
  1584. return -EINVAL;
  1585. }
  1586. return pi->max_vce_level;
  1587. }
  1588. static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
  1589. {
  1590. struct cz_power_info *pi = cz_get_pi(adev);
  1591. struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
  1592. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1593. uint32_t level = 0;
  1594. int ret = 0;
  1595. pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
  1596. level = cz_dpm_get_max_vce_level(adev) - 1;
  1597. if (level < dep_table->count)
  1598. pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
  1599. else
  1600. pi->vce_dpm.soft_max_clk =
  1601. dep_table->entries[dep_table->count - 1].ecclk;
  1602. /* get min/max sclk soft value
  1603. * notify SMU to execute */
  1604. ret = cz_send_msg_to_smc_with_parameter(adev,
  1605. PPSMC_MSG_SetEclkSoftMin,
  1606. cz_get_eclk_level(adev,
  1607. pi->vce_dpm.soft_min_clk,
  1608. PPSMC_MSG_SetEclkSoftMin));
  1609. if (ret)
  1610. return ret;
  1611. ret = cz_send_msg_to_smc_with_parameter(adev,
  1612. PPSMC_MSG_SetEclkSoftMax,
  1613. cz_get_eclk_level(adev,
  1614. pi->vce_dpm.soft_max_clk,
  1615. PPSMC_MSG_SetEclkSoftMax));
  1616. if (ret)
  1617. return ret;
  1618. DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
  1619. pi->vce_dpm.soft_min_clk,
  1620. pi->vce_dpm.soft_max_clk);
  1621. return 0;
  1622. }
  1623. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1624. enum amdgpu_dpm_forced_level level)
  1625. {
  1626. int ret = 0;
  1627. switch (level) {
  1628. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1629. /* sclk */
  1630. ret = cz_dpm_unforce_dpm_levels(adev);
  1631. if (ret)
  1632. return ret;
  1633. ret = cz_dpm_force_highest(adev);
  1634. if (ret)
  1635. return ret;
  1636. /* uvd */
  1637. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1638. if (ret)
  1639. return ret;
  1640. ret = cz_dpm_uvd_force_highest(adev);
  1641. if (ret)
  1642. return ret;
  1643. /* vce */
  1644. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1645. if (ret)
  1646. return ret;
  1647. ret = cz_dpm_vce_force_highest(adev);
  1648. if (ret)
  1649. return ret;
  1650. break;
  1651. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1652. /* sclk */
  1653. ret = cz_dpm_unforce_dpm_levels(adev);
  1654. if (ret)
  1655. return ret;
  1656. ret = cz_dpm_force_lowest(adev);
  1657. if (ret)
  1658. return ret;
  1659. /* uvd */
  1660. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1661. if (ret)
  1662. return ret;
  1663. ret = cz_dpm_uvd_force_lowest(adev);
  1664. if (ret)
  1665. return ret;
  1666. /* vce */
  1667. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1668. if (ret)
  1669. return ret;
  1670. ret = cz_dpm_vce_force_lowest(adev);
  1671. if (ret)
  1672. return ret;
  1673. break;
  1674. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1675. /* sclk */
  1676. ret = cz_dpm_unforce_dpm_levels(adev);
  1677. if (ret)
  1678. return ret;
  1679. /* uvd */
  1680. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1681. if (ret)
  1682. return ret;
  1683. /* vce */
  1684. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1685. if (ret)
  1686. return ret;
  1687. break;
  1688. default:
  1689. break;
  1690. }
  1691. adev->pm.dpm.forced_level = level;
  1692. return ret;
  1693. }
  1694. /* fix me, display configuration change lists here
  1695. * mostly dal related*/
  1696. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1697. {
  1698. }
  1699. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1700. {
  1701. struct cz_power_info *pi = cz_get_pi(adev);
  1702. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1703. if (low)
  1704. return requested_state->levels[0].sclk;
  1705. else
  1706. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1707. }
  1708. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1709. {
  1710. struct cz_power_info *pi = cz_get_pi(adev);
  1711. return pi->sys_info.bootup_uma_clk;
  1712. }
  1713. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1714. {
  1715. struct cz_power_info *pi = cz_get_pi(adev);
  1716. int ret = 0;
  1717. if (enable && pi->caps_uvd_dpm ) {
  1718. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1719. DRM_DEBUG("UVD DPM Enabled.\n");
  1720. ret = cz_send_msg_to_smc_with_parameter(adev,
  1721. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1722. } else {
  1723. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1724. DRM_DEBUG("UVD DPM Stopped\n");
  1725. ret = cz_send_msg_to_smc_with_parameter(adev,
  1726. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1727. }
  1728. return ret;
  1729. }
  1730. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1731. {
  1732. return cz_enable_uvd_dpm(adev, !gate);
  1733. }
  1734. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1735. {
  1736. struct cz_power_info *pi = cz_get_pi(adev);
  1737. int ret;
  1738. if (pi->uvd_power_gated == gate)
  1739. return;
  1740. pi->uvd_power_gated = gate;
  1741. if (gate) {
  1742. if (pi->caps_uvd_pg) {
  1743. /* disable clockgating so we can properly shut down the block */
  1744. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1745. AMD_CG_STATE_UNGATE);
  1746. if (ret) {
  1747. DRM_ERROR("UVD DPM Power Gating failed to set clockgating state\n");
  1748. return;
  1749. }
  1750. /* shutdown the UVD block */
  1751. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1752. AMD_PG_STATE_GATE);
  1753. if (ret) {
  1754. DRM_ERROR("UVD DPM Power Gating failed to set powergating state\n");
  1755. return;
  1756. }
  1757. }
  1758. cz_update_uvd_dpm(adev, gate);
  1759. if (pi->caps_uvd_pg) {
  1760. /* power off the UVD block */
  1761. ret = cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1762. if (ret) {
  1763. DRM_ERROR("UVD DPM Power Gating failed to send SMU PowerOFF message\n");
  1764. return;
  1765. }
  1766. }
  1767. } else {
  1768. if (pi->caps_uvd_pg) {
  1769. /* power on the UVD block */
  1770. if (pi->uvd_dynamic_pg)
  1771. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1772. else
  1773. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1774. if (ret) {
  1775. DRM_ERROR("UVD DPM Power Gating Failed to send SMU PowerON message\n");
  1776. return;
  1777. }
  1778. /* re-init the UVD block */
  1779. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1780. AMD_PG_STATE_UNGATE);
  1781. if (ret) {
  1782. DRM_ERROR("UVD DPM Power Gating Failed to set powergating state\n");
  1783. return;
  1784. }
  1785. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1786. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1787. AMD_CG_STATE_GATE);
  1788. if (ret) {
  1789. DRM_ERROR("UVD DPM Power Gating Failed to set clockgating state\n");
  1790. return;
  1791. }
  1792. }
  1793. cz_update_uvd_dpm(adev, gate);
  1794. }
  1795. }
  1796. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1797. {
  1798. struct cz_power_info *pi = cz_get_pi(adev);
  1799. int ret = 0;
  1800. if (enable && pi->caps_vce_dpm) {
  1801. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1802. DRM_DEBUG("VCE DPM Enabled.\n");
  1803. ret = cz_send_msg_to_smc_with_parameter(adev,
  1804. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1805. } else {
  1806. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1807. DRM_DEBUG("VCE DPM Stopped\n");
  1808. ret = cz_send_msg_to_smc_with_parameter(adev,
  1809. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1810. }
  1811. return ret;
  1812. }
  1813. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1814. {
  1815. struct cz_power_info *pi = cz_get_pi(adev);
  1816. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1817. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1818. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1819. if (pi->caps_stable_power_state) {
  1820. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1821. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1822. /* leave it as set by user */
  1823. /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
  1824. }
  1825. cz_send_msg_to_smc_with_parameter(adev,
  1826. PPSMC_MSG_SetEclkHardMin,
  1827. cz_get_eclk_level(adev,
  1828. pi->vce_dpm.hard_min_clk,
  1829. PPSMC_MSG_SetEclkHardMin));
  1830. return 0;
  1831. }
  1832. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1833. {
  1834. struct cz_power_info *pi = cz_get_pi(adev);
  1835. if (pi->caps_vce_pg) {
  1836. if (pi->vce_power_gated != gate) {
  1837. if (gate) {
  1838. /* disable clockgating so we can properly shut down the block */
  1839. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1840. AMD_CG_STATE_UNGATE);
  1841. /* shutdown the VCE block */
  1842. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1843. AMD_PG_STATE_GATE);
  1844. cz_enable_vce_dpm(adev, false);
  1845. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
  1846. pi->vce_power_gated = true;
  1847. } else {
  1848. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1849. pi->vce_power_gated = false;
  1850. /* re-init the VCE block */
  1851. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1852. AMD_PG_STATE_UNGATE);
  1853. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1854. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1855. AMD_CG_STATE_GATE);
  1856. cz_update_vce_dpm(adev);
  1857. cz_enable_vce_dpm(adev, true);
  1858. }
  1859. } else {
  1860. if (! pi->vce_power_gated) {
  1861. cz_update_vce_dpm(adev);
  1862. }
  1863. }
  1864. } else { /*pi->caps_vce_pg*/
  1865. pi->vce_power_gated = gate;
  1866. cz_update_vce_dpm(adev);
  1867. cz_enable_vce_dpm(adev, !gate);
  1868. }
  1869. }
  1870. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1871. .name = "cz_dpm",
  1872. .early_init = cz_dpm_early_init,
  1873. .late_init = cz_dpm_late_init,
  1874. .sw_init = cz_dpm_sw_init,
  1875. .sw_fini = cz_dpm_sw_fini,
  1876. .hw_init = cz_dpm_hw_init,
  1877. .hw_fini = cz_dpm_hw_fini,
  1878. .suspend = cz_dpm_suspend,
  1879. .resume = cz_dpm_resume,
  1880. .is_idle = NULL,
  1881. .wait_for_idle = NULL,
  1882. .soft_reset = NULL,
  1883. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1884. .set_powergating_state = cz_dpm_set_powergating_state,
  1885. };
  1886. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1887. .get_temperature = cz_dpm_get_temperature,
  1888. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1889. .set_power_state = cz_dpm_set_power_state,
  1890. .post_set_power_state = cz_dpm_post_set_power_state,
  1891. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1892. .get_sclk = cz_dpm_get_sclk,
  1893. .get_mclk = cz_dpm_get_mclk,
  1894. .print_power_state = cz_dpm_print_power_state,
  1895. .debugfs_print_current_performance_level =
  1896. cz_dpm_debugfs_print_current_performance_level,
  1897. .force_performance_level = cz_dpm_force_dpm_level,
  1898. .vblank_too_short = NULL,
  1899. .powergate_uvd = cz_dpm_powergate_uvd,
  1900. .powergate_vce = cz_dpm_powergate_vce,
  1901. };
  1902. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1903. {
  1904. if (NULL == adev->pm.funcs)
  1905. adev->pm.funcs = &cz_dpm_funcs;
  1906. }