cikd.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  27. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  28. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  29. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  30. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  31. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  32. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  33. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  34. #define CP_ME_TABLE_SIZE 96
  35. /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
  36. #define CRTC0_REGISTER_OFFSET (0x1b7c - 0x1b7c)
  37. #define CRTC1_REGISTER_OFFSET (0x1e7c - 0x1b7c)
  38. #define CRTC2_REGISTER_OFFSET (0x417c - 0x1b7c)
  39. #define CRTC3_REGISTER_OFFSET (0x447c - 0x1b7c)
  40. #define CRTC4_REGISTER_OFFSET (0x477c - 0x1b7c)
  41. #define CRTC5_REGISTER_OFFSET (0x4a7c - 0x1b7c)
  42. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  43. #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
  44. #define AMDGPU_NUM_OF_VMIDS 8
  45. #define PIPEID(x) ((x) << 0)
  46. #define MEID(x) ((x) << 2)
  47. #define VMID(x) ((x) << 4)
  48. #define QUEUEID(x) ((x) << 8)
  49. #define mmCC_DRM_ID_STRAPS 0x1559
  50. #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000
  51. #define mmCHUB_CONTROL 0x619
  52. #define BYPASS_VM (1 << 0)
  53. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  54. #define mmGRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02
  55. #define LUT_10BIT_BYPASS_EN (1 << 8)
  56. # define CURSOR_MONO 0
  57. # define CURSOR_24_1 1
  58. # define CURSOR_24_8_PRE_MULT 2
  59. # define CURSOR_24_8_UNPRE_MULT 3
  60. # define CURSOR_URGENT_ALWAYS 0
  61. # define CURSOR_URGENT_1_8 1
  62. # define CURSOR_URGENT_1_4 2
  63. # define CURSOR_URGENT_3_8 3
  64. # define CURSOR_URGENT_1_2 4
  65. # define GRPH_DEPTH_8BPP 0
  66. # define GRPH_DEPTH_16BPP 1
  67. # define GRPH_DEPTH_32BPP 2
  68. /* 8 BPP */
  69. # define GRPH_FORMAT_INDEXED 0
  70. /* 16 BPP */
  71. # define GRPH_FORMAT_ARGB1555 0
  72. # define GRPH_FORMAT_ARGB565 1
  73. # define GRPH_FORMAT_ARGB4444 2
  74. # define GRPH_FORMAT_AI88 3
  75. # define GRPH_FORMAT_MONO16 4
  76. # define GRPH_FORMAT_BGRA5551 5
  77. /* 32 BPP */
  78. # define GRPH_FORMAT_ARGB8888 0
  79. # define GRPH_FORMAT_ARGB2101010 1
  80. # define GRPH_FORMAT_32BPP_DIG 2
  81. # define GRPH_FORMAT_8B_ARGB2101010 3
  82. # define GRPH_FORMAT_BGRA1010102 4
  83. # define GRPH_FORMAT_8B_BGRA1010102 5
  84. # define GRPH_FORMAT_RGB111110 6
  85. # define GRPH_FORMAT_BGR101111 7
  86. # define ADDR_SURF_MACRO_TILE_ASPECT_1 0
  87. # define ADDR_SURF_MACRO_TILE_ASPECT_2 1
  88. # define ADDR_SURF_MACRO_TILE_ASPECT_4 2
  89. # define ADDR_SURF_MACRO_TILE_ASPECT_8 3
  90. # define GRPH_ARRAY_LINEAR_GENERAL 0
  91. # define GRPH_ARRAY_LINEAR_ALIGNED 1
  92. # define GRPH_ARRAY_1D_TILED_THIN1 2
  93. # define GRPH_ARRAY_2D_TILED_THIN1 4
  94. # define DISPLAY_MICRO_TILING 0
  95. # define THIN_MICRO_TILING 1
  96. # define DEPTH_MICRO_TILING 2
  97. # define ROTATED_MICRO_TILING 4
  98. # define GRPH_ENDIAN_NONE 0
  99. # define GRPH_ENDIAN_8IN16 1
  100. # define GRPH_ENDIAN_8IN32 2
  101. # define GRPH_ENDIAN_8IN64 3
  102. # define GRPH_RED_SEL_R 0
  103. # define GRPH_RED_SEL_G 1
  104. # define GRPH_RED_SEL_B 2
  105. # define GRPH_RED_SEL_A 3
  106. # define GRPH_GREEN_SEL_G 0
  107. # define GRPH_GREEN_SEL_B 1
  108. # define GRPH_GREEN_SEL_A 2
  109. # define GRPH_GREEN_SEL_R 3
  110. # define GRPH_BLUE_SEL_B 0
  111. # define GRPH_BLUE_SEL_A 1
  112. # define GRPH_BLUE_SEL_R 2
  113. # define GRPH_BLUE_SEL_G 3
  114. # define GRPH_ALPHA_SEL_A 0
  115. # define GRPH_ALPHA_SEL_R 1
  116. # define GRPH_ALPHA_SEL_G 2
  117. # define GRPH_ALPHA_SEL_B 3
  118. # define INPUT_GAMMA_USE_LUT 0
  119. # define INPUT_GAMMA_BYPASS 1
  120. # define INPUT_GAMMA_SRGB_24 2
  121. # define INPUT_GAMMA_XVYCC_222 3
  122. # define INPUT_CSC_BYPASS 0
  123. # define INPUT_CSC_PROG_COEFF 1
  124. # define INPUT_CSC_PROG_SHARED_MATRIXA 2
  125. # define OUTPUT_CSC_BYPASS 0
  126. # define OUTPUT_CSC_TV_RGB 1
  127. # define OUTPUT_CSC_YCBCR_601 2
  128. # define OUTPUT_CSC_YCBCR_709 3
  129. # define OUTPUT_CSC_PROG_COEFF 4
  130. # define OUTPUT_CSC_PROG_SHARED_MATRIXB 5
  131. # define DEGAMMA_BYPASS 0
  132. # define DEGAMMA_SRGB_24 1
  133. # define DEGAMMA_XVYCC_222 2
  134. # define GAMUT_REMAP_BYPASS 0
  135. # define GAMUT_REMAP_PROG_COEFF 1
  136. # define GAMUT_REMAP_PROG_SHARED_MATRIXA 2
  137. # define GAMUT_REMAP_PROG_SHARED_MATRIXB 3
  138. # define REGAMMA_BYPASS 0
  139. # define REGAMMA_SRGB_24 1
  140. # define REGAMMA_XVYCC_222 2
  141. # define REGAMMA_PROG_A 3
  142. # define REGAMMA_PROG_B 4
  143. # define FMT_CLAMP_6BPC 0
  144. # define FMT_CLAMP_8BPC 1
  145. # define FMT_CLAMP_10BPC 2
  146. # define HDMI_24BIT_DEEP_COLOR 0
  147. # define HDMI_30BIT_DEEP_COLOR 1
  148. # define HDMI_36BIT_DEEP_COLOR 2
  149. # define HDMI_ACR_HW 0
  150. # define HDMI_ACR_32 1
  151. # define HDMI_ACR_44 2
  152. # define HDMI_ACR_48 3
  153. # define HDMI_ACR_X1 1
  154. # define HDMI_ACR_X2 2
  155. # define HDMI_ACR_X4 4
  156. # define AFMT_AVI_INFO_Y_RGB 0
  157. # define AFMT_AVI_INFO_Y_YCBCR422 1
  158. # define AFMT_AVI_INFO_Y_YCBCR444 2
  159. #define NO_AUTO 0
  160. #define ES_AUTO 1
  161. #define GS_AUTO 2
  162. #define ES_AND_GS_AUTO 3
  163. # define ARRAY_MODE(x) ((x) << 2)
  164. # define PIPE_CONFIG(x) ((x) << 6)
  165. # define TILE_SPLIT(x) ((x) << 11)
  166. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  167. # define SAMPLE_SPLIT(x) ((x) << 25)
  168. # define BANK_WIDTH(x) ((x) << 0)
  169. # define BANK_HEIGHT(x) ((x) << 2)
  170. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  171. # define NUM_BANKS(x) ((x) << 6)
  172. #define MSG_ENTER_RLC_SAFE_MODE 1
  173. #define MSG_EXIT_RLC_SAFE_MODE 0
  174. /*
  175. * PM4
  176. */
  177. #define PACKET_TYPE0 0
  178. #define PACKET_TYPE1 1
  179. #define PACKET_TYPE2 2
  180. #define PACKET_TYPE3 3
  181. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  182. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  183. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  184. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  185. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  186. ((reg) & 0xFFFF) | \
  187. ((n) & 0x3FFF) << 16)
  188. #define CP_PACKET2 0x80000000
  189. #define PACKET2_PAD_SHIFT 0
  190. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  191. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  192. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  193. (((op) & 0xFF) << 8) | \
  194. ((n) & 0x3FFF) << 16)
  195. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  196. /* Packet 3 types */
  197. #define PACKET3_NOP 0x10
  198. #define PACKET3_SET_BASE 0x11
  199. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  200. #define CE_PARTITION_BASE 3
  201. #define PACKET3_CLEAR_STATE 0x12
  202. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  203. #define PACKET3_DISPATCH_DIRECT 0x15
  204. #define PACKET3_DISPATCH_INDIRECT 0x16
  205. #define PACKET3_ATOMIC_GDS 0x1D
  206. #define PACKET3_ATOMIC_MEM 0x1E
  207. #define PACKET3_OCCLUSION_QUERY 0x1F
  208. #define PACKET3_SET_PREDICATION 0x20
  209. #define PACKET3_REG_RMW 0x21
  210. #define PACKET3_COND_EXEC 0x22
  211. #define PACKET3_PRED_EXEC 0x23
  212. #define PACKET3_DRAW_INDIRECT 0x24
  213. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  214. #define PACKET3_INDEX_BASE 0x26
  215. #define PACKET3_DRAW_INDEX_2 0x27
  216. #define PACKET3_CONTEXT_CONTROL 0x28
  217. #define PACKET3_INDEX_TYPE 0x2A
  218. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  219. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  220. #define PACKET3_NUM_INSTANCES 0x2F
  221. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  222. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  223. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  224. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  225. #define PACKET3_DRAW_PREAMBLE 0x36
  226. #define PACKET3_WRITE_DATA 0x37
  227. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  228. /* 0 - register
  229. * 1 - memory (sync - via GRBM)
  230. * 2 - gl2
  231. * 3 - gds
  232. * 4 - reserved
  233. * 5 - memory (async - direct)
  234. */
  235. #define WR_ONE_ADDR (1 << 16)
  236. #define WR_CONFIRM (1 << 20)
  237. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  238. /* 0 - LRU
  239. * 1 - Stream
  240. */
  241. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  242. /* 0 - me
  243. * 1 - pfp
  244. * 2 - ce
  245. */
  246. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  247. #define PACKET3_MEM_SEMAPHORE 0x39
  248. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  249. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  250. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  251. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  252. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  253. #define PACKET3_COPY_DW 0x3B
  254. #define PACKET3_WAIT_REG_MEM 0x3C
  255. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  256. /* 0 - always
  257. * 1 - <
  258. * 2 - <=
  259. * 3 - ==
  260. * 4 - !=
  261. * 5 - >=
  262. * 6 - >
  263. */
  264. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  265. /* 0 - reg
  266. * 1 - mem
  267. */
  268. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  269. /* 0 - wait_reg_mem
  270. * 1 - wr_wait_wr_reg
  271. */
  272. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  273. /* 0 - me
  274. * 1 - pfp
  275. */
  276. #define PACKET3_INDIRECT_BUFFER 0x3F
  277. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  278. #define INDIRECT_BUFFER_VALID (1 << 23)
  279. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  280. /* 0 - LRU
  281. * 1 - Stream
  282. * 2 - Bypass
  283. */
  284. #define PACKET3_COPY_DATA 0x40
  285. #define PACKET3_PFP_SYNC_ME 0x42
  286. #define PACKET3_SURFACE_SYNC 0x43
  287. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  288. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  289. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  290. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  291. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  292. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  293. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  294. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  295. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  296. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  297. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  298. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  299. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  300. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  301. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  302. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  303. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  304. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  305. # define PACKET3_CB_ACTION_ENA (1 << 25)
  306. # define PACKET3_DB_ACTION_ENA (1 << 26)
  307. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  308. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  309. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  310. #define PACKET3_COND_WRITE 0x45
  311. #define PACKET3_EVENT_WRITE 0x46
  312. #define EVENT_TYPE(x) ((x) << 0)
  313. #define EVENT_INDEX(x) ((x) << 8)
  314. /* 0 - any non-TS event
  315. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  316. * 2 - SAMPLE_PIPELINESTAT
  317. * 3 - SAMPLE_STREAMOUTSTAT*
  318. * 4 - *S_PARTIAL_FLUSH
  319. * 5 - EOP events
  320. * 6 - EOS events
  321. */
  322. #define PACKET3_EVENT_WRITE_EOP 0x47
  323. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  324. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  325. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  326. #define EOP_TCL1_ACTION_EN (1 << 16)
  327. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  328. #define EOP_TCL2_VOLATILE (1 << 24)
  329. #define EOP_CACHE_POLICY(x) ((x) << 25)
  330. /* 0 - LRU
  331. * 1 - Stream
  332. * 2 - Bypass
  333. */
  334. #define DATA_SEL(x) ((x) << 29)
  335. /* 0 - discard
  336. * 1 - send low 32bit data
  337. * 2 - send 64bit data
  338. * 3 - send 64bit GPU counter value
  339. * 4 - send 64bit sys counter value
  340. */
  341. #define INT_SEL(x) ((x) << 24)
  342. /* 0 - none
  343. * 1 - interrupt only (DATA_SEL = 0)
  344. * 2 - interrupt when data write is confirmed
  345. */
  346. #define DST_SEL(x) ((x) << 16)
  347. /* 0 - MC
  348. * 1 - TC/L2
  349. */
  350. #define PACKET3_EVENT_WRITE_EOS 0x48
  351. #define PACKET3_RELEASE_MEM 0x49
  352. #define PACKET3_PREAMBLE_CNTL 0x4A
  353. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  354. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  355. #define PACKET3_DMA_DATA 0x50
  356. /* 1. header
  357. * 2. CONTROL
  358. * 3. SRC_ADDR_LO or DATA [31:0]
  359. * 4. SRC_ADDR_HI [31:0]
  360. * 5. DST_ADDR_LO [31:0]
  361. * 6. DST_ADDR_HI [7:0]
  362. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  363. */
  364. /* CONTROL */
  365. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  366. /* 0 - ME
  367. * 1 - PFP
  368. */
  369. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  370. /* 0 - LRU
  371. * 1 - Stream
  372. * 2 - Bypass
  373. */
  374. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  375. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  376. /* 0 - DST_ADDR using DAS
  377. * 1 - GDS
  378. * 3 - DST_ADDR using L2
  379. */
  380. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  381. /* 0 - LRU
  382. * 1 - Stream
  383. * 2 - Bypass
  384. */
  385. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  386. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  387. /* 0 - SRC_ADDR using SAS
  388. * 1 - GDS
  389. * 2 - DATA
  390. * 3 - SRC_ADDR using L2
  391. */
  392. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  393. /* COMMAND */
  394. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  395. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  396. /* 0 - none
  397. * 1 - 8 in 16
  398. * 2 - 8 in 32
  399. * 3 - 8 in 64
  400. */
  401. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  402. /* 0 - none
  403. * 1 - 8 in 16
  404. * 2 - 8 in 32
  405. * 3 - 8 in 64
  406. */
  407. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  408. /* 0 - memory
  409. * 1 - register
  410. */
  411. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  412. /* 0 - memory
  413. * 1 - register
  414. */
  415. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  416. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  417. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  418. #define PACKET3_AQUIRE_MEM 0x58
  419. #define PACKET3_REWIND 0x59
  420. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  421. #define PACKET3_LOAD_SH_REG 0x5F
  422. #define PACKET3_LOAD_CONFIG_REG 0x60
  423. #define PACKET3_LOAD_CONTEXT_REG 0x61
  424. #define PACKET3_SET_CONFIG_REG 0x68
  425. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  426. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  427. #define PACKET3_SET_CONTEXT_REG 0x69
  428. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  429. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  430. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  431. #define PACKET3_SET_SH_REG 0x76
  432. #define PACKET3_SET_SH_REG_START 0x00002c00
  433. #define PACKET3_SET_SH_REG_END 0x00003000
  434. #define PACKET3_SET_SH_REG_OFFSET 0x77
  435. #define PACKET3_SET_QUEUE_REG 0x78
  436. #define PACKET3_SET_UCONFIG_REG 0x79
  437. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  438. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  439. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  440. #define PACKET3_SCRATCH_RAM_READ 0x7E
  441. #define PACKET3_LOAD_CONST_RAM 0x80
  442. #define PACKET3_WRITE_CONST_RAM 0x81
  443. #define PACKET3_DUMP_CONST_RAM 0x83
  444. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  445. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  446. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  447. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  448. #define PACKET3_SWITCH_BUFFER 0x8B
  449. /* SDMA - first instance at 0xd000, second at 0xd800 */
  450. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  451. #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */
  452. #define SDMA_MAX_INSTANCE 2
  453. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  454. (((sub_op) & 0xFF) << 8) | \
  455. (((op) & 0xFF) << 0))
  456. /* sDMA opcodes */
  457. #define SDMA_OPCODE_NOP 0
  458. # define SDMA_NOP_COUNT(x) (((x) & 0x3FFF) << 16)
  459. #define SDMA_OPCODE_COPY 1
  460. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  461. # define SDMA_COPY_SUB_OPCODE_TILED 1
  462. # define SDMA_COPY_SUB_OPCODE_SOA 3
  463. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  464. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  465. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  466. #define SDMA_OPCODE_WRITE 2
  467. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  468. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  469. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  470. #define SDMA_OPCODE_FENCE 5
  471. #define SDMA_OPCODE_TRAP 6
  472. #define SDMA_OPCODE_SEMAPHORE 7
  473. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  474. /* 0 - increment
  475. * 1 - write 1
  476. */
  477. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  478. /* 0 - wait
  479. * 1 - signal
  480. */
  481. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  482. /* mailbox */
  483. #define SDMA_OPCODE_POLL_REG_MEM 8
  484. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  485. /* 0 - wait_reg_mem
  486. * 1 - wr_wait_wr_reg
  487. */
  488. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  489. /* 0 - always
  490. * 1 - <
  491. * 2 - <=
  492. * 3 - ==
  493. * 4 - !=
  494. * 5 - >=
  495. * 6 - >
  496. */
  497. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  498. /* 0 = register
  499. * 1 = memory
  500. */
  501. #define SDMA_OPCODE_COND_EXEC 9
  502. #define SDMA_OPCODE_CONSTANT_FILL 11
  503. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  504. /* 0 = byte fill
  505. * 2 = DW fill
  506. */
  507. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  508. #define SDMA_OPCODE_TIMESTAMP 13
  509. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  510. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  511. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  512. #define SDMA_OPCODE_SRBM_WRITE 14
  513. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  514. /* byte mask */
  515. #define VCE_CMD_NO_OP 0x00000000
  516. #define VCE_CMD_END 0x00000001
  517. #define VCE_CMD_IB 0x00000002
  518. #define VCE_CMD_FENCE 0x00000003
  519. #define VCE_CMD_TRAP 0x00000004
  520. #define VCE_CMD_IB_AUTO 0x00000005
  521. #define VCE_CMD_SEMAPHORE 0x00000006
  522. /* if PTR32, these are the bases for scratch and lds */
  523. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  524. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  525. #define KFD_CIK_SDMA_QUEUE_OFFSET 0x200
  526. /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
  527. enum {
  528. MTYPE_CACHED = 0,
  529. MTYPE_NONCACHED = 3
  530. };
  531. /* mmPA_SC_RASTER_CONFIG mask */
  532. #define RB_MAP_PKR0(x) ((x) << 0)
  533. #define RB_MAP_PKR0_MASK (0x3 << 0)
  534. #define RB_MAP_PKR1(x) ((x) << 2)
  535. #define RB_MAP_PKR1_MASK (0x3 << 2)
  536. #define RB_XSEL2(x) ((x) << 4)
  537. #define RB_XSEL2_MASK (0x3 << 4)
  538. #define RB_XSEL (1 << 6)
  539. #define RB_YSEL (1 << 7)
  540. #define PKR_MAP(x) ((x) << 8)
  541. #define PKR_MAP_MASK (0x3 << 8)
  542. #define PKR_XSEL(x) ((x) << 10)
  543. #define PKR_XSEL_MASK (0x3 << 10)
  544. #define PKR_YSEL(x) ((x) << 12)
  545. #define PKR_YSEL_MASK (0x3 << 12)
  546. #define SC_MAP(x) ((x) << 16)
  547. #define SC_MAP_MASK (0x3 << 16)
  548. #define SC_XSEL(x) ((x) << 18)
  549. #define SC_XSEL_MASK (0x3 << 18)
  550. #define SC_YSEL(x) ((x) << 20)
  551. #define SC_YSEL_MASK (0x3 << 20)
  552. #define SE_MAP(x) ((x) << 24)
  553. #define SE_MAP_MASK (0x3 << 24)
  554. #define SE_XSEL(x) ((x) << 26)
  555. #define SE_XSEL_MASK (0x3 << 26)
  556. #define SE_YSEL(x) ((x) << 28)
  557. #define SE_YSEL_MASK (0x3 << 28)
  558. /* mmPA_SC_RASTER_CONFIG_1 mask */
  559. #define SE_PAIR_MAP(x) ((x) << 0)
  560. #define SE_PAIR_MAP_MASK (0x3 << 0)
  561. #define SE_PAIR_XSEL(x) ((x) << 2)
  562. #define SE_PAIR_XSEL_MASK (0x3 << 2)
  563. #define SE_PAIR_YSEL(x) ((x) << 4)
  564. #define SE_PAIR_YSEL_MASK (0x3 << 4)
  565. #endif