cik_sdma.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. static int cik_sdma_soft_reset(void *handle);
  50. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  53. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  55. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  57. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  59. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  60. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  61. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  62. {
  63. int i;
  64. for (i = 0; i < adev->sdma.num_instances; i++) {
  65. release_firmware(adev->sdma.instance[i].fw);
  66. adev->sdma.instance[i].fw = NULL;
  67. }
  68. }
  69. /*
  70. * sDMA - System DMA
  71. * Starting with CIK, the GPU has new asynchronous
  72. * DMA engines. These engines are used for compute
  73. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  74. * and each one supports 1 ring buffer used for gfx
  75. * and 2 queues used for compute.
  76. *
  77. * The programming model is very similar to the CP
  78. * (ring buffer, IBs, etc.), but sDMA has it's own
  79. * packet format that is different from the PM4 format
  80. * used by the CP. sDMA supports copying data, writing
  81. * embedded data, solid fills, and a number of other
  82. * things. It also has support for tiling/detiling of
  83. * buffers.
  84. */
  85. /**
  86. * cik_sdma_init_microcode - load ucode images from disk
  87. *
  88. * @adev: amdgpu_device pointer
  89. *
  90. * Use the firmware interface to load the ucode images into
  91. * the driver (not loaded into hw).
  92. * Returns 0 on success, error on failure.
  93. */
  94. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  95. {
  96. const char *chip_name;
  97. char fw_name[30];
  98. int err = 0, i;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_BONAIRE:
  102. chip_name = "bonaire";
  103. break;
  104. case CHIP_HAWAII:
  105. chip_name = "hawaii";
  106. break;
  107. case CHIP_KAVERI:
  108. chip_name = "kaveri";
  109. break;
  110. case CHIP_KABINI:
  111. chip_name = "kabini";
  112. break;
  113. case CHIP_MULLINS:
  114. chip_name = "mullins";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < adev->sdma.num_instances; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  127. }
  128. out:
  129. if (err) {
  130. printk(KERN_ERR
  131. "cik_sdma: Failed to load firmware \"%s\"\n",
  132. fw_name);
  133. for (i = 0; i < adev->sdma.num_instances; i++) {
  134. release_firmware(adev->sdma.instance[i].fw);
  135. adev->sdma.instance[i].fw = NULL;
  136. }
  137. }
  138. return err;
  139. }
  140. /**
  141. * cik_sdma_ring_get_rptr - get the current read pointer
  142. *
  143. * @ring: amdgpu ring pointer
  144. *
  145. * Get the current rptr from the hardware (CIK+).
  146. */
  147. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  148. {
  149. u32 rptr;
  150. rptr = ring->adev->wb.wb[ring->rptr_offs];
  151. return (rptr & 0x3fffc) >> 2;
  152. }
  153. /**
  154. * cik_sdma_ring_get_wptr - get the current write pointer
  155. *
  156. * @ring: amdgpu ring pointer
  157. *
  158. * Get the current wptr from the hardware (CIK+).
  159. */
  160. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  161. {
  162. struct amdgpu_device *adev = ring->adev;
  163. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  164. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  165. }
  166. /**
  167. * cik_sdma_ring_set_wptr - commit the write pointer
  168. *
  169. * @ring: amdgpu ring pointer
  170. *
  171. * Write the wptr back to the hardware (CIK+).
  172. */
  173. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  174. {
  175. struct amdgpu_device *adev = ring->adev;
  176. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  177. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  178. }
  179. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  180. {
  181. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  182. int i;
  183. for (i = 0; i < count; i++)
  184. if (sdma && sdma->burst_nop && (i == 0))
  185. amdgpu_ring_write(ring, ring->nop |
  186. SDMA_NOP_COUNT(count - 1));
  187. else
  188. amdgpu_ring_write(ring, ring->nop);
  189. }
  190. /**
  191. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  192. *
  193. * @ring: amdgpu ring pointer
  194. * @ib: IB object to schedule
  195. *
  196. * Schedule an IB in the DMA ring (CIK).
  197. */
  198. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  199. struct amdgpu_ib *ib,
  200. unsigned vm_id, bool ctx_switch)
  201. {
  202. u32 extra_bits = vm_id & 0xf;
  203. /* IB packet must end on a 8 DW boundary */
  204. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  205. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  206. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  207. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  208. amdgpu_ring_write(ring, ib->length_dw);
  209. }
  210. /**
  211. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  212. *
  213. * @ring: amdgpu ring pointer
  214. *
  215. * Emit an hdp flush packet on the requested DMA ring.
  216. */
  217. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  218. {
  219. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  220. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  221. u32 ref_and_mask;
  222. if (ring == &ring->adev->sdma.instance[0].ring)
  223. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  224. else
  225. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  226. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  228. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  229. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  230. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  231. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  232. }
  233. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  234. {
  235. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  236. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  237. amdgpu_ring_write(ring, 1);
  238. }
  239. /**
  240. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  241. *
  242. * @ring: amdgpu ring pointer
  243. * @fence: amdgpu fence object
  244. *
  245. * Add a DMA fence packet to the ring to write
  246. * the fence seq number and DMA trap packet to generate
  247. * an interrupt if needed (CIK).
  248. */
  249. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  250. unsigned flags)
  251. {
  252. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  253. /* write the fence */
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, lower_32_bits(seq));
  258. /* optionally write high bits as well */
  259. if (write64bit) {
  260. addr += 4;
  261. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  262. amdgpu_ring_write(ring, lower_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(addr));
  264. amdgpu_ring_write(ring, upper_32_bits(seq));
  265. }
  266. /* generate an interrupt */
  267. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  268. }
  269. /**
  270. * cik_sdma_gfx_stop - stop the gfx async dma engines
  271. *
  272. * @adev: amdgpu_device pointer
  273. *
  274. * Stop the gfx async dma ring buffers (CIK).
  275. */
  276. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  277. {
  278. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  279. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  280. u32 rb_cntl;
  281. int i;
  282. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  283. (adev->mman.buffer_funcs_ring == sdma1))
  284. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  285. for (i = 0; i < adev->sdma.num_instances; i++) {
  286. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  287. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  288. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  289. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  290. }
  291. sdma0->ready = false;
  292. sdma1->ready = false;
  293. }
  294. /**
  295. * cik_sdma_rlc_stop - stop the compute async dma engines
  296. *
  297. * @adev: amdgpu_device pointer
  298. *
  299. * Stop the compute async dma queues (CIK).
  300. */
  301. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  302. {
  303. /* XXX todo */
  304. }
  305. /**
  306. * cik_sdma_enable - stop the async dma engines
  307. *
  308. * @adev: amdgpu_device pointer
  309. * @enable: enable/disable the DMA MEs.
  310. *
  311. * Halt or unhalt the async dma engines (CIK).
  312. */
  313. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  314. {
  315. u32 me_cntl;
  316. int i;
  317. if (!enable) {
  318. cik_sdma_gfx_stop(adev);
  319. cik_sdma_rlc_stop(adev);
  320. }
  321. for (i = 0; i < adev->sdma.num_instances; i++) {
  322. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  323. if (enable)
  324. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  325. else
  326. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  327. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  328. }
  329. }
  330. /**
  331. * cik_sdma_gfx_resume - setup and start the async dma engines
  332. *
  333. * @adev: amdgpu_device pointer
  334. *
  335. * Set up the gfx DMA ring buffers and enable them (CIK).
  336. * Returns 0 for success, error for failure.
  337. */
  338. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  339. {
  340. struct amdgpu_ring *ring;
  341. u32 rb_cntl, ib_cntl;
  342. u32 rb_bufsz;
  343. u32 wb_offset;
  344. int i, j, r;
  345. for (i = 0; i < adev->sdma.num_instances; i++) {
  346. ring = &adev->sdma.instance[i].ring;
  347. wb_offset = (ring->rptr_offs * 4);
  348. mutex_lock(&adev->srbm_mutex);
  349. for (j = 0; j < 16; j++) {
  350. cik_srbm_select(adev, 0, 0, 0, j);
  351. /* SDMA GFX */
  352. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  353. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  354. /* XXX SDMA RLC - todo */
  355. }
  356. cik_srbm_select(adev, 0, 0, 0, 0);
  357. mutex_unlock(&adev->srbm_mutex);
  358. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  359. adev->gfx.config.gb_addr_config & 0x70);
  360. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  361. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  362. /* Set ring buffer size in dwords */
  363. rb_bufsz = order_base_2(ring->ring_size / 4);
  364. rb_cntl = rb_bufsz << 1;
  365. #ifdef __BIG_ENDIAN
  366. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  367. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  368. #endif
  369. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  370. /* Initialize the ring buffer's read and write pointers */
  371. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  372. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  373. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  374. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  375. /* set the wb address whether it's enabled or not */
  376. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  377. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  378. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  379. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  380. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  381. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  382. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  383. ring->wptr = 0;
  384. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  385. /* enable DMA RB */
  386. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  387. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  388. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  389. #ifdef __BIG_ENDIAN
  390. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  391. #endif
  392. /* enable DMA IBs */
  393. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  394. ring->ready = true;
  395. }
  396. cik_sdma_enable(adev, true);
  397. for (i = 0; i < adev->sdma.num_instances; i++) {
  398. ring = &adev->sdma.instance[i].ring;
  399. r = amdgpu_ring_test_ring(ring);
  400. if (r) {
  401. ring->ready = false;
  402. return r;
  403. }
  404. if (adev->mman.buffer_funcs_ring == ring)
  405. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  406. }
  407. return 0;
  408. }
  409. /**
  410. * cik_sdma_rlc_resume - setup and start the async dma engines
  411. *
  412. * @adev: amdgpu_device pointer
  413. *
  414. * Set up the compute DMA queues and enable them (CIK).
  415. * Returns 0 for success, error for failure.
  416. */
  417. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  418. {
  419. /* XXX todo */
  420. return 0;
  421. }
  422. /**
  423. * cik_sdma_load_microcode - load the sDMA ME ucode
  424. *
  425. * @adev: amdgpu_device pointer
  426. *
  427. * Loads the sDMA0/1 ucode.
  428. * Returns 0 for success, -EINVAL if the ucode is not available.
  429. */
  430. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  431. {
  432. const struct sdma_firmware_header_v1_0 *hdr;
  433. const __le32 *fw_data;
  434. u32 fw_size;
  435. int i, j;
  436. /* halt the MEs */
  437. cik_sdma_enable(adev, false);
  438. for (i = 0; i < adev->sdma.num_instances; i++) {
  439. if (!adev->sdma.instance[i].fw)
  440. return -EINVAL;
  441. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  442. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  443. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  444. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  445. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  446. if (adev->sdma.instance[i].feature_version >= 20)
  447. adev->sdma.instance[i].burst_nop = true;
  448. fw_data = (const __le32 *)
  449. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  450. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  451. for (j = 0; j < fw_size; j++)
  452. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  453. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  454. }
  455. return 0;
  456. }
  457. /**
  458. * cik_sdma_start - setup and start the async dma engines
  459. *
  460. * @adev: amdgpu_device pointer
  461. *
  462. * Set up the DMA engines and enable them (CIK).
  463. * Returns 0 for success, error for failure.
  464. */
  465. static int cik_sdma_start(struct amdgpu_device *adev)
  466. {
  467. int r;
  468. r = cik_sdma_load_microcode(adev);
  469. if (r)
  470. return r;
  471. /* halt the engine before programing */
  472. cik_sdma_enable(adev, false);
  473. /* start the gfx rings and rlc compute queues */
  474. r = cik_sdma_gfx_resume(adev);
  475. if (r)
  476. return r;
  477. r = cik_sdma_rlc_resume(adev);
  478. if (r)
  479. return r;
  480. return 0;
  481. }
  482. /**
  483. * cik_sdma_ring_test_ring - simple async dma engine test
  484. *
  485. * @ring: amdgpu_ring structure holding ring information
  486. *
  487. * Test the DMA engine by writing using it to write an
  488. * value to memory. (CIK).
  489. * Returns 0 for success, error for failure.
  490. */
  491. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  492. {
  493. struct amdgpu_device *adev = ring->adev;
  494. unsigned i;
  495. unsigned index;
  496. int r;
  497. u32 tmp;
  498. u64 gpu_addr;
  499. r = amdgpu_wb_get(adev, &index);
  500. if (r) {
  501. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  502. return r;
  503. }
  504. gpu_addr = adev->wb.gpu_addr + (index * 4);
  505. tmp = 0xCAFEDEAD;
  506. adev->wb.wb[index] = cpu_to_le32(tmp);
  507. r = amdgpu_ring_alloc(ring, 5);
  508. if (r) {
  509. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  510. amdgpu_wb_free(adev, index);
  511. return r;
  512. }
  513. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  514. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  515. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  516. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  517. amdgpu_ring_write(ring, 0xDEADBEEF);
  518. amdgpu_ring_commit(ring);
  519. for (i = 0; i < adev->usec_timeout; i++) {
  520. tmp = le32_to_cpu(adev->wb.wb[index]);
  521. if (tmp == 0xDEADBEEF)
  522. break;
  523. DRM_UDELAY(1);
  524. }
  525. if (i < adev->usec_timeout) {
  526. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  527. } else {
  528. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  529. ring->idx, tmp);
  530. r = -EINVAL;
  531. }
  532. amdgpu_wb_free(adev, index);
  533. return r;
  534. }
  535. /**
  536. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  537. *
  538. * @ring: amdgpu_ring structure holding ring information
  539. *
  540. * Test a simple IB in the DMA ring (CIK).
  541. * Returns 0 on success, error on failure.
  542. */
  543. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  544. {
  545. struct amdgpu_device *adev = ring->adev;
  546. struct amdgpu_ib ib;
  547. struct fence *f = NULL;
  548. unsigned index;
  549. u32 tmp = 0;
  550. u64 gpu_addr;
  551. long r;
  552. r = amdgpu_wb_get(adev, &index);
  553. if (r) {
  554. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  555. return r;
  556. }
  557. gpu_addr = adev->wb.gpu_addr + (index * 4);
  558. tmp = 0xCAFEDEAD;
  559. adev->wb.wb[index] = cpu_to_le32(tmp);
  560. memset(&ib, 0, sizeof(ib));
  561. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  562. if (r) {
  563. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  564. goto err0;
  565. }
  566. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  567. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  568. ib.ptr[1] = lower_32_bits(gpu_addr);
  569. ib.ptr[2] = upper_32_bits(gpu_addr);
  570. ib.ptr[3] = 1;
  571. ib.ptr[4] = 0xDEADBEEF;
  572. ib.length_dw = 5;
  573. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  574. if (r)
  575. goto err1;
  576. r = fence_wait_timeout(f, false, timeout);
  577. if (r == 0) {
  578. DRM_ERROR("amdgpu: IB test timed out\n");
  579. r = -ETIMEDOUT;
  580. goto err1;
  581. } else if (r < 0) {
  582. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  583. goto err1;
  584. }
  585. tmp = le32_to_cpu(adev->wb.wb[index]);
  586. if (tmp == 0xDEADBEEF) {
  587. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  588. r = 0;
  589. } else {
  590. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  591. r = -EINVAL;
  592. }
  593. err1:
  594. amdgpu_ib_free(adev, &ib, NULL);
  595. fence_put(f);
  596. err0:
  597. amdgpu_wb_free(adev, index);
  598. return r;
  599. }
  600. /**
  601. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  602. *
  603. * @ib: indirect buffer to fill with commands
  604. * @pe: addr of the page entry
  605. * @src: src addr to copy from
  606. * @count: number of page entries to update
  607. *
  608. * Update PTEs by copying them from the GART using sDMA (CIK).
  609. */
  610. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  611. uint64_t pe, uint64_t src,
  612. unsigned count)
  613. {
  614. unsigned bytes = count * 8;
  615. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  616. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  617. ib->ptr[ib->length_dw++] = bytes;
  618. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  619. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  620. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  621. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  622. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  623. }
  624. /**
  625. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  626. *
  627. * @ib: indirect buffer to fill with commands
  628. * @pe: addr of the page entry
  629. * @value: dst addr to write into pe
  630. * @count: number of page entries to update
  631. * @incr: increase next addr by incr bytes
  632. *
  633. * Update PTEs by writing them manually using sDMA (CIK).
  634. */
  635. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  636. uint64_t value, unsigned count,
  637. uint32_t incr)
  638. {
  639. unsigned ndw = count * 2;
  640. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  641. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  642. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  643. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  644. ib->ptr[ib->length_dw++] = ndw;
  645. for (; ndw > 0; ndw -= 2) {
  646. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  647. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  648. value += incr;
  649. }
  650. }
  651. /**
  652. * cik_sdma_vm_set_pages - update the page tables using sDMA
  653. *
  654. * @ib: indirect buffer to fill with commands
  655. * @pe: addr of the page entry
  656. * @addr: dst addr to write into pe
  657. * @count: number of page entries to update
  658. * @incr: increase next addr by incr bytes
  659. * @flags: access flags
  660. *
  661. * Update the page tables using sDMA (CIK).
  662. */
  663. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  664. uint64_t addr, unsigned count,
  665. uint32_t incr, uint32_t flags)
  666. {
  667. /* for physically contiguous pages (vram) */
  668. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  669. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  670. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  671. ib->ptr[ib->length_dw++] = flags; /* mask */
  672. ib->ptr[ib->length_dw++] = 0;
  673. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  674. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  675. ib->ptr[ib->length_dw++] = incr; /* increment size */
  676. ib->ptr[ib->length_dw++] = 0;
  677. ib->ptr[ib->length_dw++] = count; /* number of entries */
  678. }
  679. /**
  680. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  681. *
  682. * @ib: indirect buffer to fill with padding
  683. *
  684. */
  685. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  686. {
  687. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  688. u32 pad_count;
  689. int i;
  690. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  691. for (i = 0; i < pad_count; i++)
  692. if (sdma && sdma->burst_nop && (i == 0))
  693. ib->ptr[ib->length_dw++] =
  694. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  695. SDMA_NOP_COUNT(pad_count - 1);
  696. else
  697. ib->ptr[ib->length_dw++] =
  698. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  699. }
  700. /**
  701. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  702. *
  703. * @ring: amdgpu_ring pointer
  704. *
  705. * Make sure all previous operations are completed (CIK).
  706. */
  707. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  708. {
  709. uint32_t seq = ring->fence_drv.sync_seq;
  710. uint64_t addr = ring->fence_drv.gpu_addr;
  711. /* wait for idle */
  712. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  713. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  714. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  715. SDMA_POLL_REG_MEM_EXTRA_M));
  716. amdgpu_ring_write(ring, addr & 0xfffffffc);
  717. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  718. amdgpu_ring_write(ring, seq); /* reference */
  719. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  720. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  721. }
  722. /**
  723. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  724. *
  725. * @ring: amdgpu_ring pointer
  726. * @vm: amdgpu_vm pointer
  727. *
  728. * Update the page table base and flush the VM TLB
  729. * using sDMA (CIK).
  730. */
  731. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  732. unsigned vm_id, uint64_t pd_addr)
  733. {
  734. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  735. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  736. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  737. if (vm_id < 8) {
  738. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  739. } else {
  740. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  741. }
  742. amdgpu_ring_write(ring, pd_addr >> 12);
  743. /* flush TLB */
  744. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  745. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  746. amdgpu_ring_write(ring, 1 << vm_id);
  747. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  748. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  749. amdgpu_ring_write(ring, 0);
  750. amdgpu_ring_write(ring, 0); /* reference */
  751. amdgpu_ring_write(ring, 0); /* mask */
  752. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  753. }
  754. static unsigned cik_sdma_ring_get_emit_ib_size(struct amdgpu_ring *ring)
  755. {
  756. return
  757. 7 + 4; /* cik_sdma_ring_emit_ib */
  758. }
  759. static unsigned cik_sdma_ring_get_dma_frame_size(struct amdgpu_ring *ring)
  760. {
  761. return
  762. 6 + /* cik_sdma_ring_emit_hdp_flush */
  763. 3 + /* cik_sdma_ring_emit_hdp_invalidate */
  764. 6 + /* cik_sdma_ring_emit_pipeline_sync */
  765. 12 + /* cik_sdma_ring_emit_vm_flush */
  766. 9 + 9 + 9; /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
  767. }
  768. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  769. bool enable)
  770. {
  771. u32 orig, data;
  772. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  773. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  774. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  775. } else {
  776. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  777. data |= 0xff000000;
  778. if (data != orig)
  779. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  780. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  781. data |= 0xff000000;
  782. if (data != orig)
  783. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  784. }
  785. }
  786. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  787. bool enable)
  788. {
  789. u32 orig, data;
  790. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  791. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  792. data |= 0x100;
  793. if (orig != data)
  794. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  795. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  796. data |= 0x100;
  797. if (orig != data)
  798. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  799. } else {
  800. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  801. data &= ~0x100;
  802. if (orig != data)
  803. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  804. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  805. data &= ~0x100;
  806. if (orig != data)
  807. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  808. }
  809. }
  810. static int cik_sdma_early_init(void *handle)
  811. {
  812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  813. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  814. cik_sdma_set_ring_funcs(adev);
  815. cik_sdma_set_irq_funcs(adev);
  816. cik_sdma_set_buffer_funcs(adev);
  817. cik_sdma_set_vm_pte_funcs(adev);
  818. return 0;
  819. }
  820. static int cik_sdma_sw_init(void *handle)
  821. {
  822. struct amdgpu_ring *ring;
  823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  824. int r, i;
  825. r = cik_sdma_init_microcode(adev);
  826. if (r) {
  827. DRM_ERROR("Failed to load sdma firmware!\n");
  828. return r;
  829. }
  830. /* SDMA trap event */
  831. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  832. if (r)
  833. return r;
  834. /* SDMA Privileged inst */
  835. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  836. if (r)
  837. return r;
  838. /* SDMA Privileged inst */
  839. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  840. if (r)
  841. return r;
  842. for (i = 0; i < adev->sdma.num_instances; i++) {
  843. ring = &adev->sdma.instance[i].ring;
  844. ring->ring_obj = NULL;
  845. sprintf(ring->name, "sdma%d", i);
  846. r = amdgpu_ring_init(adev, ring, 1024,
  847. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  848. &adev->sdma.trap_irq,
  849. (i == 0) ?
  850. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  851. AMDGPU_RING_TYPE_SDMA);
  852. if (r)
  853. return r;
  854. }
  855. return r;
  856. }
  857. static int cik_sdma_sw_fini(void *handle)
  858. {
  859. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  860. int i;
  861. for (i = 0; i < adev->sdma.num_instances; i++)
  862. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  863. cik_sdma_free_microcode(adev);
  864. return 0;
  865. }
  866. static int cik_sdma_hw_init(void *handle)
  867. {
  868. int r;
  869. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  870. r = cik_sdma_start(adev);
  871. if (r)
  872. return r;
  873. return r;
  874. }
  875. static int cik_sdma_hw_fini(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. cik_sdma_enable(adev, false);
  879. return 0;
  880. }
  881. static int cik_sdma_suspend(void *handle)
  882. {
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. return cik_sdma_hw_fini(adev);
  885. }
  886. static int cik_sdma_resume(void *handle)
  887. {
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. cik_sdma_soft_reset(handle);
  890. return cik_sdma_hw_init(adev);
  891. }
  892. static bool cik_sdma_is_idle(void *handle)
  893. {
  894. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  895. u32 tmp = RREG32(mmSRBM_STATUS2);
  896. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  897. SRBM_STATUS2__SDMA1_BUSY_MASK))
  898. return false;
  899. return true;
  900. }
  901. static int cik_sdma_wait_for_idle(void *handle)
  902. {
  903. unsigned i;
  904. u32 tmp;
  905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  906. for (i = 0; i < adev->usec_timeout; i++) {
  907. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  908. SRBM_STATUS2__SDMA1_BUSY_MASK);
  909. if (!tmp)
  910. return 0;
  911. udelay(1);
  912. }
  913. return -ETIMEDOUT;
  914. }
  915. static int cik_sdma_soft_reset(void *handle)
  916. {
  917. u32 srbm_soft_reset = 0;
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. u32 tmp = RREG32(mmSRBM_STATUS2);
  920. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  921. /* sdma0 */
  922. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  923. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  924. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  925. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  926. }
  927. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  928. /* sdma1 */
  929. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  930. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  931. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  932. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  933. }
  934. if (srbm_soft_reset) {
  935. tmp = RREG32(mmSRBM_SOFT_RESET);
  936. tmp |= srbm_soft_reset;
  937. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  938. WREG32(mmSRBM_SOFT_RESET, tmp);
  939. tmp = RREG32(mmSRBM_SOFT_RESET);
  940. udelay(50);
  941. tmp &= ~srbm_soft_reset;
  942. WREG32(mmSRBM_SOFT_RESET, tmp);
  943. tmp = RREG32(mmSRBM_SOFT_RESET);
  944. /* Wait a little for things to settle down */
  945. udelay(50);
  946. }
  947. return 0;
  948. }
  949. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  950. struct amdgpu_irq_src *src,
  951. unsigned type,
  952. enum amdgpu_interrupt_state state)
  953. {
  954. u32 sdma_cntl;
  955. switch (type) {
  956. case AMDGPU_SDMA_IRQ_TRAP0:
  957. switch (state) {
  958. case AMDGPU_IRQ_STATE_DISABLE:
  959. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  960. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  961. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  962. break;
  963. case AMDGPU_IRQ_STATE_ENABLE:
  964. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  965. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  966. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  967. break;
  968. default:
  969. break;
  970. }
  971. break;
  972. case AMDGPU_SDMA_IRQ_TRAP1:
  973. switch (state) {
  974. case AMDGPU_IRQ_STATE_DISABLE:
  975. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  976. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  977. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  978. break;
  979. case AMDGPU_IRQ_STATE_ENABLE:
  980. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  981. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  982. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  983. break;
  984. default:
  985. break;
  986. }
  987. break;
  988. default:
  989. break;
  990. }
  991. return 0;
  992. }
  993. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  994. struct amdgpu_irq_src *source,
  995. struct amdgpu_iv_entry *entry)
  996. {
  997. u8 instance_id, queue_id;
  998. instance_id = (entry->ring_id & 0x3) >> 0;
  999. queue_id = (entry->ring_id & 0xc) >> 2;
  1000. DRM_DEBUG("IH: SDMA trap\n");
  1001. switch (instance_id) {
  1002. case 0:
  1003. switch (queue_id) {
  1004. case 0:
  1005. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1006. break;
  1007. case 1:
  1008. /* XXX compute */
  1009. break;
  1010. case 2:
  1011. /* XXX compute */
  1012. break;
  1013. }
  1014. break;
  1015. case 1:
  1016. switch (queue_id) {
  1017. case 0:
  1018. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1019. break;
  1020. case 1:
  1021. /* XXX compute */
  1022. break;
  1023. case 2:
  1024. /* XXX compute */
  1025. break;
  1026. }
  1027. break;
  1028. }
  1029. return 0;
  1030. }
  1031. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1032. struct amdgpu_irq_src *source,
  1033. struct amdgpu_iv_entry *entry)
  1034. {
  1035. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1036. schedule_work(&adev->reset_work);
  1037. return 0;
  1038. }
  1039. static int cik_sdma_set_clockgating_state(void *handle,
  1040. enum amd_clockgating_state state)
  1041. {
  1042. bool gate = false;
  1043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1044. if (state == AMD_CG_STATE_GATE)
  1045. gate = true;
  1046. cik_enable_sdma_mgcg(adev, gate);
  1047. cik_enable_sdma_mgls(adev, gate);
  1048. return 0;
  1049. }
  1050. static int cik_sdma_set_powergating_state(void *handle,
  1051. enum amd_powergating_state state)
  1052. {
  1053. return 0;
  1054. }
  1055. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1056. .name = "cik_sdma",
  1057. .early_init = cik_sdma_early_init,
  1058. .late_init = NULL,
  1059. .sw_init = cik_sdma_sw_init,
  1060. .sw_fini = cik_sdma_sw_fini,
  1061. .hw_init = cik_sdma_hw_init,
  1062. .hw_fini = cik_sdma_hw_fini,
  1063. .suspend = cik_sdma_suspend,
  1064. .resume = cik_sdma_resume,
  1065. .is_idle = cik_sdma_is_idle,
  1066. .wait_for_idle = cik_sdma_wait_for_idle,
  1067. .soft_reset = cik_sdma_soft_reset,
  1068. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1069. .set_powergating_state = cik_sdma_set_powergating_state,
  1070. };
  1071. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1072. .get_rptr = cik_sdma_ring_get_rptr,
  1073. .get_wptr = cik_sdma_ring_get_wptr,
  1074. .set_wptr = cik_sdma_ring_set_wptr,
  1075. .parse_cs = NULL,
  1076. .emit_ib = cik_sdma_ring_emit_ib,
  1077. .emit_fence = cik_sdma_ring_emit_fence,
  1078. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1079. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1080. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1081. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1082. .test_ring = cik_sdma_ring_test_ring,
  1083. .test_ib = cik_sdma_ring_test_ib,
  1084. .insert_nop = cik_sdma_ring_insert_nop,
  1085. .pad_ib = cik_sdma_ring_pad_ib,
  1086. .get_emit_ib_size = cik_sdma_ring_get_emit_ib_size,
  1087. .get_dma_frame_size = cik_sdma_ring_get_dma_frame_size,
  1088. };
  1089. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1090. {
  1091. int i;
  1092. for (i = 0; i < adev->sdma.num_instances; i++)
  1093. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1094. }
  1095. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1096. .set = cik_sdma_set_trap_irq_state,
  1097. .process = cik_sdma_process_trap_irq,
  1098. };
  1099. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1100. .process = cik_sdma_process_illegal_inst_irq,
  1101. };
  1102. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1103. {
  1104. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1105. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1106. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1107. }
  1108. /**
  1109. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1110. *
  1111. * @ring: amdgpu_ring structure holding ring information
  1112. * @src_offset: src GPU address
  1113. * @dst_offset: dst GPU address
  1114. * @byte_count: number of bytes to xfer
  1115. *
  1116. * Copy GPU buffers using the DMA engine (CIK).
  1117. * Used by the amdgpu ttm implementation to move pages if
  1118. * registered as the asic copy callback.
  1119. */
  1120. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1121. uint64_t src_offset,
  1122. uint64_t dst_offset,
  1123. uint32_t byte_count)
  1124. {
  1125. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1126. ib->ptr[ib->length_dw++] = byte_count;
  1127. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1128. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1129. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1130. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1131. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1132. }
  1133. /**
  1134. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1135. *
  1136. * @ring: amdgpu_ring structure holding ring information
  1137. * @src_data: value to write to buffer
  1138. * @dst_offset: dst GPU address
  1139. * @byte_count: number of bytes to xfer
  1140. *
  1141. * Fill GPU buffers using the DMA engine (CIK).
  1142. */
  1143. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1144. uint32_t src_data,
  1145. uint64_t dst_offset,
  1146. uint32_t byte_count)
  1147. {
  1148. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1149. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1150. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1151. ib->ptr[ib->length_dw++] = src_data;
  1152. ib->ptr[ib->length_dw++] = byte_count;
  1153. }
  1154. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1155. .copy_max_bytes = 0x1fffff,
  1156. .copy_num_dw = 7,
  1157. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1158. .fill_max_bytes = 0x1fffff,
  1159. .fill_num_dw = 5,
  1160. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1161. };
  1162. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1163. {
  1164. if (adev->mman.buffer_funcs == NULL) {
  1165. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1166. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1167. }
  1168. }
  1169. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1170. .copy_pte = cik_sdma_vm_copy_pte,
  1171. .write_pte = cik_sdma_vm_write_pte,
  1172. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1173. };
  1174. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1175. {
  1176. unsigned i;
  1177. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1178. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1179. for (i = 0; i < adev->sdma.num_instances; i++)
  1180. adev->vm_manager.vm_pte_rings[i] =
  1181. &adev->sdma.instance[i].ring;
  1182. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1183. }
  1184. }