amdgpu_ttm.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_get_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &amdgpu_gtt_mgr_func;
  145. man->gpu_offset = adev->mc.gtt_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &ttm_bo_manager_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_bo *abo;
  179. static struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. unsigned i;
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. abo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (abo->adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  199. for (i = 0; i < abo->placement.num_placement; ++i) {
  200. if (!(abo->placements[i].flags &
  201. TTM_PL_FLAG_TT))
  202. continue;
  203. if (abo->placements[i].lpfn)
  204. continue;
  205. /* set an upper limit to force directly
  206. * allocating address space for the BO.
  207. */
  208. abo->placements[i].lpfn =
  209. abo->adev->mc.gtt_size >> PAGE_SHIFT;
  210. }
  211. }
  212. break;
  213. case TTM_PL_TT:
  214. default:
  215. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  216. }
  217. *placement = abo->placement;
  218. }
  219. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  220. {
  221. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  222. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  223. return -EPERM;
  224. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  225. filp->private_data);
  226. }
  227. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  228. struct ttm_mem_reg *new_mem)
  229. {
  230. struct ttm_mem_reg *old_mem = &bo->mem;
  231. BUG_ON(old_mem->mm_node != NULL);
  232. *old_mem = *new_mem;
  233. new_mem->mm_node = NULL;
  234. }
  235. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  236. bool evict, bool no_wait_gpu,
  237. struct ttm_mem_reg *new_mem,
  238. struct ttm_mem_reg *old_mem)
  239. {
  240. struct amdgpu_device *adev;
  241. struct amdgpu_ring *ring;
  242. uint64_t old_start, new_start;
  243. struct fence *fence;
  244. int r;
  245. adev = amdgpu_get_adev(bo->bdev);
  246. ring = adev->mman.buffer_funcs_ring;
  247. switch (old_mem->mem_type) {
  248. case TTM_PL_TT:
  249. r = amdgpu_ttm_bind(bo, old_mem);
  250. if (r)
  251. return r;
  252. case TTM_PL_VRAM:
  253. old_start = (u64)old_mem->start << PAGE_SHIFT;
  254. old_start += bo->bdev->man[old_mem->mem_type].gpu_offset;
  255. break;
  256. default:
  257. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  258. return -EINVAL;
  259. }
  260. switch (new_mem->mem_type) {
  261. case TTM_PL_TT:
  262. r = amdgpu_ttm_bind(bo, new_mem);
  263. if (r)
  264. return r;
  265. case TTM_PL_VRAM:
  266. new_start = (u64)new_mem->start << PAGE_SHIFT;
  267. new_start += bo->bdev->man[new_mem->mem_type].gpu_offset;
  268. break;
  269. default:
  270. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  271. return -EINVAL;
  272. }
  273. if (!ring->ready) {
  274. DRM_ERROR("Trying to move memory with ring turned off.\n");
  275. return -EINVAL;
  276. }
  277. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  278. r = amdgpu_copy_buffer(ring, old_start, new_start,
  279. new_mem->num_pages * PAGE_SIZE, /* bytes */
  280. bo->resv, &fence, false);
  281. if (r)
  282. return r;
  283. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  284. fence_put(fence);
  285. return r;
  286. }
  287. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  288. bool evict, bool interruptible,
  289. bool no_wait_gpu,
  290. struct ttm_mem_reg *new_mem)
  291. {
  292. struct amdgpu_device *adev;
  293. struct ttm_mem_reg *old_mem = &bo->mem;
  294. struct ttm_mem_reg tmp_mem;
  295. struct ttm_place placements;
  296. struct ttm_placement placement;
  297. int r;
  298. adev = amdgpu_get_adev(bo->bdev);
  299. tmp_mem = *new_mem;
  300. tmp_mem.mm_node = NULL;
  301. placement.num_placement = 1;
  302. placement.placement = &placements;
  303. placement.num_busy_placement = 1;
  304. placement.busy_placement = &placements;
  305. placements.fpfn = 0;
  306. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  307. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  308. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  309. interruptible, no_wait_gpu);
  310. if (unlikely(r)) {
  311. return r;
  312. }
  313. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  314. if (unlikely(r)) {
  315. goto out_cleanup;
  316. }
  317. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  318. if (unlikely(r)) {
  319. goto out_cleanup;
  320. }
  321. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  322. if (unlikely(r)) {
  323. goto out_cleanup;
  324. }
  325. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  326. out_cleanup:
  327. ttm_bo_mem_put(bo, &tmp_mem);
  328. return r;
  329. }
  330. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  331. bool evict, bool interruptible,
  332. bool no_wait_gpu,
  333. struct ttm_mem_reg *new_mem)
  334. {
  335. struct amdgpu_device *adev;
  336. struct ttm_mem_reg *old_mem = &bo->mem;
  337. struct ttm_mem_reg tmp_mem;
  338. struct ttm_placement placement;
  339. struct ttm_place placements;
  340. int r;
  341. adev = amdgpu_get_adev(bo->bdev);
  342. tmp_mem = *new_mem;
  343. tmp_mem.mm_node = NULL;
  344. placement.num_placement = 1;
  345. placement.placement = &placements;
  346. placement.num_busy_placement = 1;
  347. placement.busy_placement = &placements;
  348. placements.fpfn = 0;
  349. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  350. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  351. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  352. interruptible, no_wait_gpu);
  353. if (unlikely(r)) {
  354. return r;
  355. }
  356. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  357. if (unlikely(r)) {
  358. goto out_cleanup;
  359. }
  360. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  361. if (unlikely(r)) {
  362. goto out_cleanup;
  363. }
  364. out_cleanup:
  365. ttm_bo_mem_put(bo, &tmp_mem);
  366. return r;
  367. }
  368. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  369. bool evict, bool interruptible,
  370. bool no_wait_gpu,
  371. struct ttm_mem_reg *new_mem)
  372. {
  373. struct amdgpu_device *adev;
  374. struct amdgpu_bo *abo;
  375. struct ttm_mem_reg *old_mem = &bo->mem;
  376. int r;
  377. /* Can't move a pinned BO */
  378. abo = container_of(bo, struct amdgpu_bo, tbo);
  379. if (WARN_ON_ONCE(abo->pin_count > 0))
  380. return -EINVAL;
  381. adev = amdgpu_get_adev(bo->bdev);
  382. /* remember the eviction */
  383. if (evict)
  384. atomic64_inc(&adev->num_evictions);
  385. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  386. amdgpu_move_null(bo, new_mem);
  387. return 0;
  388. }
  389. if ((old_mem->mem_type == TTM_PL_TT &&
  390. new_mem->mem_type == TTM_PL_SYSTEM) ||
  391. (old_mem->mem_type == TTM_PL_SYSTEM &&
  392. new_mem->mem_type == TTM_PL_TT)) {
  393. /* bind is enough */
  394. amdgpu_move_null(bo, new_mem);
  395. return 0;
  396. }
  397. if (adev->mman.buffer_funcs == NULL ||
  398. adev->mman.buffer_funcs_ring == NULL ||
  399. !adev->mman.buffer_funcs_ring->ready) {
  400. /* use memcpy */
  401. goto memcpy;
  402. }
  403. if (old_mem->mem_type == TTM_PL_VRAM &&
  404. new_mem->mem_type == TTM_PL_SYSTEM) {
  405. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  406. no_wait_gpu, new_mem);
  407. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  408. new_mem->mem_type == TTM_PL_VRAM) {
  409. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  410. no_wait_gpu, new_mem);
  411. } else {
  412. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  413. }
  414. if (r) {
  415. memcpy:
  416. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  417. if (r) {
  418. return r;
  419. }
  420. }
  421. /* update statistics */
  422. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  423. return 0;
  424. }
  425. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  426. {
  427. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  428. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  429. mem->bus.addr = NULL;
  430. mem->bus.offset = 0;
  431. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  432. mem->bus.base = 0;
  433. mem->bus.is_iomem = false;
  434. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  435. return -EINVAL;
  436. switch (mem->mem_type) {
  437. case TTM_PL_SYSTEM:
  438. /* system memory */
  439. return 0;
  440. case TTM_PL_TT:
  441. break;
  442. case TTM_PL_VRAM:
  443. mem->bus.offset = mem->start << PAGE_SHIFT;
  444. /* check if it's visible */
  445. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  446. return -EINVAL;
  447. mem->bus.base = adev->mc.aper_base;
  448. mem->bus.is_iomem = true;
  449. #ifdef __alpha__
  450. /*
  451. * Alpha: use bus.addr to hold the ioremap() return,
  452. * so we can modify bus.base below.
  453. */
  454. if (mem->placement & TTM_PL_FLAG_WC)
  455. mem->bus.addr =
  456. ioremap_wc(mem->bus.base + mem->bus.offset,
  457. mem->bus.size);
  458. else
  459. mem->bus.addr =
  460. ioremap_nocache(mem->bus.base + mem->bus.offset,
  461. mem->bus.size);
  462. /*
  463. * Alpha: Use just the bus offset plus
  464. * the hose/domain memory base for bus.base.
  465. * It then can be used to build PTEs for VRAM
  466. * access, as done in ttm_bo_vm_fault().
  467. */
  468. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  469. adev->ddev->hose->dense_mem_base;
  470. #endif
  471. break;
  472. default:
  473. return -EINVAL;
  474. }
  475. return 0;
  476. }
  477. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  478. {
  479. }
  480. /*
  481. * TTM backend functions.
  482. */
  483. struct amdgpu_ttm_gup_task_list {
  484. struct list_head list;
  485. struct task_struct *task;
  486. };
  487. struct amdgpu_ttm_tt {
  488. struct ttm_dma_tt ttm;
  489. struct amdgpu_device *adev;
  490. u64 offset;
  491. uint64_t userptr;
  492. struct mm_struct *usermm;
  493. uint32_t userflags;
  494. spinlock_t guptasklock;
  495. struct list_head guptasks;
  496. atomic_t mmu_invalidations;
  497. struct list_head list;
  498. };
  499. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  500. {
  501. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  502. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  503. unsigned pinned = 0;
  504. int r;
  505. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  506. /* check that we only use anonymous memory
  507. to prevent problems with writeback */
  508. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  509. struct vm_area_struct *vma;
  510. vma = find_vma(gtt->usermm, gtt->userptr);
  511. if (!vma || vma->vm_file || vma->vm_end < end)
  512. return -EPERM;
  513. }
  514. do {
  515. unsigned num_pages = ttm->num_pages - pinned;
  516. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  517. struct page **p = pages + pinned;
  518. struct amdgpu_ttm_gup_task_list guptask;
  519. guptask.task = current;
  520. spin_lock(&gtt->guptasklock);
  521. list_add(&guptask.list, &gtt->guptasks);
  522. spin_unlock(&gtt->guptasklock);
  523. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  524. spin_lock(&gtt->guptasklock);
  525. list_del(&guptask.list);
  526. spin_unlock(&gtt->guptasklock);
  527. if (r < 0)
  528. goto release_pages;
  529. pinned += r;
  530. } while (pinned < ttm->num_pages);
  531. return 0;
  532. release_pages:
  533. release_pages(pages, pinned, 0);
  534. return r;
  535. }
  536. /* prepare the sg table with the user pages */
  537. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  538. {
  539. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  540. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  541. unsigned nents;
  542. int r;
  543. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  544. enum dma_data_direction direction = write ?
  545. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  546. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  547. ttm->num_pages << PAGE_SHIFT,
  548. GFP_KERNEL);
  549. if (r)
  550. goto release_sg;
  551. r = -ENOMEM;
  552. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  553. if (nents != ttm->sg->nents)
  554. goto release_sg;
  555. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  556. gtt->ttm.dma_address, ttm->num_pages);
  557. return 0;
  558. release_sg:
  559. kfree(ttm->sg);
  560. return r;
  561. }
  562. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  563. {
  564. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  565. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  566. struct sg_page_iter sg_iter;
  567. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  568. enum dma_data_direction direction = write ?
  569. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  570. /* double check that we don't free the table twice */
  571. if (!ttm->sg->sgl)
  572. return;
  573. /* free the sg table and pages again */
  574. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  575. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  576. struct page *page = sg_page_iter_page(&sg_iter);
  577. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  578. set_page_dirty(page);
  579. mark_page_accessed(page);
  580. put_page(page);
  581. }
  582. sg_free_table(ttm->sg);
  583. }
  584. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  585. struct ttm_mem_reg *bo_mem)
  586. {
  587. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  588. int r;
  589. if (gtt->userptr) {
  590. r = amdgpu_ttm_tt_pin_userptr(ttm);
  591. if (r) {
  592. DRM_ERROR("failed to pin userptr\n");
  593. return r;
  594. }
  595. }
  596. if (!ttm->num_pages) {
  597. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  598. ttm->num_pages, bo_mem, ttm);
  599. }
  600. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  601. bo_mem->mem_type == AMDGPU_PL_GWS ||
  602. bo_mem->mem_type == AMDGPU_PL_OA)
  603. return -EINVAL;
  604. return 0;
  605. }
  606. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  607. {
  608. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  609. return gtt && !list_empty(&gtt->list);
  610. }
  611. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  612. {
  613. struct ttm_tt *ttm = bo->ttm;
  614. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  615. uint32_t flags;
  616. int r;
  617. if (!ttm || amdgpu_ttm_is_bound(ttm))
  618. return 0;
  619. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  620. NULL, bo_mem);
  621. if (r) {
  622. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  623. return r;
  624. }
  625. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  626. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  627. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  628. ttm->pages, gtt->ttm.dma_address, flags);
  629. if (r) {
  630. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  631. ttm->num_pages, gtt->offset);
  632. return r;
  633. }
  634. spin_lock(&gtt->adev->gtt_list_lock);
  635. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  636. spin_unlock(&gtt->adev->gtt_list_lock);
  637. return 0;
  638. }
  639. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  640. {
  641. struct amdgpu_ttm_tt *gtt, *tmp;
  642. struct ttm_mem_reg bo_mem;
  643. uint32_t flags;
  644. int r;
  645. bo_mem.mem_type = TTM_PL_TT;
  646. spin_lock(&adev->gtt_list_lock);
  647. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  648. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  649. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  650. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  651. flags);
  652. if (r) {
  653. spin_unlock(&adev->gtt_list_lock);
  654. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  655. gtt->ttm.ttm.num_pages, gtt->offset);
  656. return r;
  657. }
  658. }
  659. spin_unlock(&adev->gtt_list_lock);
  660. return 0;
  661. }
  662. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  663. {
  664. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  665. if (gtt->userptr)
  666. amdgpu_ttm_tt_unpin_userptr(ttm);
  667. if (!amdgpu_ttm_is_bound(ttm))
  668. return 0;
  669. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  670. if (gtt->adev->gart.ready)
  671. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  672. spin_lock(&gtt->adev->gtt_list_lock);
  673. list_del_init(&gtt->list);
  674. spin_unlock(&gtt->adev->gtt_list_lock);
  675. return 0;
  676. }
  677. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  678. {
  679. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  680. ttm_dma_tt_fini(&gtt->ttm);
  681. kfree(gtt);
  682. }
  683. static struct ttm_backend_func amdgpu_backend_func = {
  684. .bind = &amdgpu_ttm_backend_bind,
  685. .unbind = &amdgpu_ttm_backend_unbind,
  686. .destroy = &amdgpu_ttm_backend_destroy,
  687. };
  688. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  689. unsigned long size, uint32_t page_flags,
  690. struct page *dummy_read_page)
  691. {
  692. struct amdgpu_device *adev;
  693. struct amdgpu_ttm_tt *gtt;
  694. adev = amdgpu_get_adev(bdev);
  695. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  696. if (gtt == NULL) {
  697. return NULL;
  698. }
  699. gtt->ttm.ttm.func = &amdgpu_backend_func;
  700. gtt->adev = adev;
  701. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  702. kfree(gtt);
  703. return NULL;
  704. }
  705. INIT_LIST_HEAD(&gtt->list);
  706. return &gtt->ttm.ttm;
  707. }
  708. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  709. {
  710. struct amdgpu_device *adev;
  711. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  712. unsigned i;
  713. int r;
  714. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  715. if (ttm->state != tt_unpopulated)
  716. return 0;
  717. if (gtt && gtt->userptr) {
  718. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  719. if (!ttm->sg)
  720. return -ENOMEM;
  721. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  722. ttm->state = tt_unbound;
  723. return 0;
  724. }
  725. if (slave && ttm->sg) {
  726. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  727. gtt->ttm.dma_address, ttm->num_pages);
  728. ttm->state = tt_unbound;
  729. return 0;
  730. }
  731. adev = amdgpu_get_adev(ttm->bdev);
  732. #ifdef CONFIG_SWIOTLB
  733. if (swiotlb_nr_tbl()) {
  734. return ttm_dma_populate(&gtt->ttm, adev->dev);
  735. }
  736. #endif
  737. r = ttm_pool_populate(ttm);
  738. if (r) {
  739. return r;
  740. }
  741. for (i = 0; i < ttm->num_pages; i++) {
  742. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  743. 0, PAGE_SIZE,
  744. PCI_DMA_BIDIRECTIONAL);
  745. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  746. while (i--) {
  747. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  748. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  749. gtt->ttm.dma_address[i] = 0;
  750. }
  751. ttm_pool_unpopulate(ttm);
  752. return -EFAULT;
  753. }
  754. }
  755. return 0;
  756. }
  757. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  758. {
  759. struct amdgpu_device *adev;
  760. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  761. unsigned i;
  762. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  763. if (gtt && gtt->userptr) {
  764. kfree(ttm->sg);
  765. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  766. return;
  767. }
  768. if (slave)
  769. return;
  770. adev = amdgpu_get_adev(ttm->bdev);
  771. #ifdef CONFIG_SWIOTLB
  772. if (swiotlb_nr_tbl()) {
  773. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  774. return;
  775. }
  776. #endif
  777. for (i = 0; i < ttm->num_pages; i++) {
  778. if (gtt->ttm.dma_address[i]) {
  779. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  780. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  781. }
  782. }
  783. ttm_pool_unpopulate(ttm);
  784. }
  785. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  786. uint32_t flags)
  787. {
  788. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  789. if (gtt == NULL)
  790. return -EINVAL;
  791. gtt->userptr = addr;
  792. gtt->usermm = current->mm;
  793. gtt->userflags = flags;
  794. spin_lock_init(&gtt->guptasklock);
  795. INIT_LIST_HEAD(&gtt->guptasks);
  796. atomic_set(&gtt->mmu_invalidations, 0);
  797. return 0;
  798. }
  799. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  800. {
  801. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  802. if (gtt == NULL)
  803. return NULL;
  804. return gtt->usermm;
  805. }
  806. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  807. unsigned long end)
  808. {
  809. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  810. struct amdgpu_ttm_gup_task_list *entry;
  811. unsigned long size;
  812. if (gtt == NULL || !gtt->userptr)
  813. return false;
  814. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  815. if (gtt->userptr > end || gtt->userptr + size <= start)
  816. return false;
  817. spin_lock(&gtt->guptasklock);
  818. list_for_each_entry(entry, &gtt->guptasks, list) {
  819. if (entry->task == current) {
  820. spin_unlock(&gtt->guptasklock);
  821. return false;
  822. }
  823. }
  824. spin_unlock(&gtt->guptasklock);
  825. atomic_inc(&gtt->mmu_invalidations);
  826. return true;
  827. }
  828. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  829. int *last_invalidated)
  830. {
  831. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  832. int prev_invalidated = *last_invalidated;
  833. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  834. return prev_invalidated != *last_invalidated;
  835. }
  836. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  837. {
  838. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  839. if (gtt == NULL)
  840. return false;
  841. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  842. }
  843. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  844. struct ttm_mem_reg *mem)
  845. {
  846. uint32_t flags = 0;
  847. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  848. flags |= AMDGPU_PTE_VALID;
  849. if (mem && mem->mem_type == TTM_PL_TT) {
  850. flags |= AMDGPU_PTE_SYSTEM;
  851. if (ttm->caching_state == tt_cached)
  852. flags |= AMDGPU_PTE_SNOOPED;
  853. }
  854. if (adev->asic_type >= CHIP_TONGA)
  855. flags |= AMDGPU_PTE_EXECUTABLE;
  856. flags |= AMDGPU_PTE_READABLE;
  857. if (!amdgpu_ttm_tt_is_readonly(ttm))
  858. flags |= AMDGPU_PTE_WRITEABLE;
  859. return flags;
  860. }
  861. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  862. {
  863. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  864. unsigned i, j;
  865. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  866. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  867. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  868. if (&tbo->lru == lru->lru[j])
  869. lru->lru[j] = tbo->lru.prev;
  870. if (&tbo->swap == lru->swap_lru)
  871. lru->swap_lru = tbo->swap.prev;
  872. }
  873. }
  874. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  875. {
  876. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  877. unsigned log2_size = min(ilog2(tbo->num_pages),
  878. AMDGPU_TTM_LRU_SIZE - 1);
  879. return &adev->mman.log2_size[log2_size];
  880. }
  881. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  882. {
  883. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  884. struct list_head *res = lru->lru[tbo->mem.mem_type];
  885. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  886. while ((++lru)->lru[tbo->mem.mem_type] == res)
  887. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  888. return res;
  889. }
  890. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  891. {
  892. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  893. struct list_head *res = lru->swap_lru;
  894. lru->swap_lru = &tbo->swap;
  895. while ((++lru)->swap_lru == res)
  896. lru->swap_lru = &tbo->swap;
  897. return res;
  898. }
  899. static struct ttm_bo_driver amdgpu_bo_driver = {
  900. .ttm_tt_create = &amdgpu_ttm_tt_create,
  901. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  902. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  903. .invalidate_caches = &amdgpu_invalidate_caches,
  904. .init_mem_type = &amdgpu_init_mem_type,
  905. .evict_flags = &amdgpu_evict_flags,
  906. .move = &amdgpu_bo_move,
  907. .verify_access = &amdgpu_verify_access,
  908. .move_notify = &amdgpu_bo_move_notify,
  909. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  910. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  911. .io_mem_free = &amdgpu_ttm_io_mem_free,
  912. .lru_removal = &amdgpu_ttm_lru_removal,
  913. .lru_tail = &amdgpu_ttm_lru_tail,
  914. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  915. };
  916. int amdgpu_ttm_init(struct amdgpu_device *adev)
  917. {
  918. unsigned i, j;
  919. int r;
  920. /* No others user of address space so set it to 0 */
  921. r = ttm_bo_device_init(&adev->mman.bdev,
  922. adev->mman.bo_global_ref.ref.object,
  923. &amdgpu_bo_driver,
  924. adev->ddev->anon_inode->i_mapping,
  925. DRM_FILE_PAGE_OFFSET,
  926. adev->need_dma32);
  927. if (r) {
  928. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  929. return r;
  930. }
  931. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  932. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  933. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  934. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  935. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  936. }
  937. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  938. adev->mman.guard.lru[j] = NULL;
  939. adev->mman.guard.swap_lru = NULL;
  940. adev->mman.initialized = true;
  941. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  942. adev->mc.real_vram_size >> PAGE_SHIFT);
  943. if (r) {
  944. DRM_ERROR("Failed initializing VRAM heap.\n");
  945. return r;
  946. }
  947. /* Change the size here instead of the init above so only lpfn is affected */
  948. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  949. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  950. AMDGPU_GEM_DOMAIN_VRAM,
  951. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  952. NULL, NULL, &adev->stollen_vga_memory);
  953. if (r) {
  954. return r;
  955. }
  956. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  957. if (r)
  958. return r;
  959. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  960. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  961. if (r) {
  962. amdgpu_bo_unref(&adev->stollen_vga_memory);
  963. return r;
  964. }
  965. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  966. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  967. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  968. adev->mc.gtt_size >> PAGE_SHIFT);
  969. if (r) {
  970. DRM_ERROR("Failed initializing GTT heap.\n");
  971. return r;
  972. }
  973. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  974. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  975. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  976. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  977. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  978. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  979. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  980. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  981. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  982. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  983. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  984. /* GDS Memory */
  985. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  986. adev->gds.mem.total_size >> PAGE_SHIFT);
  987. if (r) {
  988. DRM_ERROR("Failed initializing GDS heap.\n");
  989. return r;
  990. }
  991. /* GWS */
  992. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  993. adev->gds.gws.total_size >> PAGE_SHIFT);
  994. if (r) {
  995. DRM_ERROR("Failed initializing gws heap.\n");
  996. return r;
  997. }
  998. /* OA */
  999. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1000. adev->gds.oa.total_size >> PAGE_SHIFT);
  1001. if (r) {
  1002. DRM_ERROR("Failed initializing oa heap.\n");
  1003. return r;
  1004. }
  1005. r = amdgpu_ttm_debugfs_init(adev);
  1006. if (r) {
  1007. DRM_ERROR("Failed to init debugfs\n");
  1008. return r;
  1009. }
  1010. return 0;
  1011. }
  1012. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1013. {
  1014. int r;
  1015. if (!adev->mman.initialized)
  1016. return;
  1017. amdgpu_ttm_debugfs_fini(adev);
  1018. if (adev->stollen_vga_memory) {
  1019. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1020. if (r == 0) {
  1021. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1022. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1023. }
  1024. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1025. }
  1026. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1027. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1028. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1029. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1030. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1031. ttm_bo_device_release(&adev->mman.bdev);
  1032. amdgpu_gart_fini(adev);
  1033. amdgpu_ttm_global_fini(adev);
  1034. adev->mman.initialized = false;
  1035. DRM_INFO("amdgpu: ttm finalized\n");
  1036. }
  1037. /* this should only be called at bootup or when userspace
  1038. * isn't running */
  1039. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1040. {
  1041. struct ttm_mem_type_manager *man;
  1042. if (!adev->mman.initialized)
  1043. return;
  1044. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1045. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1046. man->size = size >> PAGE_SHIFT;
  1047. }
  1048. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1049. {
  1050. struct drm_file *file_priv;
  1051. struct amdgpu_device *adev;
  1052. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1053. return -EINVAL;
  1054. file_priv = filp->private_data;
  1055. adev = file_priv->minor->dev->dev_private;
  1056. if (adev == NULL)
  1057. return -EINVAL;
  1058. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1059. }
  1060. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1061. uint64_t src_offset,
  1062. uint64_t dst_offset,
  1063. uint32_t byte_count,
  1064. struct reservation_object *resv,
  1065. struct fence **fence, bool direct_submit)
  1066. {
  1067. struct amdgpu_device *adev = ring->adev;
  1068. struct amdgpu_job *job;
  1069. uint32_t max_bytes;
  1070. unsigned num_loops, num_dw;
  1071. unsigned i;
  1072. int r;
  1073. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1074. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1075. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1076. /* for IB padding */
  1077. while (num_dw & 0x7)
  1078. num_dw++;
  1079. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1080. if (r)
  1081. return r;
  1082. if (resv) {
  1083. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1084. AMDGPU_FENCE_OWNER_UNDEFINED);
  1085. if (r) {
  1086. DRM_ERROR("sync failed (%d).\n", r);
  1087. goto error_free;
  1088. }
  1089. }
  1090. for (i = 0; i < num_loops; i++) {
  1091. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1092. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1093. dst_offset, cur_size_in_bytes);
  1094. src_offset += cur_size_in_bytes;
  1095. dst_offset += cur_size_in_bytes;
  1096. byte_count -= cur_size_in_bytes;
  1097. }
  1098. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1099. WARN_ON(job->ibs[0].length_dw > num_dw);
  1100. if (direct_submit) {
  1101. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1102. NULL, NULL, fence);
  1103. job->fence = fence_get(*fence);
  1104. if (r)
  1105. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1106. amdgpu_job_free(job);
  1107. } else {
  1108. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1109. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1110. if (r)
  1111. goto error_free;
  1112. }
  1113. return r;
  1114. error_free:
  1115. amdgpu_job_free(job);
  1116. return r;
  1117. }
  1118. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1119. uint32_t src_data,
  1120. struct reservation_object *resv,
  1121. struct fence **fence)
  1122. {
  1123. struct amdgpu_device *adev = bo->adev;
  1124. struct amdgpu_job *job;
  1125. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1126. uint32_t max_bytes, byte_count;
  1127. uint64_t dst_offset;
  1128. unsigned int num_loops, num_dw;
  1129. unsigned int i;
  1130. int r;
  1131. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1132. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1133. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1134. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1135. /* for IB padding */
  1136. while (num_dw & 0x7)
  1137. num_dw++;
  1138. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1139. if (r)
  1140. return r;
  1141. if (resv) {
  1142. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1143. AMDGPU_FENCE_OWNER_UNDEFINED);
  1144. if (r) {
  1145. DRM_ERROR("sync failed (%d).\n", r);
  1146. goto error_free;
  1147. }
  1148. }
  1149. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1150. for (i = 0; i < num_loops; i++) {
  1151. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1152. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1153. dst_offset, cur_size_in_bytes);
  1154. dst_offset += cur_size_in_bytes;
  1155. byte_count -= cur_size_in_bytes;
  1156. }
  1157. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1158. WARN_ON(job->ibs[0].length_dw > num_dw);
  1159. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1160. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1161. if (r)
  1162. goto error_free;
  1163. return 0;
  1164. error_free:
  1165. amdgpu_job_free(job);
  1166. return r;
  1167. }
  1168. #if defined(CONFIG_DEBUG_FS)
  1169. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1170. {
  1171. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1172. unsigned ttm_pl = *(int *)node->info_ent->data;
  1173. struct drm_device *dev = node->minor->dev;
  1174. struct amdgpu_device *adev = dev->dev_private;
  1175. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1176. int ret;
  1177. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1178. spin_lock(&glob->lru_lock);
  1179. ret = drm_mm_dump_table(m, mm);
  1180. spin_unlock(&glob->lru_lock);
  1181. if (ttm_pl == TTM_PL_VRAM)
  1182. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1183. adev->mman.bdev.man[ttm_pl].size,
  1184. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1185. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1186. return ret;
  1187. }
  1188. static int ttm_pl_vram = TTM_PL_VRAM;
  1189. static int ttm_pl_tt = TTM_PL_TT;
  1190. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1191. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1192. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1193. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1194. #ifdef CONFIG_SWIOTLB
  1195. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1196. #endif
  1197. };
  1198. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1199. size_t size, loff_t *pos)
  1200. {
  1201. struct amdgpu_device *adev = f->f_inode->i_private;
  1202. ssize_t result = 0;
  1203. int r;
  1204. if (size & 0x3 || *pos & 0x3)
  1205. return -EINVAL;
  1206. while (size) {
  1207. unsigned long flags;
  1208. uint32_t value;
  1209. if (*pos >= adev->mc.mc_vram_size)
  1210. return result;
  1211. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1212. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1213. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1214. value = RREG32(mmMM_DATA);
  1215. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1216. r = put_user(value, (uint32_t *)buf);
  1217. if (r)
  1218. return r;
  1219. result += 4;
  1220. buf += 4;
  1221. *pos += 4;
  1222. size -= 4;
  1223. }
  1224. return result;
  1225. }
  1226. static const struct file_operations amdgpu_ttm_vram_fops = {
  1227. .owner = THIS_MODULE,
  1228. .read = amdgpu_ttm_vram_read,
  1229. .llseek = default_llseek
  1230. };
  1231. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1232. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1233. size_t size, loff_t *pos)
  1234. {
  1235. struct amdgpu_device *adev = f->f_inode->i_private;
  1236. ssize_t result = 0;
  1237. int r;
  1238. while (size) {
  1239. loff_t p = *pos / PAGE_SIZE;
  1240. unsigned off = *pos & ~PAGE_MASK;
  1241. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1242. struct page *page;
  1243. void *ptr;
  1244. if (p >= adev->gart.num_cpu_pages)
  1245. return result;
  1246. page = adev->gart.pages[p];
  1247. if (page) {
  1248. ptr = kmap(page);
  1249. ptr += off;
  1250. r = copy_to_user(buf, ptr, cur_size);
  1251. kunmap(adev->gart.pages[p]);
  1252. } else
  1253. r = clear_user(buf, cur_size);
  1254. if (r)
  1255. return -EFAULT;
  1256. result += cur_size;
  1257. buf += cur_size;
  1258. *pos += cur_size;
  1259. size -= cur_size;
  1260. }
  1261. return result;
  1262. }
  1263. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1264. .owner = THIS_MODULE,
  1265. .read = amdgpu_ttm_gtt_read,
  1266. .llseek = default_llseek
  1267. };
  1268. #endif
  1269. #endif
  1270. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1271. {
  1272. #if defined(CONFIG_DEBUG_FS)
  1273. unsigned count;
  1274. struct drm_minor *minor = adev->ddev->primary;
  1275. struct dentry *ent, *root = minor->debugfs_root;
  1276. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1277. adev, &amdgpu_ttm_vram_fops);
  1278. if (IS_ERR(ent))
  1279. return PTR_ERR(ent);
  1280. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1281. adev->mman.vram = ent;
  1282. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1283. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1284. adev, &amdgpu_ttm_gtt_fops);
  1285. if (IS_ERR(ent))
  1286. return PTR_ERR(ent);
  1287. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1288. adev->mman.gtt = ent;
  1289. #endif
  1290. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1291. #ifdef CONFIG_SWIOTLB
  1292. if (!swiotlb_nr_tbl())
  1293. --count;
  1294. #endif
  1295. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1296. #else
  1297. return 0;
  1298. #endif
  1299. }
  1300. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1301. {
  1302. #if defined(CONFIG_DEBUG_FS)
  1303. debugfs_remove(adev->mman.vram);
  1304. adev->mman.vram = NULL;
  1305. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1306. debugfs_remove(adev->mman.gtt);
  1307. adev->mman.gtt = NULL;
  1308. #endif
  1309. #endif
  1310. }
  1311. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1312. {
  1313. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1314. }