amdgpu_object.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  40. struct ttm_mem_reg *mem)
  41. {
  42. if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
  43. return 0;
  44. return ((mem->start << PAGE_SHIFT) + mem->size) >
  45. adev->mc.visible_vram_size ?
  46. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  47. mem->size;
  48. }
  49. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  50. struct ttm_mem_reg *old_mem,
  51. struct ttm_mem_reg *new_mem)
  52. {
  53. u64 vis_size;
  54. if (!adev)
  55. return;
  56. if (new_mem) {
  57. switch (new_mem->mem_type) {
  58. case TTM_PL_TT:
  59. atomic64_add(new_mem->size, &adev->gtt_usage);
  60. break;
  61. case TTM_PL_VRAM:
  62. atomic64_add(new_mem->size, &adev->vram_usage);
  63. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  64. atomic64_add(vis_size, &adev->vram_vis_usage);
  65. break;
  66. }
  67. }
  68. if (old_mem) {
  69. switch (old_mem->mem_type) {
  70. case TTM_PL_TT:
  71. atomic64_sub(old_mem->size, &adev->gtt_usage);
  72. break;
  73. case TTM_PL_VRAM:
  74. atomic64_sub(old_mem->size, &adev->vram_usage);
  75. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  76. atomic64_sub(vis_size, &adev->vram_vis_usage);
  77. break;
  78. }
  79. }
  80. }
  81. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  82. {
  83. struct amdgpu_bo *bo;
  84. bo = container_of(tbo, struct amdgpu_bo, tbo);
  85. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  86. drm_gem_object_release(&bo->gem_base);
  87. amdgpu_bo_unref(&bo->parent);
  88. if (!list_empty(&bo->shadow_list)) {
  89. mutex_lock(&bo->adev->shadow_list_lock);
  90. list_del_init(&bo->shadow_list);
  91. mutex_unlock(&bo->adev->shadow_list_lock);
  92. }
  93. kfree(bo->metadata);
  94. kfree(bo);
  95. }
  96. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  97. {
  98. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  99. return true;
  100. return false;
  101. }
  102. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  103. struct ttm_placement *placement,
  104. struct ttm_place *places,
  105. u32 domain, u64 flags)
  106. {
  107. u32 c = 0;
  108. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  109. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  110. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  111. !(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  112. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  113. places[c].fpfn = visible_pfn;
  114. places[c].lpfn = 0;
  115. places[c].flags = TTM_PL_FLAG_WC |
  116. TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_VRAM |
  117. TTM_PL_FLAG_TOPDOWN;
  118. c++;
  119. }
  120. places[c].fpfn = 0;
  121. places[c].lpfn = 0;
  122. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  123. TTM_PL_FLAG_VRAM;
  124. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  125. places[c].lpfn = visible_pfn;
  126. else
  127. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  128. c++;
  129. }
  130. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  131. places[c].fpfn = 0;
  132. places[c].lpfn = 0;
  133. places[c].flags = TTM_PL_FLAG_TT;
  134. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  135. places[c].flags |= TTM_PL_FLAG_WC |
  136. TTM_PL_FLAG_UNCACHED;
  137. else
  138. places[c].flags |= TTM_PL_FLAG_CACHED;
  139. c++;
  140. }
  141. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  142. places[c].fpfn = 0;
  143. places[c].lpfn = 0;
  144. places[c].flags = TTM_PL_FLAG_SYSTEM;
  145. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  146. places[c].flags |= TTM_PL_FLAG_WC |
  147. TTM_PL_FLAG_UNCACHED;
  148. else
  149. places[c].flags |= TTM_PL_FLAG_CACHED;
  150. c++;
  151. }
  152. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  153. places[c].fpfn = 0;
  154. places[c].lpfn = 0;
  155. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  156. c++;
  157. }
  158. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  159. places[c].fpfn = 0;
  160. places[c].lpfn = 0;
  161. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  162. c++;
  163. }
  164. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  165. places[c].fpfn = 0;
  166. places[c].lpfn = 0;
  167. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  168. c++;
  169. }
  170. if (!c) {
  171. places[c].fpfn = 0;
  172. places[c].lpfn = 0;
  173. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  174. c++;
  175. }
  176. placement->num_placement = c;
  177. placement->placement = places;
  178. placement->num_busy_placement = c;
  179. placement->busy_placement = places;
  180. }
  181. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  182. {
  183. amdgpu_ttm_placement_init(abo->adev, &abo->placement,
  184. abo->placements, domain, abo->flags);
  185. }
  186. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  187. struct ttm_placement *placement)
  188. {
  189. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  190. memcpy(bo->placements, placement->placement,
  191. placement->num_placement * sizeof(struct ttm_place));
  192. bo->placement.num_placement = placement->num_placement;
  193. bo->placement.num_busy_placement = placement->num_busy_placement;
  194. bo->placement.placement = bo->placements;
  195. bo->placement.busy_placement = bo->placements;
  196. }
  197. /**
  198. * amdgpu_bo_create_kernel - create BO for kernel use
  199. *
  200. * @adev: amdgpu device object
  201. * @size: size for the new BO
  202. * @align: alignment for the new BO
  203. * @domain: where to place it
  204. * @bo_ptr: resulting BO
  205. * @gpu_addr: GPU addr of the pinned BO
  206. * @cpu_addr: optional CPU address mapping
  207. *
  208. * Allocates and pins a BO for kernel internal use.
  209. *
  210. * Returns 0 on success, negative error code otherwise.
  211. */
  212. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  213. unsigned long size, int align,
  214. u32 domain, struct amdgpu_bo **bo_ptr,
  215. u64 *gpu_addr, void **cpu_addr)
  216. {
  217. int r;
  218. r = amdgpu_bo_create(adev, size, align, true, domain,
  219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  220. NULL, NULL, bo_ptr);
  221. if (r) {
  222. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  223. return r;
  224. }
  225. r = amdgpu_bo_reserve(*bo_ptr, false);
  226. if (r) {
  227. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  228. goto error_free;
  229. }
  230. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  231. if (r) {
  232. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  233. goto error_unreserve;
  234. }
  235. if (cpu_addr) {
  236. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  237. if (r) {
  238. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  239. goto error_unreserve;
  240. }
  241. }
  242. amdgpu_bo_unreserve(*bo_ptr);
  243. return 0;
  244. error_unreserve:
  245. amdgpu_bo_unreserve(*bo_ptr);
  246. error_free:
  247. amdgpu_bo_unref(bo_ptr);
  248. return r;
  249. }
  250. /**
  251. * amdgpu_bo_free_kernel - free BO for kernel use
  252. *
  253. * @bo: amdgpu BO to free
  254. *
  255. * unmaps and unpin a BO for kernel internal use.
  256. */
  257. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  258. void **cpu_addr)
  259. {
  260. if (*bo == NULL)
  261. return;
  262. if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
  263. if (cpu_addr)
  264. amdgpu_bo_kunmap(*bo);
  265. amdgpu_bo_unpin(*bo);
  266. amdgpu_bo_unreserve(*bo);
  267. }
  268. amdgpu_bo_unref(bo);
  269. if (gpu_addr)
  270. *gpu_addr = 0;
  271. if (cpu_addr)
  272. *cpu_addr = NULL;
  273. }
  274. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  275. unsigned long size, int byte_align,
  276. bool kernel, u32 domain, u64 flags,
  277. struct sg_table *sg,
  278. struct ttm_placement *placement,
  279. struct reservation_object *resv,
  280. struct amdgpu_bo **bo_ptr)
  281. {
  282. struct amdgpu_bo *bo;
  283. enum ttm_bo_type type;
  284. unsigned long page_align;
  285. size_t acc_size;
  286. int r;
  287. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  288. size = ALIGN(size, PAGE_SIZE);
  289. if (kernel) {
  290. type = ttm_bo_type_kernel;
  291. } else if (sg) {
  292. type = ttm_bo_type_sg;
  293. } else {
  294. type = ttm_bo_type_device;
  295. }
  296. *bo_ptr = NULL;
  297. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  298. sizeof(struct amdgpu_bo));
  299. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  300. if (bo == NULL)
  301. return -ENOMEM;
  302. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  303. if (unlikely(r)) {
  304. kfree(bo);
  305. return r;
  306. }
  307. bo->adev = adev;
  308. INIT_LIST_HEAD(&bo->shadow_list);
  309. INIT_LIST_HEAD(&bo->va);
  310. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  311. AMDGPU_GEM_DOMAIN_GTT |
  312. AMDGPU_GEM_DOMAIN_CPU |
  313. AMDGPU_GEM_DOMAIN_GDS |
  314. AMDGPU_GEM_DOMAIN_GWS |
  315. AMDGPU_GEM_DOMAIN_OA);
  316. bo->allowed_domains = bo->prefered_domains;
  317. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  318. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  319. bo->flags = flags;
  320. /* For architectures that don't support WC memory,
  321. * mask out the WC flag from the BO
  322. */
  323. if (!drm_arch_can_wc_memory())
  324. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  325. amdgpu_fill_placement_to_bo(bo, placement);
  326. /* Kernel allocation are uninterruptible */
  327. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  328. &bo->placement, page_align, !kernel, NULL,
  329. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  330. if (unlikely(r != 0)) {
  331. return r;
  332. }
  333. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  334. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  335. struct fence *fence;
  336. if (adev->mman.buffer_funcs_ring == NULL ||
  337. !adev->mman.buffer_funcs_ring->ready) {
  338. r = -EBUSY;
  339. goto fail_free;
  340. }
  341. r = amdgpu_bo_reserve(bo, false);
  342. if (unlikely(r != 0))
  343. goto fail_free;
  344. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  345. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  346. if (unlikely(r != 0))
  347. goto fail_unreserve;
  348. amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  349. amdgpu_bo_fence(bo, fence, false);
  350. amdgpu_bo_unreserve(bo);
  351. fence_put(bo->tbo.moving);
  352. bo->tbo.moving = fence_get(fence);
  353. fence_put(fence);
  354. }
  355. *bo_ptr = bo;
  356. trace_amdgpu_bo_create(bo);
  357. return 0;
  358. fail_unreserve:
  359. amdgpu_bo_unreserve(bo);
  360. fail_free:
  361. amdgpu_bo_unref(&bo);
  362. return r;
  363. }
  364. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  365. unsigned long size, int byte_align,
  366. struct amdgpu_bo *bo)
  367. {
  368. struct ttm_placement placement = {0};
  369. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  370. int r;
  371. if (bo->shadow)
  372. return 0;
  373. bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
  374. memset(&placements, 0,
  375. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  376. amdgpu_ttm_placement_init(adev, &placement,
  377. placements, AMDGPU_GEM_DOMAIN_GTT,
  378. AMDGPU_GEM_CREATE_CPU_GTT_USWC);
  379. r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
  380. AMDGPU_GEM_DOMAIN_GTT,
  381. AMDGPU_GEM_CREATE_CPU_GTT_USWC,
  382. NULL, &placement,
  383. bo->tbo.resv,
  384. &bo->shadow);
  385. if (!r) {
  386. bo->shadow->parent = amdgpu_bo_ref(bo);
  387. mutex_lock(&adev->shadow_list_lock);
  388. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  389. mutex_unlock(&adev->shadow_list_lock);
  390. }
  391. return r;
  392. }
  393. int amdgpu_bo_create(struct amdgpu_device *adev,
  394. unsigned long size, int byte_align,
  395. bool kernel, u32 domain, u64 flags,
  396. struct sg_table *sg,
  397. struct reservation_object *resv,
  398. struct amdgpu_bo **bo_ptr)
  399. {
  400. struct ttm_placement placement = {0};
  401. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  402. int r;
  403. memset(&placements, 0,
  404. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  405. amdgpu_ttm_placement_init(adev, &placement,
  406. placements, domain, flags);
  407. r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  408. domain, flags, sg, &placement,
  409. resv, bo_ptr);
  410. if (r)
  411. return r;
  412. if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
  413. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  414. if (r)
  415. amdgpu_bo_unref(bo_ptr);
  416. }
  417. return r;
  418. }
  419. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  420. struct amdgpu_ring *ring,
  421. struct amdgpu_bo *bo,
  422. struct reservation_object *resv,
  423. struct fence **fence,
  424. bool direct)
  425. {
  426. struct amdgpu_bo *shadow = bo->shadow;
  427. uint64_t bo_addr, shadow_addr;
  428. int r;
  429. if (!shadow)
  430. return -EINVAL;
  431. bo_addr = amdgpu_bo_gpu_offset(bo);
  432. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  433. r = reservation_object_reserve_shared(bo->tbo.resv);
  434. if (r)
  435. goto err;
  436. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  437. amdgpu_bo_size(bo), resv, fence,
  438. direct);
  439. if (!r)
  440. amdgpu_bo_fence(bo, *fence, true);
  441. err:
  442. return r;
  443. }
  444. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  445. struct amdgpu_ring *ring,
  446. struct amdgpu_bo *bo,
  447. struct reservation_object *resv,
  448. struct fence **fence,
  449. bool direct)
  450. {
  451. struct amdgpu_bo *shadow = bo->shadow;
  452. uint64_t bo_addr, shadow_addr;
  453. int r;
  454. if (!shadow)
  455. return -EINVAL;
  456. bo_addr = amdgpu_bo_gpu_offset(bo);
  457. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  458. r = reservation_object_reserve_shared(bo->tbo.resv);
  459. if (r)
  460. goto err;
  461. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  462. amdgpu_bo_size(bo), resv, fence,
  463. direct);
  464. if (!r)
  465. amdgpu_bo_fence(bo, *fence, true);
  466. err:
  467. return r;
  468. }
  469. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  470. {
  471. bool is_iomem;
  472. long r;
  473. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  474. return -EPERM;
  475. if (bo->kptr) {
  476. if (ptr) {
  477. *ptr = bo->kptr;
  478. }
  479. return 0;
  480. }
  481. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  482. MAX_SCHEDULE_TIMEOUT);
  483. if (r < 0)
  484. return r;
  485. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  486. if (r)
  487. return r;
  488. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  489. if (ptr)
  490. *ptr = bo->kptr;
  491. return 0;
  492. }
  493. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  494. {
  495. if (bo->kptr == NULL)
  496. return;
  497. bo->kptr = NULL;
  498. ttm_bo_kunmap(&bo->kmap);
  499. }
  500. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  501. {
  502. if (bo == NULL)
  503. return NULL;
  504. ttm_bo_reference(&bo->tbo);
  505. return bo;
  506. }
  507. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  508. {
  509. struct ttm_buffer_object *tbo;
  510. if ((*bo) == NULL)
  511. return;
  512. tbo = &((*bo)->tbo);
  513. ttm_bo_unref(&tbo);
  514. if (tbo == NULL)
  515. *bo = NULL;
  516. }
  517. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  518. u64 min_offset, u64 max_offset,
  519. u64 *gpu_addr)
  520. {
  521. int r, i;
  522. unsigned fpfn, lpfn;
  523. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  524. return -EPERM;
  525. if (WARN_ON_ONCE(min_offset > max_offset))
  526. return -EINVAL;
  527. if (bo->pin_count) {
  528. uint32_t mem_type = bo->tbo.mem.mem_type;
  529. if (domain != amdgpu_mem_type_to_domain(mem_type))
  530. return -EINVAL;
  531. bo->pin_count++;
  532. if (gpu_addr)
  533. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  534. if (max_offset != 0) {
  535. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  536. WARN_ON_ONCE(max_offset <
  537. (amdgpu_bo_gpu_offset(bo) - domain_start));
  538. }
  539. return 0;
  540. }
  541. amdgpu_ttm_placement_from_domain(bo, domain);
  542. for (i = 0; i < bo->placement.num_placement; i++) {
  543. /* force to pin into visible video ram */
  544. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  545. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  546. (!max_offset || max_offset >
  547. bo->adev->mc.visible_vram_size)) {
  548. if (WARN_ON_ONCE(min_offset >
  549. bo->adev->mc.visible_vram_size))
  550. return -EINVAL;
  551. fpfn = min_offset >> PAGE_SHIFT;
  552. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  553. } else {
  554. fpfn = min_offset >> PAGE_SHIFT;
  555. lpfn = max_offset >> PAGE_SHIFT;
  556. }
  557. if (fpfn > bo->placements[i].fpfn)
  558. bo->placements[i].fpfn = fpfn;
  559. if (!bo->placements[i].lpfn ||
  560. (lpfn && lpfn < bo->placements[i].lpfn))
  561. bo->placements[i].lpfn = lpfn;
  562. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  563. }
  564. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  565. if (unlikely(r)) {
  566. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  567. goto error;
  568. }
  569. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  570. if (unlikely(r)) {
  571. dev_err(bo->adev->dev, "%p bind failed\n", bo);
  572. goto error;
  573. }
  574. bo->pin_count = 1;
  575. if (gpu_addr != NULL)
  576. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  577. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  578. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  579. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  580. bo->adev->invisible_pin_size += amdgpu_bo_size(bo);
  581. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  582. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  583. }
  584. error:
  585. return r;
  586. }
  587. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  588. {
  589. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  590. }
  591. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  592. {
  593. int r, i;
  594. if (!bo->pin_count) {
  595. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  596. return 0;
  597. }
  598. bo->pin_count--;
  599. if (bo->pin_count)
  600. return 0;
  601. for (i = 0; i < bo->placement.num_placement; i++) {
  602. bo->placements[i].lpfn = 0;
  603. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  604. }
  605. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  606. if (unlikely(r)) {
  607. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  608. goto error;
  609. }
  610. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  611. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  612. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  613. bo->adev->invisible_pin_size -= amdgpu_bo_size(bo);
  614. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  615. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  616. }
  617. error:
  618. return r;
  619. }
  620. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  621. {
  622. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  623. if (0 && (adev->flags & AMD_IS_APU)) {
  624. /* Useless to evict on IGP chips */
  625. return 0;
  626. }
  627. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  628. }
  629. static const char *amdgpu_vram_names[] = {
  630. "UNKNOWN",
  631. "GDDR1",
  632. "DDR2",
  633. "GDDR3",
  634. "GDDR4",
  635. "GDDR5",
  636. "HBM",
  637. "DDR3"
  638. };
  639. int amdgpu_bo_init(struct amdgpu_device *adev)
  640. {
  641. /* Add an MTRR for the VRAM */
  642. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  643. adev->mc.aper_size);
  644. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  645. adev->mc.mc_vram_size >> 20,
  646. (unsigned long long)adev->mc.aper_size >> 20);
  647. DRM_INFO("RAM width %dbits %s\n",
  648. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  649. return amdgpu_ttm_init(adev);
  650. }
  651. void amdgpu_bo_fini(struct amdgpu_device *adev)
  652. {
  653. amdgpu_ttm_fini(adev);
  654. arch_phys_wc_del(adev->mc.vram_mtrr);
  655. }
  656. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  657. struct vm_area_struct *vma)
  658. {
  659. return ttm_fbdev_mmap(vma, &bo->tbo);
  660. }
  661. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  662. {
  663. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  664. return -EINVAL;
  665. bo->tiling_flags = tiling_flags;
  666. return 0;
  667. }
  668. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  669. {
  670. lockdep_assert_held(&bo->tbo.resv->lock.base);
  671. if (tiling_flags)
  672. *tiling_flags = bo->tiling_flags;
  673. }
  674. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  675. uint32_t metadata_size, uint64_t flags)
  676. {
  677. void *buffer;
  678. if (!metadata_size) {
  679. if (bo->metadata_size) {
  680. kfree(bo->metadata);
  681. bo->metadata = NULL;
  682. bo->metadata_size = 0;
  683. }
  684. return 0;
  685. }
  686. if (metadata == NULL)
  687. return -EINVAL;
  688. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  689. if (buffer == NULL)
  690. return -ENOMEM;
  691. kfree(bo->metadata);
  692. bo->metadata_flags = flags;
  693. bo->metadata = buffer;
  694. bo->metadata_size = metadata_size;
  695. return 0;
  696. }
  697. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  698. size_t buffer_size, uint32_t *metadata_size,
  699. uint64_t *flags)
  700. {
  701. if (!buffer && !metadata_size)
  702. return -EINVAL;
  703. if (buffer) {
  704. if (buffer_size < bo->metadata_size)
  705. return -EINVAL;
  706. if (bo->metadata_size)
  707. memcpy(buffer, bo->metadata, bo->metadata_size);
  708. }
  709. if (metadata_size)
  710. *metadata_size = bo->metadata_size;
  711. if (flags)
  712. *flags = bo->metadata_flags;
  713. return 0;
  714. }
  715. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  716. struct ttm_mem_reg *new_mem)
  717. {
  718. struct amdgpu_bo *abo;
  719. struct ttm_mem_reg *old_mem = &bo->mem;
  720. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  721. return;
  722. abo = container_of(bo, struct amdgpu_bo, tbo);
  723. amdgpu_vm_bo_invalidate(abo->adev, abo);
  724. /* update statistics */
  725. if (!new_mem)
  726. return;
  727. /* move_notify is called before move happens */
  728. amdgpu_update_memory_usage(abo->adev, &bo->mem, new_mem);
  729. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  730. }
  731. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  732. {
  733. struct amdgpu_device *adev;
  734. struct amdgpu_bo *abo;
  735. unsigned long offset, size, lpfn;
  736. int i, r;
  737. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  738. return 0;
  739. abo = container_of(bo, struct amdgpu_bo, tbo);
  740. adev = abo->adev;
  741. if (bo->mem.mem_type != TTM_PL_VRAM)
  742. return 0;
  743. size = bo->mem.num_pages << PAGE_SHIFT;
  744. offset = bo->mem.start << PAGE_SHIFT;
  745. if ((offset + size) <= adev->mc.visible_vram_size)
  746. return 0;
  747. /* Can't move a pinned BO to visible VRAM */
  748. if (abo->pin_count > 0)
  749. return -EINVAL;
  750. /* hurrah the memory is not visible ! */
  751. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  752. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  753. for (i = 0; i < abo->placement.num_placement; i++) {
  754. /* Force into visible VRAM */
  755. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  756. (!abo->placements[i].lpfn ||
  757. abo->placements[i].lpfn > lpfn))
  758. abo->placements[i].lpfn = lpfn;
  759. }
  760. r = ttm_bo_validate(bo, &abo->placement, false, false);
  761. if (unlikely(r == -ENOMEM)) {
  762. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  763. return ttm_bo_validate(bo, &abo->placement, false, false);
  764. } else if (unlikely(r != 0)) {
  765. return r;
  766. }
  767. offset = bo->mem.start << PAGE_SHIFT;
  768. /* this should never happen */
  769. if ((offset + size) > adev->mc.visible_vram_size)
  770. return -EINVAL;
  771. return 0;
  772. }
  773. /**
  774. * amdgpu_bo_fence - add fence to buffer object
  775. *
  776. * @bo: buffer object in question
  777. * @fence: fence to add
  778. * @shared: true if fence should be added shared
  779. *
  780. */
  781. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  782. bool shared)
  783. {
  784. struct reservation_object *resv = bo->tbo.resv;
  785. if (shared)
  786. reservation_object_add_shared_fence(resv, fence);
  787. else
  788. reservation_object_add_excl_fence(resv, fence);
  789. }
  790. /**
  791. * amdgpu_bo_gpu_offset - return GPU offset of bo
  792. * @bo: amdgpu object for which we query the offset
  793. *
  794. * Returns current GPU offset of the object.
  795. *
  796. * Note: object should either be pinned or reserved when calling this
  797. * function, it might be useful to add check for this for debugging.
  798. */
  799. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  800. {
  801. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  802. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  803. !amdgpu_ttm_is_bound(bo->tbo.ttm));
  804. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  805. !bo->pin_count);
  806. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  807. return bo->tbo.offset;
  808. }