amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  108. {
  109. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  110. struct amdgpu_device *adev = abo->adev;
  111. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  112. struct amdgpu_vm *vm = &fpriv->vm;
  113. struct amdgpu_bo_va *bo_va;
  114. int r;
  115. r = amdgpu_bo_reserve(abo, false);
  116. if (r)
  117. return r;
  118. bo_va = amdgpu_vm_bo_find(vm, abo);
  119. if (!bo_va) {
  120. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  121. } else {
  122. ++bo_va->ref_count;
  123. }
  124. amdgpu_bo_unreserve(abo);
  125. return 0;
  126. }
  127. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  128. struct drm_file *file_priv)
  129. {
  130. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  131. struct amdgpu_device *adev = bo->adev;
  132. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  133. struct amdgpu_vm *vm = &fpriv->vm;
  134. struct amdgpu_bo_list_entry vm_pd;
  135. struct list_head list, duplicates;
  136. struct ttm_validate_buffer tv;
  137. struct ww_acquire_ctx ticket;
  138. struct amdgpu_bo_va *bo_va;
  139. int r;
  140. INIT_LIST_HEAD(&list);
  141. INIT_LIST_HEAD(&duplicates);
  142. tv.bo = &bo->tbo;
  143. tv.shared = true;
  144. list_add(&tv.head, &list);
  145. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  146. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  147. if (r) {
  148. dev_err(adev->dev, "leaking bo va because "
  149. "we fail to reserve bo (%d)\n", r);
  150. return;
  151. }
  152. bo_va = amdgpu_vm_bo_find(vm, bo);
  153. if (bo_va) {
  154. if (--bo_va->ref_count == 0) {
  155. amdgpu_vm_bo_rmv(adev, bo_va);
  156. }
  157. }
  158. ttm_eu_backoff_reservation(&ticket, &list);
  159. }
  160. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  161. {
  162. if (r == -EDEADLK) {
  163. r = amdgpu_gpu_reset(adev);
  164. if (!r)
  165. r = -EAGAIN;
  166. }
  167. return r;
  168. }
  169. /*
  170. * GEM ioctls.
  171. */
  172. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  173. struct drm_file *filp)
  174. {
  175. struct amdgpu_device *adev = dev->dev_private;
  176. union drm_amdgpu_gem_create *args = data;
  177. uint64_t size = args->in.bo_size;
  178. struct drm_gem_object *gobj;
  179. uint32_t handle;
  180. bool kernel = false;
  181. int r;
  182. /* create a gem object to contain this object in */
  183. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  184. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  185. kernel = true;
  186. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  187. size = size << AMDGPU_GDS_SHIFT;
  188. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  189. size = size << AMDGPU_GWS_SHIFT;
  190. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  191. size = size << AMDGPU_OA_SHIFT;
  192. else {
  193. r = -EINVAL;
  194. goto error_unlock;
  195. }
  196. }
  197. size = roundup(size, PAGE_SIZE);
  198. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  199. (u32)(0xffffffff & args->in.domains),
  200. args->in.domain_flags,
  201. kernel, &gobj);
  202. if (r)
  203. goto error_unlock;
  204. r = drm_gem_handle_create(filp, gobj, &handle);
  205. /* drop reference from allocate - handle holds it now */
  206. drm_gem_object_unreference_unlocked(gobj);
  207. if (r)
  208. goto error_unlock;
  209. memset(args, 0, sizeof(*args));
  210. args->out.handle = handle;
  211. return 0;
  212. error_unlock:
  213. r = amdgpu_gem_handle_lockup(adev, r);
  214. return r;
  215. }
  216. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  217. struct drm_file *filp)
  218. {
  219. struct amdgpu_device *adev = dev->dev_private;
  220. struct drm_amdgpu_gem_userptr *args = data;
  221. struct drm_gem_object *gobj;
  222. struct amdgpu_bo *bo;
  223. uint32_t handle;
  224. int r;
  225. if (offset_in_page(args->addr | args->size))
  226. return -EINVAL;
  227. /* reject unknown flag values */
  228. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  229. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  230. AMDGPU_GEM_USERPTR_REGISTER))
  231. return -EINVAL;
  232. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  233. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  234. /* if we want to write to it we must install a MMU notifier */
  235. return -EACCES;
  236. }
  237. /* create a gem object to contain this object in */
  238. r = amdgpu_gem_object_create(adev, args->size, 0,
  239. AMDGPU_GEM_DOMAIN_CPU, 0,
  240. 0, &gobj);
  241. if (r)
  242. goto handle_lockup;
  243. bo = gem_to_amdgpu_bo(gobj);
  244. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  245. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  246. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  247. if (r)
  248. goto release_object;
  249. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  250. r = amdgpu_mn_register(bo, args->addr);
  251. if (r)
  252. goto release_object;
  253. }
  254. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  255. down_read(&current->mm->mmap_sem);
  256. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  257. bo->tbo.ttm->pages);
  258. if (r)
  259. goto unlock_mmap_sem;
  260. r = amdgpu_bo_reserve(bo, true);
  261. if (r)
  262. goto free_pages;
  263. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  264. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  265. amdgpu_bo_unreserve(bo);
  266. if (r)
  267. goto free_pages;
  268. up_read(&current->mm->mmap_sem);
  269. }
  270. r = drm_gem_handle_create(filp, gobj, &handle);
  271. /* drop reference from allocate - handle holds it now */
  272. drm_gem_object_unreference_unlocked(gobj);
  273. if (r)
  274. goto handle_lockup;
  275. args->handle = handle;
  276. return 0;
  277. free_pages:
  278. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  279. unlock_mmap_sem:
  280. up_read(&current->mm->mmap_sem);
  281. release_object:
  282. drm_gem_object_unreference_unlocked(gobj);
  283. handle_lockup:
  284. r = amdgpu_gem_handle_lockup(adev, r);
  285. return r;
  286. }
  287. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  288. struct drm_device *dev,
  289. uint32_t handle, uint64_t *offset_p)
  290. {
  291. struct drm_gem_object *gobj;
  292. struct amdgpu_bo *robj;
  293. gobj = drm_gem_object_lookup(filp, handle);
  294. if (gobj == NULL) {
  295. return -ENOENT;
  296. }
  297. robj = gem_to_amdgpu_bo(gobj);
  298. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  299. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  300. drm_gem_object_unreference_unlocked(gobj);
  301. return -EPERM;
  302. }
  303. *offset_p = amdgpu_bo_mmap_offset(robj);
  304. drm_gem_object_unreference_unlocked(gobj);
  305. return 0;
  306. }
  307. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  308. struct drm_file *filp)
  309. {
  310. union drm_amdgpu_gem_mmap *args = data;
  311. uint32_t handle = args->in.handle;
  312. memset(args, 0, sizeof(*args));
  313. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  314. }
  315. /**
  316. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  317. *
  318. * @timeout_ns: timeout in ns
  319. *
  320. * Calculate the timeout in jiffies from an absolute timeout in ns.
  321. */
  322. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  323. {
  324. unsigned long timeout_jiffies;
  325. ktime_t timeout;
  326. /* clamp timeout if it's to large */
  327. if (((int64_t)timeout_ns) < 0)
  328. return MAX_SCHEDULE_TIMEOUT;
  329. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  330. if (ktime_to_ns(timeout) < 0)
  331. return 0;
  332. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  333. /* clamp timeout to avoid unsigned-> signed overflow */
  334. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  335. return MAX_SCHEDULE_TIMEOUT - 1;
  336. return timeout_jiffies;
  337. }
  338. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  339. struct drm_file *filp)
  340. {
  341. struct amdgpu_device *adev = dev->dev_private;
  342. union drm_amdgpu_gem_wait_idle *args = data;
  343. struct drm_gem_object *gobj;
  344. struct amdgpu_bo *robj;
  345. uint32_t handle = args->in.handle;
  346. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  347. int r = 0;
  348. long ret;
  349. gobj = drm_gem_object_lookup(filp, handle);
  350. if (gobj == NULL) {
  351. return -ENOENT;
  352. }
  353. robj = gem_to_amdgpu_bo(gobj);
  354. if (timeout == 0)
  355. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  356. else
  357. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  358. /* ret == 0 means not signaled,
  359. * ret > 0 means signaled
  360. * ret < 0 means interrupted before timeout
  361. */
  362. if (ret >= 0) {
  363. memset(args, 0, sizeof(*args));
  364. args->out.status = (ret == 0);
  365. } else
  366. r = ret;
  367. drm_gem_object_unreference_unlocked(gobj);
  368. r = amdgpu_gem_handle_lockup(adev, r);
  369. return r;
  370. }
  371. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  372. struct drm_file *filp)
  373. {
  374. struct drm_amdgpu_gem_metadata *args = data;
  375. struct drm_gem_object *gobj;
  376. struct amdgpu_bo *robj;
  377. int r = -1;
  378. DRM_DEBUG("%d \n", args->handle);
  379. gobj = drm_gem_object_lookup(filp, args->handle);
  380. if (gobj == NULL)
  381. return -ENOENT;
  382. robj = gem_to_amdgpu_bo(gobj);
  383. r = amdgpu_bo_reserve(robj, false);
  384. if (unlikely(r != 0))
  385. goto out;
  386. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  387. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  388. r = amdgpu_bo_get_metadata(robj, args->data.data,
  389. sizeof(args->data.data),
  390. &args->data.data_size_bytes,
  391. &args->data.flags);
  392. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  393. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  394. r = -EINVAL;
  395. goto unreserve;
  396. }
  397. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  398. if (!r)
  399. r = amdgpu_bo_set_metadata(robj, args->data.data,
  400. args->data.data_size_bytes,
  401. args->data.flags);
  402. }
  403. unreserve:
  404. amdgpu_bo_unreserve(robj);
  405. out:
  406. drm_gem_object_unreference_unlocked(gobj);
  407. return r;
  408. }
  409. /**
  410. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  411. *
  412. * @adev: amdgpu_device pointer
  413. * @bo_va: bo_va to update
  414. *
  415. * Update the bo_va directly after setting it's address. Errors are not
  416. * vital here, so they are not reported back to userspace.
  417. */
  418. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  419. struct amdgpu_bo_va *bo_va, uint32_t operation)
  420. {
  421. struct ttm_validate_buffer tv, *entry;
  422. struct amdgpu_bo_list_entry vm_pd;
  423. struct ww_acquire_ctx ticket;
  424. struct list_head list, duplicates;
  425. unsigned domain;
  426. int r;
  427. INIT_LIST_HEAD(&list);
  428. INIT_LIST_HEAD(&duplicates);
  429. tv.bo = &bo_va->bo->tbo;
  430. tv.shared = true;
  431. list_add(&tv.head, &list);
  432. amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
  433. /* Provide duplicates to avoid -EALREADY */
  434. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  435. if (r)
  436. goto error_print;
  437. amdgpu_vm_get_pt_bos(adev, bo_va->vm, &duplicates);
  438. list_for_each_entry(entry, &list, head) {
  439. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  440. /* if anything is swapped out don't swap it in here,
  441. just abort and wait for the next CS */
  442. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  443. goto error_unreserve;
  444. }
  445. list_for_each_entry(entry, &duplicates, head) {
  446. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  447. /* if anything is swapped out don't swap it in here,
  448. just abort and wait for the next CS */
  449. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  450. goto error_unreserve;
  451. }
  452. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  453. if (r)
  454. goto error_unreserve;
  455. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  456. if (r)
  457. goto error_unreserve;
  458. if (operation == AMDGPU_VA_OP_MAP)
  459. r = amdgpu_vm_bo_update(adev, bo_va, false);
  460. error_unreserve:
  461. ttm_eu_backoff_reservation(&ticket, &list);
  462. error_print:
  463. if (r && r != -ERESTARTSYS)
  464. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  465. }
  466. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  467. struct drm_file *filp)
  468. {
  469. struct drm_amdgpu_gem_va *args = data;
  470. struct drm_gem_object *gobj;
  471. struct amdgpu_device *adev = dev->dev_private;
  472. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  473. struct amdgpu_bo *abo;
  474. struct amdgpu_bo_va *bo_va;
  475. struct ttm_validate_buffer tv, tv_pd;
  476. struct ww_acquire_ctx ticket;
  477. struct list_head list, duplicates;
  478. uint32_t invalid_flags, va_flags = 0;
  479. int r = 0;
  480. if (!adev->vm_manager.enabled)
  481. return -ENOTTY;
  482. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  483. dev_err(&dev->pdev->dev,
  484. "va_address 0x%lX is in reserved area 0x%X\n",
  485. (unsigned long)args->va_address,
  486. AMDGPU_VA_RESERVED_SIZE);
  487. return -EINVAL;
  488. }
  489. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  490. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  491. if ((args->flags & invalid_flags)) {
  492. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  493. args->flags, invalid_flags);
  494. return -EINVAL;
  495. }
  496. switch (args->operation) {
  497. case AMDGPU_VA_OP_MAP:
  498. case AMDGPU_VA_OP_UNMAP:
  499. break;
  500. default:
  501. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  502. args->operation);
  503. return -EINVAL;
  504. }
  505. gobj = drm_gem_object_lookup(filp, args->handle);
  506. if (gobj == NULL)
  507. return -ENOENT;
  508. abo = gem_to_amdgpu_bo(gobj);
  509. INIT_LIST_HEAD(&list);
  510. INIT_LIST_HEAD(&duplicates);
  511. tv.bo = &abo->tbo;
  512. tv.shared = true;
  513. list_add(&tv.head, &list);
  514. tv_pd.bo = &fpriv->vm.page_directory->tbo;
  515. tv_pd.shared = true;
  516. list_add(&tv_pd.head, &list);
  517. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  518. if (r) {
  519. drm_gem_object_unreference_unlocked(gobj);
  520. return r;
  521. }
  522. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  523. if (!bo_va) {
  524. ttm_eu_backoff_reservation(&ticket, &list);
  525. drm_gem_object_unreference_unlocked(gobj);
  526. return -ENOENT;
  527. }
  528. switch (args->operation) {
  529. case AMDGPU_VA_OP_MAP:
  530. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  531. va_flags |= AMDGPU_PTE_READABLE;
  532. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  533. va_flags |= AMDGPU_PTE_WRITEABLE;
  534. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  535. va_flags |= AMDGPU_PTE_EXECUTABLE;
  536. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  537. args->offset_in_bo, args->map_size,
  538. va_flags);
  539. break;
  540. case AMDGPU_VA_OP_UNMAP:
  541. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  542. break;
  543. default:
  544. break;
  545. }
  546. ttm_eu_backoff_reservation(&ticket, &list);
  547. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
  548. !amdgpu_vm_debug)
  549. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  550. drm_gem_object_unreference_unlocked(gobj);
  551. return r;
  552. }
  553. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  554. struct drm_file *filp)
  555. {
  556. struct drm_amdgpu_gem_op *args = data;
  557. struct drm_gem_object *gobj;
  558. struct amdgpu_bo *robj;
  559. int r;
  560. gobj = drm_gem_object_lookup(filp, args->handle);
  561. if (gobj == NULL) {
  562. return -ENOENT;
  563. }
  564. robj = gem_to_amdgpu_bo(gobj);
  565. r = amdgpu_bo_reserve(robj, false);
  566. if (unlikely(r))
  567. goto out;
  568. switch (args->op) {
  569. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  570. struct drm_amdgpu_gem_create_in info;
  571. void __user *out = (void __user *)(long)args->value;
  572. info.bo_size = robj->gem_base.size;
  573. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  574. info.domains = robj->prefered_domains;
  575. info.domain_flags = robj->flags;
  576. amdgpu_bo_unreserve(robj);
  577. if (copy_to_user(out, &info, sizeof(info)))
  578. r = -EFAULT;
  579. break;
  580. }
  581. case AMDGPU_GEM_OP_SET_PLACEMENT:
  582. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  583. r = -EPERM;
  584. amdgpu_bo_unreserve(robj);
  585. break;
  586. }
  587. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  588. AMDGPU_GEM_DOMAIN_GTT |
  589. AMDGPU_GEM_DOMAIN_CPU);
  590. robj->allowed_domains = robj->prefered_domains;
  591. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  592. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  593. amdgpu_bo_unreserve(robj);
  594. break;
  595. default:
  596. amdgpu_bo_unreserve(robj);
  597. r = -EINVAL;
  598. }
  599. out:
  600. drm_gem_object_unreference_unlocked(gobj);
  601. return r;
  602. }
  603. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  604. struct drm_device *dev,
  605. struct drm_mode_create_dumb *args)
  606. {
  607. struct amdgpu_device *adev = dev->dev_private;
  608. struct drm_gem_object *gobj;
  609. uint32_t handle;
  610. int r;
  611. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  612. args->size = (u64)args->pitch * args->height;
  613. args->size = ALIGN(args->size, PAGE_SIZE);
  614. r = amdgpu_gem_object_create(adev, args->size, 0,
  615. AMDGPU_GEM_DOMAIN_VRAM,
  616. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  617. ttm_bo_type_device,
  618. &gobj);
  619. if (r)
  620. return -ENOMEM;
  621. r = drm_gem_handle_create(file_priv, gobj, &handle);
  622. /* drop reference from allocate - handle holds it now */
  623. drm_gem_object_unreference_unlocked(gobj);
  624. if (r) {
  625. return r;
  626. }
  627. args->handle = handle;
  628. return 0;
  629. }
  630. #if defined(CONFIG_DEBUG_FS)
  631. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  632. {
  633. struct drm_gem_object *gobj = ptr;
  634. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  635. struct seq_file *m = data;
  636. unsigned domain;
  637. const char *placement;
  638. unsigned pin_count;
  639. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  640. switch (domain) {
  641. case AMDGPU_GEM_DOMAIN_VRAM:
  642. placement = "VRAM";
  643. break;
  644. case AMDGPU_GEM_DOMAIN_GTT:
  645. placement = " GTT";
  646. break;
  647. case AMDGPU_GEM_DOMAIN_CPU:
  648. default:
  649. placement = " CPU";
  650. break;
  651. }
  652. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  653. id, amdgpu_bo_size(bo), placement,
  654. amdgpu_bo_gpu_offset(bo));
  655. pin_count = ACCESS_ONCE(bo->pin_count);
  656. if (pin_count)
  657. seq_printf(m, " pin count %d", pin_count);
  658. seq_printf(m, "\n");
  659. return 0;
  660. }
  661. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  662. {
  663. struct drm_info_node *node = (struct drm_info_node *)m->private;
  664. struct drm_device *dev = node->minor->dev;
  665. struct drm_file *file;
  666. int r;
  667. r = mutex_lock_interruptible(&dev->filelist_mutex);
  668. if (r)
  669. return r;
  670. list_for_each_entry(file, &dev->filelist, lhead) {
  671. struct task_struct *task;
  672. /*
  673. * Although we have a valid reference on file->pid, that does
  674. * not guarantee that the task_struct who called get_pid() is
  675. * still alive (e.g. get_pid(current) => fork() => exit()).
  676. * Therefore, we need to protect this ->comm access using RCU.
  677. */
  678. rcu_read_lock();
  679. task = pid_task(file->pid, PIDTYPE_PID);
  680. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  681. task ? task->comm : "<unknown>");
  682. rcu_read_unlock();
  683. spin_lock(&file->table_lock);
  684. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  685. spin_unlock(&file->table_lock);
  686. }
  687. mutex_unlock(&dev->filelist_mutex);
  688. return 0;
  689. }
  690. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  691. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  692. };
  693. #endif
  694. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  695. {
  696. #if defined(CONFIG_DEBUG_FS)
  697. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  698. #endif
  699. return 0;
  700. }