amdgpu_fb.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright © 2007 David Airlie
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * David Airlie
  25. */
  26. #include <linux/module.h>
  27. #include <linux/slab.h>
  28. #include <linux/pm_runtime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "cikd.h"
  35. #include <drm/drm_fb_helper.h>
  36. #include <linux/vga_switcheroo.h>
  37. /* object hierarchy -
  38. this contains a helper + a amdgpu fb
  39. the helper contains a pointer to amdgpu framebuffer baseclass.
  40. */
  41. struct amdgpu_fbdev {
  42. struct drm_fb_helper helper;
  43. struct amdgpu_framebuffer rfb;
  44. struct amdgpu_device *adev;
  45. };
  46. static int
  47. amdgpufb_open(struct fb_info *info, int user)
  48. {
  49. struct amdgpu_fbdev *rfbdev = info->par;
  50. struct amdgpu_device *adev = rfbdev->adev;
  51. int ret = pm_runtime_get_sync(adev->ddev->dev);
  52. if (ret < 0 && ret != -EACCES) {
  53. pm_runtime_mark_last_busy(adev->ddev->dev);
  54. pm_runtime_put_autosuspend(adev->ddev->dev);
  55. return ret;
  56. }
  57. return 0;
  58. }
  59. static int
  60. amdgpufb_release(struct fb_info *info, int user)
  61. {
  62. struct amdgpu_fbdev *rfbdev = info->par;
  63. struct amdgpu_device *adev = rfbdev->adev;
  64. pm_runtime_mark_last_busy(adev->ddev->dev);
  65. pm_runtime_put_autosuspend(adev->ddev->dev);
  66. return 0;
  67. }
  68. static struct fb_ops amdgpufb_ops = {
  69. .owner = THIS_MODULE,
  70. .fb_open = amdgpufb_open,
  71. .fb_release = amdgpufb_release,
  72. .fb_check_var = drm_fb_helper_check_var,
  73. .fb_set_par = drm_fb_helper_set_par,
  74. .fb_fillrect = drm_fb_helper_cfb_fillrect,
  75. .fb_copyarea = drm_fb_helper_cfb_copyarea,
  76. .fb_imageblit = drm_fb_helper_cfb_imageblit,
  77. .fb_pan_display = drm_fb_helper_pan_display,
  78. .fb_blank = drm_fb_helper_blank,
  79. .fb_setcmap = drm_fb_helper_setcmap,
  80. .fb_debug_enter = drm_fb_helper_debug_enter,
  81. .fb_debug_leave = drm_fb_helper_debug_leave,
  82. };
  83. int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled)
  84. {
  85. int aligned = width;
  86. int pitch_mask = 0;
  87. switch (bpp / 8) {
  88. case 1:
  89. pitch_mask = 255;
  90. break;
  91. case 2:
  92. pitch_mask = 127;
  93. break;
  94. case 3:
  95. case 4:
  96. pitch_mask = 63;
  97. break;
  98. }
  99. aligned += pitch_mask;
  100. aligned &= ~pitch_mask;
  101. return aligned;
  102. }
  103. static void amdgpufb_destroy_pinned_object(struct drm_gem_object *gobj)
  104. {
  105. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  106. int ret;
  107. ret = amdgpu_bo_reserve(abo, false);
  108. if (likely(ret == 0)) {
  109. amdgpu_bo_kunmap(abo);
  110. amdgpu_bo_unpin(abo);
  111. amdgpu_bo_unreserve(abo);
  112. }
  113. drm_gem_object_unreference_unlocked(gobj);
  114. }
  115. static int amdgpufb_create_pinned_object(struct amdgpu_fbdev *rfbdev,
  116. struct drm_mode_fb_cmd2 *mode_cmd,
  117. struct drm_gem_object **gobj_p)
  118. {
  119. struct amdgpu_device *adev = rfbdev->adev;
  120. struct drm_gem_object *gobj = NULL;
  121. struct amdgpu_bo *abo = NULL;
  122. bool fb_tiled = false; /* useful for testing */
  123. u32 tiling_flags = 0;
  124. int ret;
  125. int aligned_size, size;
  126. int height = mode_cmd->height;
  127. u32 bpp, depth;
  128. drm_fb_get_bpp_depth(mode_cmd->pixel_format, &depth, &bpp);
  129. /* need to align pitch with crtc limits */
  130. mode_cmd->pitches[0] = amdgpu_align_pitch(adev, mode_cmd->width, bpp,
  131. fb_tiled) * ((bpp + 1) / 8);
  132. height = ALIGN(mode_cmd->height, 8);
  133. size = mode_cmd->pitches[0] * height;
  134. aligned_size = ALIGN(size, PAGE_SIZE);
  135. ret = amdgpu_gem_object_create(adev, aligned_size, 0,
  136. AMDGPU_GEM_DOMAIN_VRAM,
  137. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  138. true, &gobj);
  139. if (ret) {
  140. printk(KERN_ERR "failed to allocate framebuffer (%d)\n",
  141. aligned_size);
  142. return -ENOMEM;
  143. }
  144. abo = gem_to_amdgpu_bo(gobj);
  145. if (fb_tiled)
  146. tiling_flags = AMDGPU_TILING_SET(ARRAY_MODE, GRPH_ARRAY_2D_TILED_THIN1);
  147. ret = amdgpu_bo_reserve(abo, false);
  148. if (unlikely(ret != 0))
  149. goto out_unref;
  150. if (tiling_flags) {
  151. ret = amdgpu_bo_set_tiling_flags(abo,
  152. tiling_flags);
  153. if (ret)
  154. dev_err(adev->dev, "FB failed to set tiling flags\n");
  155. }
  156. ret = amdgpu_bo_pin_restricted(abo, AMDGPU_GEM_DOMAIN_VRAM, 0, 0, NULL);
  157. if (ret) {
  158. amdgpu_bo_unreserve(abo);
  159. goto out_unref;
  160. }
  161. ret = amdgpu_bo_kmap(abo, NULL);
  162. amdgpu_bo_unreserve(abo);
  163. if (ret) {
  164. goto out_unref;
  165. }
  166. *gobj_p = gobj;
  167. return 0;
  168. out_unref:
  169. amdgpufb_destroy_pinned_object(gobj);
  170. *gobj_p = NULL;
  171. return ret;
  172. }
  173. static int amdgpufb_create(struct drm_fb_helper *helper,
  174. struct drm_fb_helper_surface_size *sizes)
  175. {
  176. struct amdgpu_fbdev *rfbdev = (struct amdgpu_fbdev *)helper;
  177. struct amdgpu_device *adev = rfbdev->adev;
  178. struct fb_info *info;
  179. struct drm_framebuffer *fb = NULL;
  180. struct drm_mode_fb_cmd2 mode_cmd;
  181. struct drm_gem_object *gobj = NULL;
  182. struct amdgpu_bo *abo = NULL;
  183. int ret;
  184. unsigned long tmp;
  185. mode_cmd.width = sizes->surface_width;
  186. mode_cmd.height = sizes->surface_height;
  187. if (sizes->surface_bpp == 24)
  188. sizes->surface_bpp = 32;
  189. mode_cmd.pixel_format = drm_mode_legacy_fb_format(sizes->surface_bpp,
  190. sizes->surface_depth);
  191. ret = amdgpufb_create_pinned_object(rfbdev, &mode_cmd, &gobj);
  192. if (ret) {
  193. DRM_ERROR("failed to create fbcon object %d\n", ret);
  194. return ret;
  195. }
  196. abo = gem_to_amdgpu_bo(gobj);
  197. /* okay we have an object now allocate the framebuffer */
  198. info = drm_fb_helper_alloc_fbi(helper);
  199. if (IS_ERR(info)) {
  200. ret = PTR_ERR(info);
  201. goto out_unref;
  202. }
  203. info->par = rfbdev;
  204. info->skip_vt_switch = true;
  205. ret = amdgpu_framebuffer_init(adev->ddev, &rfbdev->rfb, &mode_cmd, gobj);
  206. if (ret) {
  207. DRM_ERROR("failed to initialize framebuffer %d\n", ret);
  208. goto out_destroy_fbi;
  209. }
  210. fb = &rfbdev->rfb.base;
  211. /* setup helper */
  212. rfbdev->helper.fb = fb;
  213. memset_io(abo->kptr, 0x0, amdgpu_bo_size(abo));
  214. strcpy(info->fix.id, "amdgpudrmfb");
  215. drm_fb_helper_fill_fix(info, fb->pitches[0], fb->depth);
  216. info->flags = FBINFO_DEFAULT | FBINFO_CAN_FORCE_OUTPUT;
  217. info->fbops = &amdgpufb_ops;
  218. tmp = amdgpu_bo_gpu_offset(abo) - adev->mc.vram_start;
  219. info->fix.smem_start = adev->mc.aper_base + tmp;
  220. info->fix.smem_len = amdgpu_bo_size(abo);
  221. info->screen_base = abo->kptr;
  222. info->screen_size = amdgpu_bo_size(abo);
  223. drm_fb_helper_fill_var(info, &rfbdev->helper, sizes->fb_width, sizes->fb_height);
  224. /* setup aperture base/size for vesafb takeover */
  225. info->apertures->ranges[0].base = adev->ddev->mode_config.fb_base;
  226. info->apertures->ranges[0].size = adev->mc.aper_size;
  227. /* Use default scratch pixmap (info->pixmap.flags = FB_PIXMAP_SYSTEM) */
  228. if (info->screen_base == NULL) {
  229. ret = -ENOSPC;
  230. goto out_destroy_fbi;
  231. }
  232. DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
  233. DRM_INFO("vram apper at 0x%lX\n", (unsigned long)adev->mc.aper_base);
  234. DRM_INFO("size %lu\n", (unsigned long)amdgpu_bo_size(abo));
  235. DRM_INFO("fb depth is %d\n", fb->depth);
  236. DRM_INFO(" pitch is %d\n", fb->pitches[0]);
  237. vga_switcheroo_client_fb_set(adev->ddev->pdev, info);
  238. return 0;
  239. out_destroy_fbi:
  240. drm_fb_helper_release_fbi(helper);
  241. out_unref:
  242. if (abo) {
  243. }
  244. if (fb && ret) {
  245. drm_gem_object_unreference_unlocked(gobj);
  246. drm_framebuffer_unregister_private(fb);
  247. drm_framebuffer_cleanup(fb);
  248. kfree(fb);
  249. }
  250. return ret;
  251. }
  252. void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev)
  253. {
  254. if (adev->mode_info.rfbdev)
  255. drm_fb_helper_hotplug_event(&adev->mode_info.rfbdev->helper);
  256. }
  257. static int amdgpu_fbdev_destroy(struct drm_device *dev, struct amdgpu_fbdev *rfbdev)
  258. {
  259. struct amdgpu_framebuffer *rfb = &rfbdev->rfb;
  260. drm_fb_helper_unregister_fbi(&rfbdev->helper);
  261. drm_fb_helper_release_fbi(&rfbdev->helper);
  262. if (rfb->obj) {
  263. amdgpufb_destroy_pinned_object(rfb->obj);
  264. rfb->obj = NULL;
  265. }
  266. drm_fb_helper_fini(&rfbdev->helper);
  267. drm_framebuffer_unregister_private(&rfb->base);
  268. drm_framebuffer_cleanup(&rfb->base);
  269. return 0;
  270. }
  271. /** Sets the color ramps on behalf of fbcon */
  272. static void amdgpu_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  273. u16 blue, int regno)
  274. {
  275. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  276. amdgpu_crtc->lut_r[regno] = red >> 6;
  277. amdgpu_crtc->lut_g[regno] = green >> 6;
  278. amdgpu_crtc->lut_b[regno] = blue >> 6;
  279. }
  280. /** Gets the color ramps on behalf of fbcon */
  281. static void amdgpu_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  282. u16 *blue, int regno)
  283. {
  284. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  285. *red = amdgpu_crtc->lut_r[regno] << 6;
  286. *green = amdgpu_crtc->lut_g[regno] << 6;
  287. *blue = amdgpu_crtc->lut_b[regno] << 6;
  288. }
  289. static const struct drm_fb_helper_funcs amdgpu_fb_helper_funcs = {
  290. .gamma_set = amdgpu_crtc_fb_gamma_set,
  291. .gamma_get = amdgpu_crtc_fb_gamma_get,
  292. .fb_probe = amdgpufb_create,
  293. };
  294. int amdgpu_fbdev_init(struct amdgpu_device *adev)
  295. {
  296. struct amdgpu_fbdev *rfbdev;
  297. int bpp_sel = 32;
  298. int ret;
  299. /* don't init fbdev on hw without DCE */
  300. if (!adev->mode_info.mode_config_initialized)
  301. return 0;
  302. /* don't init fbdev if there are no connectors */
  303. if (list_empty(&adev->ddev->mode_config.connector_list))
  304. return 0;
  305. /* select 8 bpp console on low vram cards */
  306. if (adev->mc.real_vram_size <= (32*1024*1024))
  307. bpp_sel = 8;
  308. rfbdev = kzalloc(sizeof(struct amdgpu_fbdev), GFP_KERNEL);
  309. if (!rfbdev)
  310. return -ENOMEM;
  311. rfbdev->adev = adev;
  312. adev->mode_info.rfbdev = rfbdev;
  313. drm_fb_helper_prepare(adev->ddev, &rfbdev->helper,
  314. &amdgpu_fb_helper_funcs);
  315. ret = drm_fb_helper_init(adev->ddev, &rfbdev->helper,
  316. adev->mode_info.num_crtc,
  317. AMDGPUFB_CONN_LIMIT);
  318. if (ret) {
  319. kfree(rfbdev);
  320. return ret;
  321. }
  322. drm_fb_helper_single_add_all_connectors(&rfbdev->helper);
  323. /* disable all the possible outputs/crtcs before entering KMS mode */
  324. drm_helper_disable_unused_functions(adev->ddev);
  325. drm_fb_helper_initial_config(&rfbdev->helper, bpp_sel);
  326. return 0;
  327. }
  328. void amdgpu_fbdev_fini(struct amdgpu_device *adev)
  329. {
  330. if (!adev->mode_info.rfbdev)
  331. return;
  332. amdgpu_fbdev_destroy(adev->ddev, adev->mode_info.rfbdev);
  333. kfree(adev->mode_info.rfbdev);
  334. adev->mode_info.rfbdev = NULL;
  335. }
  336. void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state)
  337. {
  338. if (adev->mode_info.rfbdev)
  339. drm_fb_helper_set_suspend(&adev->mode_info.rfbdev->helper,
  340. state);
  341. }
  342. int amdgpu_fbdev_total_size(struct amdgpu_device *adev)
  343. {
  344. struct amdgpu_bo *robj;
  345. int size = 0;
  346. if (!adev->mode_info.rfbdev)
  347. return 0;
  348. robj = gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj);
  349. size += amdgpu_bo_size(robj);
  350. return size;
  351. }
  352. bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj)
  353. {
  354. if (!adev->mode_info.rfbdev)
  355. return false;
  356. if (robj == gem_to_amdgpu_bo(adev->mode_info.rfbdev->rfb.obj))
  357. return true;
  358. return false;
  359. }
  360. void amdgpu_fbdev_restore_mode(struct amdgpu_device *adev)
  361. {
  362. struct amdgpu_fbdev *afbdev = adev->mode_info.rfbdev;
  363. struct drm_fb_helper *fb_helper;
  364. int ret;
  365. if (!afbdev)
  366. return;
  367. fb_helper = &afbdev->helper;
  368. ret = drm_fb_helper_restore_fbdev_mode_unlocked(fb_helper);
  369. if (ret)
  370. DRM_DEBUG("failed to restore crtc mode\n");
  371. }