amdgpu_display.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_i2c.h"
  30. #include "atom.h"
  31. #include "amdgpu_connectors.h"
  32. #include <asm/div64.h>
  33. #include <linux/pm_runtime.h>
  34. #include <drm/drm_crtc_helper.h>
  35. #include <drm/drm_edid.h>
  36. static void amdgpu_flip_callback(struct fence *f, struct fence_cb *cb)
  37. {
  38. struct amdgpu_flip_work *work =
  39. container_of(cb, struct amdgpu_flip_work, cb);
  40. fence_put(f);
  41. schedule_work(&work->flip_work.work);
  42. }
  43. static bool amdgpu_flip_handle_fence(struct amdgpu_flip_work *work,
  44. struct fence **f)
  45. {
  46. struct fence *fence= *f;
  47. if (fence == NULL)
  48. return false;
  49. *f = NULL;
  50. if (!fence_add_callback(fence, &work->cb, amdgpu_flip_callback))
  51. return true;
  52. fence_put(fence);
  53. return false;
  54. }
  55. static void amdgpu_flip_work_func(struct work_struct *__work)
  56. {
  57. struct delayed_work *delayed_work =
  58. container_of(__work, struct delayed_work, work);
  59. struct amdgpu_flip_work *work =
  60. container_of(delayed_work, struct amdgpu_flip_work, flip_work);
  61. struct amdgpu_device *adev = work->adev;
  62. struct amdgpu_crtc *amdgpuCrtc = adev->mode_info.crtcs[work->crtc_id];
  63. struct drm_crtc *crtc = &amdgpuCrtc->base;
  64. unsigned long flags;
  65. unsigned i;
  66. int vpos, hpos;
  67. if (amdgpu_flip_handle_fence(work, &work->excl))
  68. return;
  69. for (i = 0; i < work->shared_count; ++i)
  70. if (amdgpu_flip_handle_fence(work, &work->shared[i]))
  71. return;
  72. /* Wait until we're out of the vertical blank period before the one
  73. * targeted by the flip
  74. */
  75. if (amdgpuCrtc->enabled &&
  76. (amdgpu_get_crtc_scanoutpos(adev->ddev, work->crtc_id, 0,
  77. &vpos, &hpos, NULL, NULL,
  78. &crtc->hwmode)
  79. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  80. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  81. (int)(work->target_vblank -
  82. amdgpu_get_vblank_counter_kms(adev->ddev, amdgpuCrtc->crtc_id)) > 0) {
  83. schedule_delayed_work(&work->flip_work, usecs_to_jiffies(1000));
  84. return;
  85. }
  86. /* We borrow the event spin lock for protecting flip_status */
  87. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  88. /* Do the flip (mmio) */
  89. adev->mode_info.funcs->page_flip(adev, work->crtc_id, work->base, work->async);
  90. /* Set the flip status */
  91. amdgpuCrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  92. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  93. DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_SUBMITTED, work: %p,\n",
  94. amdgpuCrtc->crtc_id, amdgpuCrtc, work);
  95. }
  96. /*
  97. * Handle unpin events outside the interrupt handler proper.
  98. */
  99. static void amdgpu_unpin_work_func(struct work_struct *__work)
  100. {
  101. struct amdgpu_flip_work *work =
  102. container_of(__work, struct amdgpu_flip_work, unpin_work);
  103. int r;
  104. /* unpin of the old buffer */
  105. r = amdgpu_bo_reserve(work->old_abo, false);
  106. if (likely(r == 0)) {
  107. r = amdgpu_bo_unpin(work->old_abo);
  108. if (unlikely(r != 0)) {
  109. DRM_ERROR("failed to unpin buffer after flip\n");
  110. }
  111. amdgpu_bo_unreserve(work->old_abo);
  112. } else
  113. DRM_ERROR("failed to reserve buffer after flip\n");
  114. amdgpu_bo_unref(&work->old_abo);
  115. kfree(work->shared);
  116. kfree(work);
  117. }
  118. int amdgpu_crtc_page_flip_target(struct drm_crtc *crtc,
  119. struct drm_framebuffer *fb,
  120. struct drm_pending_vblank_event *event,
  121. uint32_t page_flip_flags, uint32_t target)
  122. {
  123. struct drm_device *dev = crtc->dev;
  124. struct amdgpu_device *adev = dev->dev_private;
  125. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  126. struct amdgpu_framebuffer *old_amdgpu_fb;
  127. struct amdgpu_framebuffer *new_amdgpu_fb;
  128. struct drm_gem_object *obj;
  129. struct amdgpu_flip_work *work;
  130. struct amdgpu_bo *new_abo;
  131. unsigned long flags;
  132. u64 tiling_flags;
  133. u64 base;
  134. int i, r;
  135. work = kzalloc(sizeof *work, GFP_KERNEL);
  136. if (work == NULL)
  137. return -ENOMEM;
  138. INIT_DELAYED_WORK(&work->flip_work, amdgpu_flip_work_func);
  139. INIT_WORK(&work->unpin_work, amdgpu_unpin_work_func);
  140. work->event = event;
  141. work->adev = adev;
  142. work->crtc_id = amdgpu_crtc->crtc_id;
  143. work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  144. /* schedule unpin of the old buffer */
  145. old_amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  146. obj = old_amdgpu_fb->obj;
  147. /* take a reference to the old object */
  148. work->old_abo = gem_to_amdgpu_bo(obj);
  149. amdgpu_bo_ref(work->old_abo);
  150. new_amdgpu_fb = to_amdgpu_framebuffer(fb);
  151. obj = new_amdgpu_fb->obj;
  152. new_abo = gem_to_amdgpu_bo(obj);
  153. /* pin the new buffer */
  154. r = amdgpu_bo_reserve(new_abo, false);
  155. if (unlikely(r != 0)) {
  156. DRM_ERROR("failed to reserve new abo buffer before flip\n");
  157. goto cleanup;
  158. }
  159. r = amdgpu_bo_pin_restricted(new_abo, AMDGPU_GEM_DOMAIN_VRAM, 0, 0, &base);
  160. if (unlikely(r != 0)) {
  161. r = -EINVAL;
  162. DRM_ERROR("failed to pin new abo buffer before flip\n");
  163. goto unreserve;
  164. }
  165. r = reservation_object_get_fences_rcu(new_abo->tbo.resv, &work->excl,
  166. &work->shared_count,
  167. &work->shared);
  168. if (unlikely(r != 0)) {
  169. DRM_ERROR("failed to get fences for buffer\n");
  170. goto unpin;
  171. }
  172. amdgpu_bo_get_tiling_flags(new_abo, &tiling_flags);
  173. amdgpu_bo_unreserve(new_abo);
  174. work->base = base;
  175. work->target_vblank = target - drm_crtc_vblank_count(crtc) +
  176. amdgpu_get_vblank_counter_kms(dev, work->crtc_id);
  177. /* we borrow the event spin lock for protecting flip_wrok */
  178. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  179. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_NONE) {
  180. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  181. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  182. r = -EBUSY;
  183. goto pflip_cleanup;
  184. }
  185. amdgpu_crtc->pflip_status = AMDGPU_FLIP_PENDING;
  186. amdgpu_crtc->pflip_works = work;
  187. DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_PENDING, work: %p,\n",
  188. amdgpu_crtc->crtc_id, amdgpu_crtc, work);
  189. /* update crtc fb */
  190. crtc->primary->fb = fb;
  191. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  192. amdgpu_flip_work_func(&work->flip_work.work);
  193. return 0;
  194. pflip_cleanup:
  195. if (unlikely(amdgpu_bo_reserve(new_abo, false) != 0)) {
  196. DRM_ERROR("failed to reserve new abo in error path\n");
  197. goto cleanup;
  198. }
  199. unpin:
  200. if (unlikely(amdgpu_bo_unpin(new_abo) != 0)) {
  201. DRM_ERROR("failed to unpin new abo in error path\n");
  202. }
  203. unreserve:
  204. amdgpu_bo_unreserve(new_abo);
  205. cleanup:
  206. amdgpu_bo_unref(&work->old_abo);
  207. fence_put(work->excl);
  208. for (i = 0; i < work->shared_count; ++i)
  209. fence_put(work->shared[i]);
  210. kfree(work->shared);
  211. kfree(work);
  212. return r;
  213. }
  214. int amdgpu_crtc_set_config(struct drm_mode_set *set)
  215. {
  216. struct drm_device *dev;
  217. struct amdgpu_device *adev;
  218. struct drm_crtc *crtc;
  219. bool active = false;
  220. int ret;
  221. if (!set || !set->crtc)
  222. return -EINVAL;
  223. dev = set->crtc->dev;
  224. ret = pm_runtime_get_sync(dev->dev);
  225. if (ret < 0)
  226. return ret;
  227. ret = drm_crtc_helper_set_config(set);
  228. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  229. if (crtc->enabled)
  230. active = true;
  231. pm_runtime_mark_last_busy(dev->dev);
  232. adev = dev->dev_private;
  233. /* if we have active crtcs and we don't have a power ref,
  234. take the current one */
  235. if (active && !adev->have_disp_power_ref) {
  236. adev->have_disp_power_ref = true;
  237. return ret;
  238. }
  239. /* if we have no active crtcs, then drop the power ref
  240. we got before */
  241. if (!active && adev->have_disp_power_ref) {
  242. pm_runtime_put_autosuspend(dev->dev);
  243. adev->have_disp_power_ref = false;
  244. }
  245. /* drop the power reference we got coming in here */
  246. pm_runtime_put_autosuspend(dev->dev);
  247. return ret;
  248. }
  249. static const char *encoder_names[41] = {
  250. "NONE",
  251. "INTERNAL_LVDS",
  252. "INTERNAL_TMDS1",
  253. "INTERNAL_TMDS2",
  254. "INTERNAL_DAC1",
  255. "INTERNAL_DAC2",
  256. "INTERNAL_SDVOA",
  257. "INTERNAL_SDVOB",
  258. "SI170B",
  259. "CH7303",
  260. "CH7301",
  261. "INTERNAL_DVO1",
  262. "EXTERNAL_SDVOA",
  263. "EXTERNAL_SDVOB",
  264. "TITFP513",
  265. "INTERNAL_LVTM1",
  266. "VT1623",
  267. "HDMI_SI1930",
  268. "HDMI_INTERNAL",
  269. "INTERNAL_KLDSCP_TMDS1",
  270. "INTERNAL_KLDSCP_DVO1",
  271. "INTERNAL_KLDSCP_DAC1",
  272. "INTERNAL_KLDSCP_DAC2",
  273. "SI178",
  274. "MVPU_FPGA",
  275. "INTERNAL_DDI",
  276. "VT1625",
  277. "HDMI_SI1932",
  278. "DP_AN9801",
  279. "DP_DP501",
  280. "INTERNAL_UNIPHY",
  281. "INTERNAL_KLDSCP_LVTMA",
  282. "INTERNAL_UNIPHY1",
  283. "INTERNAL_UNIPHY2",
  284. "NUTMEG",
  285. "TRAVIS",
  286. "INTERNAL_VCE",
  287. "INTERNAL_UNIPHY3",
  288. "HDMI_ANX9805",
  289. "INTERNAL_AMCLK",
  290. "VIRTUAL",
  291. };
  292. static const char *hpd_names[6] = {
  293. "HPD1",
  294. "HPD2",
  295. "HPD3",
  296. "HPD4",
  297. "HPD5",
  298. "HPD6",
  299. };
  300. void amdgpu_print_display_setup(struct drm_device *dev)
  301. {
  302. struct drm_connector *connector;
  303. struct amdgpu_connector *amdgpu_connector;
  304. struct drm_encoder *encoder;
  305. struct amdgpu_encoder *amdgpu_encoder;
  306. uint32_t devices;
  307. int i = 0;
  308. DRM_INFO("AMDGPU Display Connectors\n");
  309. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  310. amdgpu_connector = to_amdgpu_connector(connector);
  311. DRM_INFO("Connector %d:\n", i);
  312. DRM_INFO(" %s\n", connector->name);
  313. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE)
  314. DRM_INFO(" %s\n", hpd_names[amdgpu_connector->hpd.hpd]);
  315. if (amdgpu_connector->ddc_bus) {
  316. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  317. amdgpu_connector->ddc_bus->rec.mask_clk_reg,
  318. amdgpu_connector->ddc_bus->rec.mask_data_reg,
  319. amdgpu_connector->ddc_bus->rec.a_clk_reg,
  320. amdgpu_connector->ddc_bus->rec.a_data_reg,
  321. amdgpu_connector->ddc_bus->rec.en_clk_reg,
  322. amdgpu_connector->ddc_bus->rec.en_data_reg,
  323. amdgpu_connector->ddc_bus->rec.y_clk_reg,
  324. amdgpu_connector->ddc_bus->rec.y_data_reg);
  325. if (amdgpu_connector->router.ddc_valid)
  326. DRM_INFO(" DDC Router 0x%x/0x%x\n",
  327. amdgpu_connector->router.ddc_mux_control_pin,
  328. amdgpu_connector->router.ddc_mux_state);
  329. if (amdgpu_connector->router.cd_valid)
  330. DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
  331. amdgpu_connector->router.cd_mux_control_pin,
  332. amdgpu_connector->router.cd_mux_state);
  333. } else {
  334. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  335. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  336. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  337. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  338. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  339. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  340. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  341. }
  342. DRM_INFO(" Encoders:\n");
  343. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  344. amdgpu_encoder = to_amdgpu_encoder(encoder);
  345. devices = amdgpu_encoder->devices & amdgpu_connector->devices;
  346. if (devices) {
  347. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  348. DRM_INFO(" CRT1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  349. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  350. DRM_INFO(" CRT2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  351. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  352. DRM_INFO(" LCD1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  353. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  354. DRM_INFO(" DFP1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  355. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  356. DRM_INFO(" DFP2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  357. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  358. DRM_INFO(" DFP3: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  359. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  360. DRM_INFO(" DFP4: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  361. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  362. DRM_INFO(" DFP5: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  363. if (devices & ATOM_DEVICE_DFP6_SUPPORT)
  364. DRM_INFO(" DFP6: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  365. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  366. DRM_INFO(" TV1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  367. if (devices & ATOM_DEVICE_CV_SUPPORT)
  368. DRM_INFO(" CV: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  369. }
  370. }
  371. i++;
  372. }
  373. }
  374. /**
  375. * amdgpu_ddc_probe
  376. *
  377. */
  378. bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector,
  379. bool use_aux)
  380. {
  381. u8 out = 0x0;
  382. u8 buf[8];
  383. int ret;
  384. struct i2c_msg msgs[] = {
  385. {
  386. .addr = DDC_ADDR,
  387. .flags = 0,
  388. .len = 1,
  389. .buf = &out,
  390. },
  391. {
  392. .addr = DDC_ADDR,
  393. .flags = I2C_M_RD,
  394. .len = 8,
  395. .buf = buf,
  396. }
  397. };
  398. /* on hw with routers, select right port */
  399. if (amdgpu_connector->router.ddc_valid)
  400. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  401. if (use_aux) {
  402. ret = i2c_transfer(&amdgpu_connector->ddc_bus->aux.ddc, msgs, 2);
  403. } else {
  404. ret = i2c_transfer(&amdgpu_connector->ddc_bus->adapter, msgs, 2);
  405. }
  406. if (ret != 2)
  407. /* Couldn't find an accessible DDC on this connector */
  408. return false;
  409. /* Probe also for valid EDID header
  410. * EDID header starts with:
  411. * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
  412. * Only the first 6 bytes must be valid as
  413. * drm_edid_block_valid() can fix the last 2 bytes */
  414. if (drm_edid_header_is_valid(buf) < 6) {
  415. /* Couldn't find an accessible EDID on this
  416. * connector */
  417. return false;
  418. }
  419. return true;
  420. }
  421. static void amdgpu_user_framebuffer_destroy(struct drm_framebuffer *fb)
  422. {
  423. struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
  424. drm_gem_object_unreference_unlocked(amdgpu_fb->obj);
  425. drm_framebuffer_cleanup(fb);
  426. kfree(amdgpu_fb);
  427. }
  428. static int amdgpu_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  429. struct drm_file *file_priv,
  430. unsigned int *handle)
  431. {
  432. struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
  433. return drm_gem_handle_create(file_priv, amdgpu_fb->obj, handle);
  434. }
  435. static const struct drm_framebuffer_funcs amdgpu_fb_funcs = {
  436. .destroy = amdgpu_user_framebuffer_destroy,
  437. .create_handle = amdgpu_user_framebuffer_create_handle,
  438. };
  439. int
  440. amdgpu_framebuffer_init(struct drm_device *dev,
  441. struct amdgpu_framebuffer *rfb,
  442. const struct drm_mode_fb_cmd2 *mode_cmd,
  443. struct drm_gem_object *obj)
  444. {
  445. int ret;
  446. rfb->obj = obj;
  447. drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
  448. ret = drm_framebuffer_init(dev, &rfb->base, &amdgpu_fb_funcs);
  449. if (ret) {
  450. rfb->obj = NULL;
  451. return ret;
  452. }
  453. return 0;
  454. }
  455. static struct drm_framebuffer *
  456. amdgpu_user_framebuffer_create(struct drm_device *dev,
  457. struct drm_file *file_priv,
  458. const struct drm_mode_fb_cmd2 *mode_cmd)
  459. {
  460. struct drm_gem_object *obj;
  461. struct amdgpu_framebuffer *amdgpu_fb;
  462. int ret;
  463. obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
  464. if (obj == NULL) {
  465. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  466. "can't create framebuffer\n", mode_cmd->handles[0]);
  467. return ERR_PTR(-ENOENT);
  468. }
  469. amdgpu_fb = kzalloc(sizeof(*amdgpu_fb), GFP_KERNEL);
  470. if (amdgpu_fb == NULL) {
  471. drm_gem_object_unreference_unlocked(obj);
  472. return ERR_PTR(-ENOMEM);
  473. }
  474. ret = amdgpu_framebuffer_init(dev, amdgpu_fb, mode_cmd, obj);
  475. if (ret) {
  476. kfree(amdgpu_fb);
  477. drm_gem_object_unreference_unlocked(obj);
  478. return ERR_PTR(ret);
  479. }
  480. return &amdgpu_fb->base;
  481. }
  482. static void amdgpu_output_poll_changed(struct drm_device *dev)
  483. {
  484. struct amdgpu_device *adev = dev->dev_private;
  485. amdgpu_fb_output_poll_changed(adev);
  486. }
  487. const struct drm_mode_config_funcs amdgpu_mode_funcs = {
  488. .fb_create = amdgpu_user_framebuffer_create,
  489. .output_poll_changed = amdgpu_output_poll_changed
  490. };
  491. static const struct drm_prop_enum_list amdgpu_underscan_enum_list[] =
  492. { { UNDERSCAN_OFF, "off" },
  493. { UNDERSCAN_ON, "on" },
  494. { UNDERSCAN_AUTO, "auto" },
  495. };
  496. static const struct drm_prop_enum_list amdgpu_audio_enum_list[] =
  497. { { AMDGPU_AUDIO_DISABLE, "off" },
  498. { AMDGPU_AUDIO_ENABLE, "on" },
  499. { AMDGPU_AUDIO_AUTO, "auto" },
  500. };
  501. /* XXX support different dither options? spatial, temporal, both, etc. */
  502. static const struct drm_prop_enum_list amdgpu_dither_enum_list[] =
  503. { { AMDGPU_FMT_DITHER_DISABLE, "off" },
  504. { AMDGPU_FMT_DITHER_ENABLE, "on" },
  505. };
  506. int amdgpu_modeset_create_props(struct amdgpu_device *adev)
  507. {
  508. int sz;
  509. if (adev->is_atom_bios) {
  510. adev->mode_info.coherent_mode_property =
  511. drm_property_create_range(adev->ddev, 0 , "coherent", 0, 1);
  512. if (!adev->mode_info.coherent_mode_property)
  513. return -ENOMEM;
  514. }
  515. adev->mode_info.load_detect_property =
  516. drm_property_create_range(adev->ddev, 0, "load detection", 0, 1);
  517. if (!adev->mode_info.load_detect_property)
  518. return -ENOMEM;
  519. drm_mode_create_scaling_mode_property(adev->ddev);
  520. sz = ARRAY_SIZE(amdgpu_underscan_enum_list);
  521. adev->mode_info.underscan_property =
  522. drm_property_create_enum(adev->ddev, 0,
  523. "underscan",
  524. amdgpu_underscan_enum_list, sz);
  525. adev->mode_info.underscan_hborder_property =
  526. drm_property_create_range(adev->ddev, 0,
  527. "underscan hborder", 0, 128);
  528. if (!adev->mode_info.underscan_hborder_property)
  529. return -ENOMEM;
  530. adev->mode_info.underscan_vborder_property =
  531. drm_property_create_range(adev->ddev, 0,
  532. "underscan vborder", 0, 128);
  533. if (!adev->mode_info.underscan_vborder_property)
  534. return -ENOMEM;
  535. sz = ARRAY_SIZE(amdgpu_audio_enum_list);
  536. adev->mode_info.audio_property =
  537. drm_property_create_enum(adev->ddev, 0,
  538. "audio",
  539. amdgpu_audio_enum_list, sz);
  540. sz = ARRAY_SIZE(amdgpu_dither_enum_list);
  541. adev->mode_info.dither_property =
  542. drm_property_create_enum(adev->ddev, 0,
  543. "dither",
  544. amdgpu_dither_enum_list, sz);
  545. return 0;
  546. }
  547. void amdgpu_update_display_priority(struct amdgpu_device *adev)
  548. {
  549. /* adjustment options for the display watermarks */
  550. if ((amdgpu_disp_priority == 0) || (amdgpu_disp_priority > 2))
  551. adev->mode_info.disp_priority = 0;
  552. else
  553. adev->mode_info.disp_priority = amdgpu_disp_priority;
  554. }
  555. static bool is_hdtv_mode(const struct drm_display_mode *mode)
  556. {
  557. /* try and guess if this is a tv or a monitor */
  558. if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
  559. (mode->vdisplay == 576) || /* 576p */
  560. (mode->vdisplay == 720) || /* 720p */
  561. (mode->vdisplay == 1080)) /* 1080p */
  562. return true;
  563. else
  564. return false;
  565. }
  566. bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  567. const struct drm_display_mode *mode,
  568. struct drm_display_mode *adjusted_mode)
  569. {
  570. struct drm_device *dev = crtc->dev;
  571. struct drm_encoder *encoder;
  572. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  573. struct amdgpu_encoder *amdgpu_encoder;
  574. struct drm_connector *connector;
  575. struct amdgpu_connector *amdgpu_connector;
  576. u32 src_v = 1, dst_v = 1;
  577. u32 src_h = 1, dst_h = 1;
  578. amdgpu_crtc->h_border = 0;
  579. amdgpu_crtc->v_border = 0;
  580. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  581. if (encoder->crtc != crtc)
  582. continue;
  583. amdgpu_encoder = to_amdgpu_encoder(encoder);
  584. connector = amdgpu_get_connector_for_encoder(encoder);
  585. amdgpu_connector = to_amdgpu_connector(connector);
  586. /* set scaling */
  587. if (amdgpu_encoder->rmx_type == RMX_OFF)
  588. amdgpu_crtc->rmx_type = RMX_OFF;
  589. else if (mode->hdisplay < amdgpu_encoder->native_mode.hdisplay ||
  590. mode->vdisplay < amdgpu_encoder->native_mode.vdisplay)
  591. amdgpu_crtc->rmx_type = amdgpu_encoder->rmx_type;
  592. else
  593. amdgpu_crtc->rmx_type = RMX_OFF;
  594. /* copy native mode */
  595. memcpy(&amdgpu_crtc->native_mode,
  596. &amdgpu_encoder->native_mode,
  597. sizeof(struct drm_display_mode));
  598. src_v = crtc->mode.vdisplay;
  599. dst_v = amdgpu_crtc->native_mode.vdisplay;
  600. src_h = crtc->mode.hdisplay;
  601. dst_h = amdgpu_crtc->native_mode.hdisplay;
  602. /* fix up for overscan on hdmi */
  603. if ((!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
  604. ((amdgpu_encoder->underscan_type == UNDERSCAN_ON) ||
  605. ((amdgpu_encoder->underscan_type == UNDERSCAN_AUTO) &&
  606. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector)) &&
  607. is_hdtv_mode(mode)))) {
  608. if (amdgpu_encoder->underscan_hborder != 0)
  609. amdgpu_crtc->h_border = amdgpu_encoder->underscan_hborder;
  610. else
  611. amdgpu_crtc->h_border = (mode->hdisplay >> 5) + 16;
  612. if (amdgpu_encoder->underscan_vborder != 0)
  613. amdgpu_crtc->v_border = amdgpu_encoder->underscan_vborder;
  614. else
  615. amdgpu_crtc->v_border = (mode->vdisplay >> 5) + 16;
  616. amdgpu_crtc->rmx_type = RMX_FULL;
  617. src_v = crtc->mode.vdisplay;
  618. dst_v = crtc->mode.vdisplay - (amdgpu_crtc->v_border * 2);
  619. src_h = crtc->mode.hdisplay;
  620. dst_h = crtc->mode.hdisplay - (amdgpu_crtc->h_border * 2);
  621. }
  622. }
  623. if (amdgpu_crtc->rmx_type != RMX_OFF) {
  624. fixed20_12 a, b;
  625. a.full = dfixed_const(src_v);
  626. b.full = dfixed_const(dst_v);
  627. amdgpu_crtc->vsc.full = dfixed_div(a, b);
  628. a.full = dfixed_const(src_h);
  629. b.full = dfixed_const(dst_h);
  630. amdgpu_crtc->hsc.full = dfixed_div(a, b);
  631. } else {
  632. amdgpu_crtc->vsc.full = dfixed_const(1);
  633. amdgpu_crtc->hsc.full = dfixed_const(1);
  634. }
  635. return true;
  636. }
  637. /*
  638. * Retrieve current video scanout position of crtc on a given gpu, and
  639. * an optional accurate timestamp of when query happened.
  640. *
  641. * \param dev Device to query.
  642. * \param pipe Crtc to query.
  643. * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
  644. * For driver internal use only also supports these flags:
  645. *
  646. * USE_REAL_VBLANKSTART to use the real start of vblank instead
  647. * of a fudged earlier start of vblank.
  648. *
  649. * GET_DISTANCE_TO_VBLANKSTART to return distance to the
  650. * fudged earlier start of vblank in *vpos and the distance
  651. * to true start of vblank in *hpos.
  652. *
  653. * \param *vpos Location where vertical scanout position should be stored.
  654. * \param *hpos Location where horizontal scanout position should go.
  655. * \param *stime Target location for timestamp taken immediately before
  656. * scanout position query. Can be NULL to skip timestamp.
  657. * \param *etime Target location for timestamp taken immediately after
  658. * scanout position query. Can be NULL to skip timestamp.
  659. *
  660. * Returns vpos as a positive number while in active scanout area.
  661. * Returns vpos as a negative number inside vblank, counting the number
  662. * of scanlines to go until end of vblank, e.g., -1 means "one scanline
  663. * until start of active scanout / end of vblank."
  664. *
  665. * \return Flags, or'ed together as follows:
  666. *
  667. * DRM_SCANOUTPOS_VALID = Query successful.
  668. * DRM_SCANOUTPOS_INVBL = Inside vblank.
  669. * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
  670. * this flag means that returned position may be offset by a constant but
  671. * unknown small number of scanlines wrt. real scanout position.
  672. *
  673. */
  674. int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  675. unsigned int flags, int *vpos, int *hpos,
  676. ktime_t *stime, ktime_t *etime,
  677. const struct drm_display_mode *mode)
  678. {
  679. u32 vbl = 0, position = 0;
  680. int vbl_start, vbl_end, vtotal, ret = 0;
  681. bool in_vbl = true;
  682. struct amdgpu_device *adev = dev->dev_private;
  683. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  684. /* Get optional system timestamp before query. */
  685. if (stime)
  686. *stime = ktime_get();
  687. if (amdgpu_display_page_flip_get_scanoutpos(adev, pipe, &vbl, &position) == 0)
  688. ret |= DRM_SCANOUTPOS_VALID;
  689. /* Get optional system timestamp after query. */
  690. if (etime)
  691. *etime = ktime_get();
  692. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  693. /* Decode into vertical and horizontal scanout position. */
  694. *vpos = position & 0x1fff;
  695. *hpos = (position >> 16) & 0x1fff;
  696. /* Valid vblank area boundaries from gpu retrieved? */
  697. if (vbl > 0) {
  698. /* Yes: Decode. */
  699. ret |= DRM_SCANOUTPOS_ACCURATE;
  700. vbl_start = vbl & 0x1fff;
  701. vbl_end = (vbl >> 16) & 0x1fff;
  702. }
  703. else {
  704. /* No: Fake something reasonable which gives at least ok results. */
  705. vbl_start = mode->crtc_vdisplay;
  706. vbl_end = 0;
  707. }
  708. /* Called from driver internal vblank counter query code? */
  709. if (flags & GET_DISTANCE_TO_VBLANKSTART) {
  710. /* Caller wants distance from real vbl_start in *hpos */
  711. *hpos = *vpos - vbl_start;
  712. }
  713. /* Fudge vblank to start a few scanlines earlier to handle the
  714. * problem that vblank irqs fire a few scanlines before start
  715. * of vblank. Some driver internal callers need the true vblank
  716. * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
  717. *
  718. * The cause of the "early" vblank irq is that the irq is triggered
  719. * by the line buffer logic when the line buffer read position enters
  720. * the vblank, whereas our crtc scanout position naturally lags the
  721. * line buffer read position.
  722. */
  723. if (!(flags & USE_REAL_VBLANKSTART))
  724. vbl_start -= adev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
  725. /* Test scanout position against vblank region. */
  726. if ((*vpos < vbl_start) && (*vpos >= vbl_end))
  727. in_vbl = false;
  728. /* In vblank? */
  729. if (in_vbl)
  730. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  731. /* Called from driver internal vblank counter query code? */
  732. if (flags & GET_DISTANCE_TO_VBLANKSTART) {
  733. /* Caller wants distance from fudged earlier vbl_start */
  734. *vpos -= vbl_start;
  735. return ret;
  736. }
  737. /* Check if inside vblank area and apply corrective offsets:
  738. * vpos will then be >=0 in video scanout area, but negative
  739. * within vblank area, counting down the number of lines until
  740. * start of scanout.
  741. */
  742. /* Inside "upper part" of vblank area? Apply corrective offset if so: */
  743. if (in_vbl && (*vpos >= vbl_start)) {
  744. vtotal = mode->crtc_vtotal;
  745. *vpos = *vpos - vtotal;
  746. }
  747. /* Correct for shifted end of vbl at vbl_end. */
  748. *vpos = *vpos - vbl_end;
  749. return ret;
  750. }
  751. int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc)
  752. {
  753. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  754. return AMDGPU_CRTC_IRQ_NONE;
  755. switch (crtc) {
  756. case 0:
  757. return AMDGPU_CRTC_IRQ_VBLANK1;
  758. case 1:
  759. return AMDGPU_CRTC_IRQ_VBLANK2;
  760. case 2:
  761. return AMDGPU_CRTC_IRQ_VBLANK3;
  762. case 3:
  763. return AMDGPU_CRTC_IRQ_VBLANK4;
  764. case 4:
  765. return AMDGPU_CRTC_IRQ_VBLANK5;
  766. case 5:
  767. return AMDGPU_CRTC_IRQ_VBLANK6;
  768. default:
  769. return AMDGPU_CRTC_IRQ_NONE;
  770. }
  771. }