amdgpu_device.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. #include <linux/firmware.h>
  54. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  55. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  56. static const char *amdgpu_asic_name[] = {
  57. "TAHITI",
  58. "PITCAIRN",
  59. "VERDE",
  60. "OLAND",
  61. "HAINAN",
  62. "BONAIRE",
  63. "KAVERI",
  64. "KABINI",
  65. "HAWAII",
  66. "MULLINS",
  67. "TOPAZ",
  68. "TONGA",
  69. "FIJI",
  70. "CARRIZO",
  71. "STONEY",
  72. "POLARIS10",
  73. "POLARIS11",
  74. "LAST",
  75. };
  76. bool amdgpu_device_is_px(struct drm_device *dev)
  77. {
  78. struct amdgpu_device *adev = dev->dev_private;
  79. if (adev->flags & AMD_IS_PX)
  80. return true;
  81. return false;
  82. }
  83. /*
  84. * MMIO register access helper functions.
  85. */
  86. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  87. bool always_indirect)
  88. {
  89. uint32_t ret;
  90. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  91. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  92. else {
  93. unsigned long flags;
  94. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  95. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  96. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  97. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  98. }
  99. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  100. return ret;
  101. }
  102. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  103. bool always_indirect)
  104. {
  105. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  106. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  107. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. }
  116. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. if ((reg * 4) < adev->rio_mem_size)
  119. return ioread32(adev->rio_mem + (reg * 4));
  120. else {
  121. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  122. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  123. }
  124. }
  125. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  126. {
  127. if ((reg * 4) < adev->rio_mem_size)
  128. iowrite32(v, adev->rio_mem + (reg * 4));
  129. else {
  130. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  131. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  132. }
  133. }
  134. /**
  135. * amdgpu_mm_rdoorbell - read a doorbell dword
  136. *
  137. * @adev: amdgpu_device pointer
  138. * @index: doorbell index
  139. *
  140. * Returns the value in the doorbell aperture at the
  141. * requested doorbell index (CIK).
  142. */
  143. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  144. {
  145. if (index < adev->doorbell.num_doorbells) {
  146. return readl(adev->doorbell.ptr + index);
  147. } else {
  148. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  149. return 0;
  150. }
  151. }
  152. /**
  153. * amdgpu_mm_wdoorbell - write a doorbell dword
  154. *
  155. * @adev: amdgpu_device pointer
  156. * @index: doorbell index
  157. * @v: value to write
  158. *
  159. * Writes @v to the doorbell aperture at the
  160. * requested doorbell index (CIK).
  161. */
  162. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  163. {
  164. if (index < adev->doorbell.num_doorbells) {
  165. writel(v, adev->doorbell.ptr + index);
  166. } else {
  167. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  168. }
  169. }
  170. /**
  171. * amdgpu_invalid_rreg - dummy reg read function
  172. *
  173. * @adev: amdgpu device pointer
  174. * @reg: offset of register
  175. *
  176. * Dummy register read function. Used for register blocks
  177. * that certain asics don't have (all asics).
  178. * Returns the value in the register.
  179. */
  180. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  181. {
  182. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  183. BUG();
  184. return 0;
  185. }
  186. /**
  187. * amdgpu_invalid_wreg - dummy reg write function
  188. *
  189. * @adev: amdgpu device pointer
  190. * @reg: offset of register
  191. * @v: value to write to the register
  192. *
  193. * Dummy register read function. Used for register blocks
  194. * that certain asics don't have (all asics).
  195. */
  196. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  197. {
  198. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  199. reg, v);
  200. BUG();
  201. }
  202. /**
  203. * amdgpu_block_invalid_rreg - dummy reg read function
  204. *
  205. * @adev: amdgpu device pointer
  206. * @block: offset of instance
  207. * @reg: offset of register
  208. *
  209. * Dummy register read function. Used for register blocks
  210. * that certain asics don't have (all asics).
  211. * Returns the value in the register.
  212. */
  213. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  214. uint32_t block, uint32_t reg)
  215. {
  216. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  217. reg, block);
  218. BUG();
  219. return 0;
  220. }
  221. /**
  222. * amdgpu_block_invalid_wreg - dummy reg write function
  223. *
  224. * @adev: amdgpu device pointer
  225. * @block: offset of instance
  226. * @reg: offset of register
  227. * @v: value to write to the register
  228. *
  229. * Dummy register read function. Used for register blocks
  230. * that certain asics don't have (all asics).
  231. */
  232. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  233. uint32_t block,
  234. uint32_t reg, uint32_t v)
  235. {
  236. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  237. reg, block, v);
  238. BUG();
  239. }
  240. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  241. {
  242. int r;
  243. if (adev->vram_scratch.robj == NULL) {
  244. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  245. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  246. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  247. NULL, NULL, &adev->vram_scratch.robj);
  248. if (r) {
  249. return r;
  250. }
  251. }
  252. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  253. if (unlikely(r != 0))
  254. return r;
  255. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  256. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  257. if (r) {
  258. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  259. return r;
  260. }
  261. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  262. (void **)&adev->vram_scratch.ptr);
  263. if (r)
  264. amdgpu_bo_unpin(adev->vram_scratch.robj);
  265. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  266. return r;
  267. }
  268. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  269. {
  270. int r;
  271. if (adev->vram_scratch.robj == NULL) {
  272. return;
  273. }
  274. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  275. if (likely(r == 0)) {
  276. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  277. amdgpu_bo_unpin(adev->vram_scratch.robj);
  278. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  279. }
  280. amdgpu_bo_unref(&adev->vram_scratch.robj);
  281. }
  282. /**
  283. * amdgpu_program_register_sequence - program an array of registers.
  284. *
  285. * @adev: amdgpu_device pointer
  286. * @registers: pointer to the register array
  287. * @array_size: size of the register array
  288. *
  289. * Programs an array or registers with and and or masks.
  290. * This is a helper for setting golden registers.
  291. */
  292. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  293. const u32 *registers,
  294. const u32 array_size)
  295. {
  296. u32 tmp, reg, and_mask, or_mask;
  297. int i;
  298. if (array_size % 3)
  299. return;
  300. for (i = 0; i < array_size; i +=3) {
  301. reg = registers[i + 0];
  302. and_mask = registers[i + 1];
  303. or_mask = registers[i + 2];
  304. if (and_mask == 0xffffffff) {
  305. tmp = or_mask;
  306. } else {
  307. tmp = RREG32(reg);
  308. tmp &= ~and_mask;
  309. tmp |= or_mask;
  310. }
  311. WREG32(reg, tmp);
  312. }
  313. }
  314. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  315. {
  316. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  317. }
  318. /*
  319. * GPU doorbell aperture helpers function.
  320. */
  321. /**
  322. * amdgpu_doorbell_init - Init doorbell driver information.
  323. *
  324. * @adev: amdgpu_device pointer
  325. *
  326. * Init doorbell driver information (CIK)
  327. * Returns 0 on success, error on failure.
  328. */
  329. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  330. {
  331. /* doorbell bar mapping */
  332. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  333. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  334. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  335. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  336. if (adev->doorbell.num_doorbells == 0)
  337. return -EINVAL;
  338. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  339. if (adev->doorbell.ptr == NULL) {
  340. return -ENOMEM;
  341. }
  342. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  343. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  344. return 0;
  345. }
  346. /**
  347. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  348. *
  349. * @adev: amdgpu_device pointer
  350. *
  351. * Tear down doorbell driver information (CIK)
  352. */
  353. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  354. {
  355. iounmap(adev->doorbell.ptr);
  356. adev->doorbell.ptr = NULL;
  357. }
  358. /**
  359. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  360. * setup amdkfd
  361. *
  362. * @adev: amdgpu_device pointer
  363. * @aperture_base: output returning doorbell aperture base physical address
  364. * @aperture_size: output returning doorbell aperture size in bytes
  365. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  366. *
  367. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  368. * takes doorbells required for its own rings and reports the setup to amdkfd.
  369. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  370. */
  371. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  372. phys_addr_t *aperture_base,
  373. size_t *aperture_size,
  374. size_t *start_offset)
  375. {
  376. /*
  377. * The first num_doorbells are used by amdgpu.
  378. * amdkfd takes whatever's left in the aperture.
  379. */
  380. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  381. *aperture_base = adev->doorbell.base;
  382. *aperture_size = adev->doorbell.size;
  383. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  384. } else {
  385. *aperture_base = 0;
  386. *aperture_size = 0;
  387. *start_offset = 0;
  388. }
  389. }
  390. /*
  391. * amdgpu_wb_*()
  392. * Writeback is the the method by which the the GPU updates special pages
  393. * in memory with the status of certain GPU events (fences, ring pointers,
  394. * etc.).
  395. */
  396. /**
  397. * amdgpu_wb_fini - Disable Writeback and free memory
  398. *
  399. * @adev: amdgpu_device pointer
  400. *
  401. * Disables Writeback and frees the Writeback memory (all asics).
  402. * Used at driver shutdown.
  403. */
  404. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  405. {
  406. if (adev->wb.wb_obj) {
  407. if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
  408. amdgpu_bo_kunmap(adev->wb.wb_obj);
  409. amdgpu_bo_unpin(adev->wb.wb_obj);
  410. amdgpu_bo_unreserve(adev->wb.wb_obj);
  411. }
  412. amdgpu_bo_unref(&adev->wb.wb_obj);
  413. adev->wb.wb = NULL;
  414. adev->wb.wb_obj = NULL;
  415. }
  416. }
  417. /**
  418. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  419. *
  420. * @adev: amdgpu_device pointer
  421. *
  422. * Disables Writeback and frees the Writeback memory (all asics).
  423. * Used at driver startup.
  424. * Returns 0 on success or an -error on failure.
  425. */
  426. static int amdgpu_wb_init(struct amdgpu_device *adev)
  427. {
  428. int r;
  429. if (adev->wb.wb_obj == NULL) {
  430. r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
  431. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  432. &adev->wb.wb_obj);
  433. if (r) {
  434. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  435. return r;
  436. }
  437. r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
  438. if (unlikely(r != 0)) {
  439. amdgpu_wb_fini(adev);
  440. return r;
  441. }
  442. r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
  443. &adev->wb.gpu_addr);
  444. if (r) {
  445. amdgpu_bo_unreserve(adev->wb.wb_obj);
  446. dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
  447. amdgpu_wb_fini(adev);
  448. return r;
  449. }
  450. r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
  451. amdgpu_bo_unreserve(adev->wb.wb_obj);
  452. if (r) {
  453. dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
  454. amdgpu_wb_fini(adev);
  455. return r;
  456. }
  457. adev->wb.num_wb = AMDGPU_MAX_WB;
  458. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  459. /* clear wb memory */
  460. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  461. }
  462. return 0;
  463. }
  464. /**
  465. * amdgpu_wb_get - Allocate a wb entry
  466. *
  467. * @adev: amdgpu_device pointer
  468. * @wb: wb index
  469. *
  470. * Allocate a wb slot for use by the driver (all asics).
  471. * Returns 0 on success or -EINVAL on failure.
  472. */
  473. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  474. {
  475. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  476. if (offset < adev->wb.num_wb) {
  477. __set_bit(offset, adev->wb.used);
  478. *wb = offset;
  479. return 0;
  480. } else {
  481. return -EINVAL;
  482. }
  483. }
  484. /**
  485. * amdgpu_wb_free - Free a wb entry
  486. *
  487. * @adev: amdgpu_device pointer
  488. * @wb: wb index
  489. *
  490. * Free a wb slot allocated for use by the driver (all asics)
  491. */
  492. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  493. {
  494. if (wb < adev->wb.num_wb)
  495. __clear_bit(wb, adev->wb.used);
  496. }
  497. /**
  498. * amdgpu_vram_location - try to find VRAM location
  499. * @adev: amdgpu device structure holding all necessary informations
  500. * @mc: memory controller structure holding memory informations
  501. * @base: base address at which to put VRAM
  502. *
  503. * Function will place try to place VRAM at base address provided
  504. * as parameter (which is so far either PCI aperture address or
  505. * for IGP TOM base address).
  506. *
  507. * If there is not enough space to fit the unvisible VRAM in the 32bits
  508. * address space then we limit the VRAM size to the aperture.
  509. *
  510. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  511. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  512. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  513. * not IGP.
  514. *
  515. * Note: we use mc_vram_size as on some board we need to program the mc to
  516. * cover the whole aperture even if VRAM size is inferior to aperture size
  517. * Novell bug 204882 + along with lots of ubuntu ones
  518. *
  519. * Note: when limiting vram it's safe to overwritte real_vram_size because
  520. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  521. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  522. * ones)
  523. *
  524. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  525. * explicitly check for that thought.
  526. *
  527. * FIXME: when reducing VRAM size align new size on power of 2.
  528. */
  529. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  530. {
  531. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  532. mc->vram_start = base;
  533. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  534. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  535. mc->real_vram_size = mc->aper_size;
  536. mc->mc_vram_size = mc->aper_size;
  537. }
  538. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  539. if (limit && limit < mc->real_vram_size)
  540. mc->real_vram_size = limit;
  541. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  542. mc->mc_vram_size >> 20, mc->vram_start,
  543. mc->vram_end, mc->real_vram_size >> 20);
  544. }
  545. /**
  546. * amdgpu_gtt_location - try to find GTT location
  547. * @adev: amdgpu device structure holding all necessary informations
  548. * @mc: memory controller structure holding memory informations
  549. *
  550. * Function will place try to place GTT before or after VRAM.
  551. *
  552. * If GTT size is bigger than space left then we ajust GTT size.
  553. * Thus function will never fails.
  554. *
  555. * FIXME: when reducing GTT size align new size on power of 2.
  556. */
  557. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  558. {
  559. u64 size_af, size_bf;
  560. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  561. size_bf = mc->vram_start & ~mc->gtt_base_align;
  562. if (size_bf > size_af) {
  563. if (mc->gtt_size > size_bf) {
  564. dev_warn(adev->dev, "limiting GTT\n");
  565. mc->gtt_size = size_bf;
  566. }
  567. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  568. } else {
  569. if (mc->gtt_size > size_af) {
  570. dev_warn(adev->dev, "limiting GTT\n");
  571. mc->gtt_size = size_af;
  572. }
  573. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  574. }
  575. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  576. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  577. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  578. }
  579. /*
  580. * GPU helpers function.
  581. */
  582. /**
  583. * amdgpu_card_posted - check if the hw has already been initialized
  584. *
  585. * @adev: amdgpu_device pointer
  586. *
  587. * Check if the asic has been initialized (all asics).
  588. * Used at driver startup.
  589. * Returns true if initialized or false if not.
  590. */
  591. bool amdgpu_card_posted(struct amdgpu_device *adev)
  592. {
  593. uint32_t reg;
  594. /* then check MEM_SIZE, in case the crtcs are off */
  595. reg = RREG32(mmCONFIG_MEMSIZE);
  596. if (reg)
  597. return true;
  598. return false;
  599. }
  600. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  601. {
  602. if (amdgpu_sriov_vf(adev))
  603. return false;
  604. if (amdgpu_passthrough(adev)) {
  605. /* for FIJI: In whole GPU pass-through virtualization case
  606. * old smc fw won't clear some registers (e.g. MEM_SIZE, BIOS_SCRATCH)
  607. * so amdgpu_card_posted return false and driver will incorrectly skip vPost.
  608. * but if we force vPost do in pass-through case, the driver reload will hang.
  609. * whether doing vPost depends on amdgpu_card_posted if smc version is above
  610. * 00160e00 for FIJI.
  611. */
  612. if (adev->asic_type == CHIP_FIJI) {
  613. int err;
  614. uint32_t fw_ver;
  615. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  616. /* force vPost if error occured */
  617. if (err)
  618. return true;
  619. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  620. if (fw_ver >= 0x00160e00)
  621. return !amdgpu_card_posted(adev);
  622. }
  623. } else {
  624. /* in bare-metal case, amdgpu_card_posted return false
  625. * after system reboot/boot, and return true if driver
  626. * reloaded.
  627. * we shouldn't do vPost after driver reload otherwise GPU
  628. * could hang.
  629. */
  630. if (amdgpu_card_posted(adev))
  631. return false;
  632. }
  633. /* we assume vPost is neede for all other cases */
  634. return true;
  635. }
  636. /**
  637. * amdgpu_dummy_page_init - init dummy page used by the driver
  638. *
  639. * @adev: amdgpu_device pointer
  640. *
  641. * Allocate the dummy page used by the driver (all asics).
  642. * This dummy page is used by the driver as a filler for gart entries
  643. * when pages are taken out of the GART
  644. * Returns 0 on sucess, -ENOMEM on failure.
  645. */
  646. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  647. {
  648. if (adev->dummy_page.page)
  649. return 0;
  650. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  651. if (adev->dummy_page.page == NULL)
  652. return -ENOMEM;
  653. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  654. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  655. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  656. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  657. __free_page(adev->dummy_page.page);
  658. adev->dummy_page.page = NULL;
  659. return -ENOMEM;
  660. }
  661. return 0;
  662. }
  663. /**
  664. * amdgpu_dummy_page_fini - free dummy page used by the driver
  665. *
  666. * @adev: amdgpu_device pointer
  667. *
  668. * Frees the dummy page used by the driver (all asics).
  669. */
  670. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  671. {
  672. if (adev->dummy_page.page == NULL)
  673. return;
  674. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  675. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  676. __free_page(adev->dummy_page.page);
  677. adev->dummy_page.page = NULL;
  678. }
  679. /* ATOM accessor methods */
  680. /*
  681. * ATOM is an interpreted byte code stored in tables in the vbios. The
  682. * driver registers callbacks to access registers and the interpreter
  683. * in the driver parses the tables and executes then to program specific
  684. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  685. * atombios.h, and atom.c
  686. */
  687. /**
  688. * cail_pll_read - read PLL register
  689. *
  690. * @info: atom card_info pointer
  691. * @reg: PLL register offset
  692. *
  693. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  694. * Returns the value of the PLL register.
  695. */
  696. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  697. {
  698. return 0;
  699. }
  700. /**
  701. * cail_pll_write - write PLL register
  702. *
  703. * @info: atom card_info pointer
  704. * @reg: PLL register offset
  705. * @val: value to write to the pll register
  706. *
  707. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  708. */
  709. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  710. {
  711. }
  712. /**
  713. * cail_mc_read - read MC (Memory Controller) register
  714. *
  715. * @info: atom card_info pointer
  716. * @reg: MC register offset
  717. *
  718. * Provides an MC register accessor for the atom interpreter (r4xx+).
  719. * Returns the value of the MC register.
  720. */
  721. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  722. {
  723. return 0;
  724. }
  725. /**
  726. * cail_mc_write - write MC (Memory Controller) register
  727. *
  728. * @info: atom card_info pointer
  729. * @reg: MC register offset
  730. * @val: value to write to the pll register
  731. *
  732. * Provides a MC register accessor for the atom interpreter (r4xx+).
  733. */
  734. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  735. {
  736. }
  737. /**
  738. * cail_reg_write - write MMIO register
  739. *
  740. * @info: atom card_info pointer
  741. * @reg: MMIO register offset
  742. * @val: value to write to the pll register
  743. *
  744. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  745. */
  746. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  747. {
  748. struct amdgpu_device *adev = info->dev->dev_private;
  749. WREG32(reg, val);
  750. }
  751. /**
  752. * cail_reg_read - read MMIO register
  753. *
  754. * @info: atom card_info pointer
  755. * @reg: MMIO register offset
  756. *
  757. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  758. * Returns the value of the MMIO register.
  759. */
  760. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  761. {
  762. struct amdgpu_device *adev = info->dev->dev_private;
  763. uint32_t r;
  764. r = RREG32(reg);
  765. return r;
  766. }
  767. /**
  768. * cail_ioreg_write - write IO register
  769. *
  770. * @info: atom card_info pointer
  771. * @reg: IO register offset
  772. * @val: value to write to the pll register
  773. *
  774. * Provides a IO register accessor for the atom interpreter (r4xx+).
  775. */
  776. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  777. {
  778. struct amdgpu_device *adev = info->dev->dev_private;
  779. WREG32_IO(reg, val);
  780. }
  781. /**
  782. * cail_ioreg_read - read IO register
  783. *
  784. * @info: atom card_info pointer
  785. * @reg: IO register offset
  786. *
  787. * Provides an IO register accessor for the atom interpreter (r4xx+).
  788. * Returns the value of the IO register.
  789. */
  790. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  791. {
  792. struct amdgpu_device *adev = info->dev->dev_private;
  793. uint32_t r;
  794. r = RREG32_IO(reg);
  795. return r;
  796. }
  797. /**
  798. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  799. *
  800. * @adev: amdgpu_device pointer
  801. *
  802. * Frees the driver info and register access callbacks for the ATOM
  803. * interpreter (r4xx+).
  804. * Called at driver shutdown.
  805. */
  806. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  807. {
  808. if (adev->mode_info.atom_context) {
  809. kfree(adev->mode_info.atom_context->scratch);
  810. kfree(adev->mode_info.atom_context->iio);
  811. }
  812. kfree(adev->mode_info.atom_context);
  813. adev->mode_info.atom_context = NULL;
  814. kfree(adev->mode_info.atom_card_info);
  815. adev->mode_info.atom_card_info = NULL;
  816. }
  817. /**
  818. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  819. *
  820. * @adev: amdgpu_device pointer
  821. *
  822. * Initializes the driver info and register access callbacks for the
  823. * ATOM interpreter (r4xx+).
  824. * Returns 0 on sucess, -ENOMEM on failure.
  825. * Called at driver startup.
  826. */
  827. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  828. {
  829. struct card_info *atom_card_info =
  830. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  831. if (!atom_card_info)
  832. return -ENOMEM;
  833. adev->mode_info.atom_card_info = atom_card_info;
  834. atom_card_info->dev = adev->ddev;
  835. atom_card_info->reg_read = cail_reg_read;
  836. atom_card_info->reg_write = cail_reg_write;
  837. /* needed for iio ops */
  838. if (adev->rio_mem) {
  839. atom_card_info->ioreg_read = cail_ioreg_read;
  840. atom_card_info->ioreg_write = cail_ioreg_write;
  841. } else {
  842. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  843. atom_card_info->ioreg_read = cail_reg_read;
  844. atom_card_info->ioreg_write = cail_reg_write;
  845. }
  846. atom_card_info->mc_read = cail_mc_read;
  847. atom_card_info->mc_write = cail_mc_write;
  848. atom_card_info->pll_read = cail_pll_read;
  849. atom_card_info->pll_write = cail_pll_write;
  850. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  851. if (!adev->mode_info.atom_context) {
  852. amdgpu_atombios_fini(adev);
  853. return -ENOMEM;
  854. }
  855. mutex_init(&adev->mode_info.atom_context->mutex);
  856. amdgpu_atombios_scratch_regs_init(adev);
  857. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  858. return 0;
  859. }
  860. /* if we get transitioned to only one device, take VGA back */
  861. /**
  862. * amdgpu_vga_set_decode - enable/disable vga decode
  863. *
  864. * @cookie: amdgpu_device pointer
  865. * @state: enable/disable vga decode
  866. *
  867. * Enable/disable vga decode (all asics).
  868. * Returns VGA resource flags.
  869. */
  870. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  871. {
  872. struct amdgpu_device *adev = cookie;
  873. amdgpu_asic_set_vga_state(adev, state);
  874. if (state)
  875. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  876. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  877. else
  878. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  879. }
  880. /**
  881. * amdgpu_check_pot_argument - check that argument is a power of two
  882. *
  883. * @arg: value to check
  884. *
  885. * Validates that a certain argument is a power of two (all asics).
  886. * Returns true if argument is valid.
  887. */
  888. static bool amdgpu_check_pot_argument(int arg)
  889. {
  890. return (arg & (arg - 1)) == 0;
  891. }
  892. /**
  893. * amdgpu_check_arguments - validate module params
  894. *
  895. * @adev: amdgpu_device pointer
  896. *
  897. * Validates certain module parameters and updates
  898. * the associated values used by the driver (all asics).
  899. */
  900. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  901. {
  902. if (amdgpu_sched_jobs < 4) {
  903. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  904. amdgpu_sched_jobs);
  905. amdgpu_sched_jobs = 4;
  906. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  907. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  908. amdgpu_sched_jobs);
  909. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  910. }
  911. if (amdgpu_gart_size != -1) {
  912. /* gtt size must be greater or equal to 32M */
  913. if (amdgpu_gart_size < 32) {
  914. dev_warn(adev->dev, "gart size (%d) too small\n",
  915. amdgpu_gart_size);
  916. amdgpu_gart_size = -1;
  917. }
  918. }
  919. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  920. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  921. amdgpu_vm_size);
  922. amdgpu_vm_size = 8;
  923. }
  924. if (amdgpu_vm_size < 1) {
  925. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  926. amdgpu_vm_size);
  927. amdgpu_vm_size = 8;
  928. }
  929. /*
  930. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  931. */
  932. if (amdgpu_vm_size > 1024) {
  933. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  934. amdgpu_vm_size);
  935. amdgpu_vm_size = 8;
  936. }
  937. /* defines number of bits in page table versus page directory,
  938. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  939. * page table and the remaining bits are in the page directory */
  940. if (amdgpu_vm_block_size == -1) {
  941. /* Total bits covered by PD + PTs */
  942. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  943. /* Make sure the PD is 4K in size up to 8GB address space.
  944. Above that split equal between PD and PTs */
  945. if (amdgpu_vm_size <= 8)
  946. amdgpu_vm_block_size = bits - 9;
  947. else
  948. amdgpu_vm_block_size = (bits + 3) / 2;
  949. } else if (amdgpu_vm_block_size < 9) {
  950. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  951. amdgpu_vm_block_size);
  952. amdgpu_vm_block_size = 9;
  953. }
  954. if (amdgpu_vm_block_size > 24 ||
  955. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  956. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  957. amdgpu_vm_block_size);
  958. amdgpu_vm_block_size = 9;
  959. }
  960. }
  961. /**
  962. * amdgpu_switcheroo_set_state - set switcheroo state
  963. *
  964. * @pdev: pci dev pointer
  965. * @state: vga_switcheroo state
  966. *
  967. * Callback for the switcheroo driver. Suspends or resumes the
  968. * the asics before or after it is powered up using ACPI methods.
  969. */
  970. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  971. {
  972. struct drm_device *dev = pci_get_drvdata(pdev);
  973. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  974. return;
  975. if (state == VGA_SWITCHEROO_ON) {
  976. unsigned d3_delay = dev->pdev->d3_delay;
  977. printk(KERN_INFO "amdgpu: switched on\n");
  978. /* don't suspend or resume card normally */
  979. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  980. amdgpu_device_resume(dev, true, true);
  981. dev->pdev->d3_delay = d3_delay;
  982. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  983. drm_kms_helper_poll_enable(dev);
  984. } else {
  985. printk(KERN_INFO "amdgpu: switched off\n");
  986. drm_kms_helper_poll_disable(dev);
  987. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  988. amdgpu_device_suspend(dev, true, true);
  989. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  990. }
  991. }
  992. /**
  993. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  994. *
  995. * @pdev: pci dev pointer
  996. *
  997. * Callback for the switcheroo driver. Check of the switcheroo
  998. * state can be changed.
  999. * Returns true if the state can be changed, false if not.
  1000. */
  1001. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1002. {
  1003. struct drm_device *dev = pci_get_drvdata(pdev);
  1004. /*
  1005. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1006. * locking inversion with the driver load path. And the access here is
  1007. * completely racy anyway. So don't bother with locking for now.
  1008. */
  1009. return dev->open_count == 0;
  1010. }
  1011. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1012. .set_gpu_state = amdgpu_switcheroo_set_state,
  1013. .reprobe = NULL,
  1014. .can_switch = amdgpu_switcheroo_can_switch,
  1015. };
  1016. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1017. enum amd_ip_block_type block_type,
  1018. enum amd_clockgating_state state)
  1019. {
  1020. int i, r = 0;
  1021. for (i = 0; i < adev->num_ip_blocks; i++) {
  1022. if (!adev->ip_block_status[i].valid)
  1023. continue;
  1024. if (adev->ip_blocks[i].type == block_type) {
  1025. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1026. state);
  1027. if (r)
  1028. return r;
  1029. break;
  1030. }
  1031. }
  1032. return r;
  1033. }
  1034. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1035. enum amd_ip_block_type block_type,
  1036. enum amd_powergating_state state)
  1037. {
  1038. int i, r = 0;
  1039. for (i = 0; i < adev->num_ip_blocks; i++) {
  1040. if (!adev->ip_block_status[i].valid)
  1041. continue;
  1042. if (adev->ip_blocks[i].type == block_type) {
  1043. r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
  1044. state);
  1045. if (r)
  1046. return r;
  1047. break;
  1048. }
  1049. }
  1050. return r;
  1051. }
  1052. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1053. enum amd_ip_block_type block_type)
  1054. {
  1055. int i, r;
  1056. for (i = 0; i < adev->num_ip_blocks; i++) {
  1057. if (!adev->ip_block_status[i].valid)
  1058. continue;
  1059. if (adev->ip_blocks[i].type == block_type) {
  1060. r = adev->ip_blocks[i].funcs->wait_for_idle((void *)adev);
  1061. if (r)
  1062. return r;
  1063. break;
  1064. }
  1065. }
  1066. return 0;
  1067. }
  1068. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1069. enum amd_ip_block_type block_type)
  1070. {
  1071. int i;
  1072. for (i = 0; i < adev->num_ip_blocks; i++) {
  1073. if (!adev->ip_block_status[i].valid)
  1074. continue;
  1075. if (adev->ip_blocks[i].type == block_type)
  1076. return adev->ip_blocks[i].funcs->is_idle((void *)adev);
  1077. }
  1078. return true;
  1079. }
  1080. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  1081. struct amdgpu_device *adev,
  1082. enum amd_ip_block_type type)
  1083. {
  1084. int i;
  1085. for (i = 0; i < adev->num_ip_blocks; i++)
  1086. if (adev->ip_blocks[i].type == type)
  1087. return &adev->ip_blocks[i];
  1088. return NULL;
  1089. }
  1090. /**
  1091. * amdgpu_ip_block_version_cmp
  1092. *
  1093. * @adev: amdgpu_device pointer
  1094. * @type: enum amd_ip_block_type
  1095. * @major: major version
  1096. * @minor: minor version
  1097. *
  1098. * return 0 if equal or greater
  1099. * return 1 if smaller or the ip_block doesn't exist
  1100. */
  1101. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1102. enum amd_ip_block_type type,
  1103. u32 major, u32 minor)
  1104. {
  1105. const struct amdgpu_ip_block_version *ip_block;
  1106. ip_block = amdgpu_get_ip_block(adev, type);
  1107. if (ip_block && ((ip_block->major > major) ||
  1108. ((ip_block->major == major) &&
  1109. (ip_block->minor >= minor))))
  1110. return 0;
  1111. return 1;
  1112. }
  1113. static void amdgpu_whether_enable_virtual_display(struct amdgpu_device *adev)
  1114. {
  1115. adev->enable_virtual_display = false;
  1116. if (amdgpu_virtual_display) {
  1117. struct drm_device *ddev = adev->ddev;
  1118. const char *pci_address_name = pci_name(ddev->pdev);
  1119. char *pciaddstr, *pciaddstr_tmp, *pciaddname;
  1120. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1121. pciaddstr_tmp = pciaddstr;
  1122. while ((pciaddname = strsep(&pciaddstr_tmp, ";"))) {
  1123. if (!strcmp(pci_address_name, pciaddname)) {
  1124. adev->enable_virtual_display = true;
  1125. break;
  1126. }
  1127. }
  1128. DRM_INFO("virtual display string:%s, %s:virtual_display:%d\n",
  1129. amdgpu_virtual_display, pci_address_name,
  1130. adev->enable_virtual_display);
  1131. kfree(pciaddstr);
  1132. }
  1133. }
  1134. static int amdgpu_early_init(struct amdgpu_device *adev)
  1135. {
  1136. int i, r;
  1137. amdgpu_whether_enable_virtual_display(adev);
  1138. switch (adev->asic_type) {
  1139. case CHIP_TOPAZ:
  1140. case CHIP_TONGA:
  1141. case CHIP_FIJI:
  1142. case CHIP_POLARIS11:
  1143. case CHIP_POLARIS10:
  1144. case CHIP_CARRIZO:
  1145. case CHIP_STONEY:
  1146. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1147. adev->family = AMDGPU_FAMILY_CZ;
  1148. else
  1149. adev->family = AMDGPU_FAMILY_VI;
  1150. r = vi_set_ip_blocks(adev);
  1151. if (r)
  1152. return r;
  1153. break;
  1154. #ifdef CONFIG_DRM_AMDGPU_SI
  1155. case CHIP_VERDE:
  1156. case CHIP_TAHITI:
  1157. case CHIP_PITCAIRN:
  1158. case CHIP_OLAND:
  1159. case CHIP_HAINAN:
  1160. adev->family = AMDGPU_FAMILY_SI;
  1161. r = si_set_ip_blocks(adev);
  1162. if (r)
  1163. return r;
  1164. break;
  1165. #endif
  1166. #ifdef CONFIG_DRM_AMDGPU_CIK
  1167. case CHIP_BONAIRE:
  1168. case CHIP_HAWAII:
  1169. case CHIP_KAVERI:
  1170. case CHIP_KABINI:
  1171. case CHIP_MULLINS:
  1172. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1173. adev->family = AMDGPU_FAMILY_CI;
  1174. else
  1175. adev->family = AMDGPU_FAMILY_KV;
  1176. r = cik_set_ip_blocks(adev);
  1177. if (r)
  1178. return r;
  1179. break;
  1180. #endif
  1181. default:
  1182. /* FIXME: not supported yet */
  1183. return -EINVAL;
  1184. }
  1185. adev->ip_block_status = kcalloc(adev->num_ip_blocks,
  1186. sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
  1187. if (adev->ip_block_status == NULL)
  1188. return -ENOMEM;
  1189. if (adev->ip_blocks == NULL) {
  1190. DRM_ERROR("No IP blocks found!\n");
  1191. return r;
  1192. }
  1193. for (i = 0; i < adev->num_ip_blocks; i++) {
  1194. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1195. DRM_ERROR("disabled ip block: %d\n", i);
  1196. adev->ip_block_status[i].valid = false;
  1197. } else {
  1198. if (adev->ip_blocks[i].funcs->early_init) {
  1199. r = adev->ip_blocks[i].funcs->early_init((void *)adev);
  1200. if (r == -ENOENT) {
  1201. adev->ip_block_status[i].valid = false;
  1202. } else if (r) {
  1203. DRM_ERROR("early_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1204. return r;
  1205. } else {
  1206. adev->ip_block_status[i].valid = true;
  1207. }
  1208. } else {
  1209. adev->ip_block_status[i].valid = true;
  1210. }
  1211. }
  1212. }
  1213. adev->cg_flags &= amdgpu_cg_mask;
  1214. adev->pg_flags &= amdgpu_pg_mask;
  1215. return 0;
  1216. }
  1217. static int amdgpu_init(struct amdgpu_device *adev)
  1218. {
  1219. int i, r;
  1220. for (i = 0; i < adev->num_ip_blocks; i++) {
  1221. if (!adev->ip_block_status[i].valid)
  1222. continue;
  1223. r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
  1224. if (r) {
  1225. DRM_ERROR("sw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1226. return r;
  1227. }
  1228. adev->ip_block_status[i].sw = true;
  1229. /* need to do gmc hw init early so we can allocate gpu mem */
  1230. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1231. r = amdgpu_vram_scratch_init(adev);
  1232. if (r) {
  1233. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1234. return r;
  1235. }
  1236. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1237. if (r) {
  1238. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1239. return r;
  1240. }
  1241. r = amdgpu_wb_init(adev);
  1242. if (r) {
  1243. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1244. return r;
  1245. }
  1246. adev->ip_block_status[i].hw = true;
  1247. }
  1248. }
  1249. for (i = 0; i < adev->num_ip_blocks; i++) {
  1250. if (!adev->ip_block_status[i].sw)
  1251. continue;
  1252. /* gmc hw init is done early */
  1253. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
  1254. continue;
  1255. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1256. if (r) {
  1257. DRM_ERROR("hw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1258. return r;
  1259. }
  1260. adev->ip_block_status[i].hw = true;
  1261. }
  1262. return 0;
  1263. }
  1264. static int amdgpu_late_init(struct amdgpu_device *adev)
  1265. {
  1266. int i = 0, r;
  1267. for (i = 0; i < adev->num_ip_blocks; i++) {
  1268. if (!adev->ip_block_status[i].valid)
  1269. continue;
  1270. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_UVD ||
  1271. adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_VCE)
  1272. continue;
  1273. /* enable clockgating to save power */
  1274. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1275. AMD_CG_STATE_GATE);
  1276. if (r) {
  1277. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1278. return r;
  1279. }
  1280. if (adev->ip_blocks[i].funcs->late_init) {
  1281. r = adev->ip_blocks[i].funcs->late_init((void *)adev);
  1282. if (r) {
  1283. DRM_ERROR("late_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1284. return r;
  1285. }
  1286. adev->ip_block_status[i].late_initialized = true;
  1287. }
  1288. }
  1289. return 0;
  1290. }
  1291. static int amdgpu_fini(struct amdgpu_device *adev)
  1292. {
  1293. int i, r;
  1294. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1295. if (!adev->ip_block_status[i].hw)
  1296. continue;
  1297. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1298. amdgpu_wb_fini(adev);
  1299. amdgpu_vram_scratch_fini(adev);
  1300. }
  1301. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1302. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1303. AMD_CG_STATE_UNGATE);
  1304. if (r) {
  1305. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1306. return r;
  1307. }
  1308. r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
  1309. /* XXX handle errors */
  1310. if (r) {
  1311. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1312. }
  1313. adev->ip_block_status[i].hw = false;
  1314. }
  1315. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1316. if (!adev->ip_block_status[i].sw)
  1317. continue;
  1318. r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
  1319. /* XXX handle errors */
  1320. if (r) {
  1321. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1322. }
  1323. adev->ip_block_status[i].sw = false;
  1324. adev->ip_block_status[i].valid = false;
  1325. }
  1326. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1327. if (!adev->ip_block_status[i].late_initialized)
  1328. continue;
  1329. if (adev->ip_blocks[i].funcs->late_fini)
  1330. adev->ip_blocks[i].funcs->late_fini((void *)adev);
  1331. adev->ip_block_status[i].late_initialized = false;
  1332. }
  1333. return 0;
  1334. }
  1335. static int amdgpu_suspend(struct amdgpu_device *adev)
  1336. {
  1337. int i, r;
  1338. /* ungate SMC block first */
  1339. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1340. AMD_CG_STATE_UNGATE);
  1341. if (r) {
  1342. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1343. }
  1344. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1345. if (!adev->ip_block_status[i].valid)
  1346. continue;
  1347. /* ungate blocks so that suspend can properly shut them down */
  1348. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1349. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1350. AMD_CG_STATE_UNGATE);
  1351. if (r) {
  1352. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1353. }
  1354. }
  1355. /* XXX handle errors */
  1356. r = adev->ip_blocks[i].funcs->suspend(adev);
  1357. /* XXX handle errors */
  1358. if (r) {
  1359. DRM_ERROR("suspend of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1360. }
  1361. }
  1362. return 0;
  1363. }
  1364. static int amdgpu_resume(struct amdgpu_device *adev)
  1365. {
  1366. int i, r;
  1367. for (i = 0; i < adev->num_ip_blocks; i++) {
  1368. if (!adev->ip_block_status[i].valid)
  1369. continue;
  1370. r = adev->ip_blocks[i].funcs->resume(adev);
  1371. if (r) {
  1372. DRM_ERROR("resume of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1373. return r;
  1374. }
  1375. }
  1376. return 0;
  1377. }
  1378. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1379. {
  1380. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1381. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1382. }
  1383. /**
  1384. * amdgpu_device_init - initialize the driver
  1385. *
  1386. * @adev: amdgpu_device pointer
  1387. * @pdev: drm dev pointer
  1388. * @pdev: pci dev pointer
  1389. * @flags: driver flags
  1390. *
  1391. * Initializes the driver info and hw (all asics).
  1392. * Returns 0 for success or an error on failure.
  1393. * Called at driver startup.
  1394. */
  1395. int amdgpu_device_init(struct amdgpu_device *adev,
  1396. struct drm_device *ddev,
  1397. struct pci_dev *pdev,
  1398. uint32_t flags)
  1399. {
  1400. int r, i;
  1401. bool runtime = false;
  1402. u32 max_MBps;
  1403. adev->shutdown = false;
  1404. adev->dev = &pdev->dev;
  1405. adev->ddev = ddev;
  1406. adev->pdev = pdev;
  1407. adev->flags = flags;
  1408. adev->asic_type = flags & AMD_ASIC_MASK;
  1409. adev->is_atom_bios = false;
  1410. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1411. adev->mc.gtt_size = 512 * 1024 * 1024;
  1412. adev->accel_working = false;
  1413. adev->num_rings = 0;
  1414. adev->mman.buffer_funcs = NULL;
  1415. adev->mman.buffer_funcs_ring = NULL;
  1416. adev->vm_manager.vm_pte_funcs = NULL;
  1417. adev->vm_manager.vm_pte_num_rings = 0;
  1418. adev->gart.gart_funcs = NULL;
  1419. adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
  1420. adev->smc_rreg = &amdgpu_invalid_rreg;
  1421. adev->smc_wreg = &amdgpu_invalid_wreg;
  1422. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1423. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1424. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1425. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1426. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1427. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1428. adev->didt_rreg = &amdgpu_invalid_rreg;
  1429. adev->didt_wreg = &amdgpu_invalid_wreg;
  1430. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1431. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1432. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1433. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1434. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1435. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1436. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1437. /* mutex initialization are all done here so we
  1438. * can recall function without having locking issues */
  1439. mutex_init(&adev->vm_manager.lock);
  1440. atomic_set(&adev->irq.ih.lock, 0);
  1441. mutex_init(&adev->pm.mutex);
  1442. mutex_init(&adev->gfx.gpu_clock_mutex);
  1443. mutex_init(&adev->srbm_mutex);
  1444. mutex_init(&adev->grbm_idx_mutex);
  1445. mutex_init(&adev->mn_lock);
  1446. hash_init(adev->mn_hash);
  1447. amdgpu_check_arguments(adev);
  1448. /* Registers mapping */
  1449. /* TODO: block userspace mapping of io register */
  1450. spin_lock_init(&adev->mmio_idx_lock);
  1451. spin_lock_init(&adev->smc_idx_lock);
  1452. spin_lock_init(&adev->pcie_idx_lock);
  1453. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1454. spin_lock_init(&adev->didt_idx_lock);
  1455. spin_lock_init(&adev->gc_cac_idx_lock);
  1456. spin_lock_init(&adev->audio_endpt_idx_lock);
  1457. spin_lock_init(&adev->mm_stats.lock);
  1458. INIT_LIST_HEAD(&adev->shadow_list);
  1459. mutex_init(&adev->shadow_list_lock);
  1460. INIT_LIST_HEAD(&adev->gtt_list);
  1461. spin_lock_init(&adev->gtt_list_lock);
  1462. if (adev->asic_type >= CHIP_BONAIRE) {
  1463. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1464. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1465. } else {
  1466. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1467. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1468. }
  1469. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1470. if (adev->rmmio == NULL) {
  1471. return -ENOMEM;
  1472. }
  1473. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1474. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1475. if (adev->asic_type >= CHIP_BONAIRE)
  1476. /* doorbell bar mapping */
  1477. amdgpu_doorbell_init(adev);
  1478. /* io port mapping */
  1479. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1480. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1481. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1482. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1483. break;
  1484. }
  1485. }
  1486. if (adev->rio_mem == NULL)
  1487. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1488. /* early init functions */
  1489. r = amdgpu_early_init(adev);
  1490. if (r)
  1491. return r;
  1492. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1493. /* this will fail for cards that aren't VGA class devices, just
  1494. * ignore it */
  1495. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1496. if (amdgpu_runtime_pm == 1)
  1497. runtime = true;
  1498. if (amdgpu_device_is_px(ddev))
  1499. runtime = true;
  1500. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1501. if (runtime)
  1502. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1503. /* Read BIOS */
  1504. if (!amdgpu_get_bios(adev)) {
  1505. r = -EINVAL;
  1506. goto failed;
  1507. }
  1508. /* Must be an ATOMBIOS */
  1509. if (!adev->is_atom_bios) {
  1510. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1511. r = -EINVAL;
  1512. goto failed;
  1513. }
  1514. r = amdgpu_atombios_init(adev);
  1515. if (r) {
  1516. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1517. goto failed;
  1518. }
  1519. /* detect if we are with an SRIOV vbios */
  1520. amdgpu_device_detect_sriov_bios(adev);
  1521. /* Post card if necessary */
  1522. if (amdgpu_vpost_needed(adev)) {
  1523. if (!adev->bios) {
  1524. dev_err(adev->dev, "no vBIOS found\n");
  1525. r = -EINVAL;
  1526. goto failed;
  1527. }
  1528. DRM_INFO("GPU posting now...\n");
  1529. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1530. if (r) {
  1531. dev_err(adev->dev, "gpu post error!\n");
  1532. goto failed;
  1533. }
  1534. } else {
  1535. DRM_INFO("GPU post is not needed\n");
  1536. }
  1537. /* Initialize clocks */
  1538. r = amdgpu_atombios_get_clock_info(adev);
  1539. if (r) {
  1540. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1541. goto failed;
  1542. }
  1543. /* init i2c buses */
  1544. amdgpu_atombios_i2c_init(adev);
  1545. /* Fence driver */
  1546. r = amdgpu_fence_driver_init(adev);
  1547. if (r) {
  1548. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1549. goto failed;
  1550. }
  1551. /* init the mode config */
  1552. drm_mode_config_init(adev->ddev);
  1553. r = amdgpu_init(adev);
  1554. if (r) {
  1555. dev_err(adev->dev, "amdgpu_init failed\n");
  1556. amdgpu_fini(adev);
  1557. goto failed;
  1558. }
  1559. adev->accel_working = true;
  1560. /* Initialize the buffer migration limit. */
  1561. if (amdgpu_moverate >= 0)
  1562. max_MBps = amdgpu_moverate;
  1563. else
  1564. max_MBps = 8; /* Allow 8 MB/s. */
  1565. /* Get a log2 for easy divisions. */
  1566. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1567. amdgpu_fbdev_init(adev);
  1568. r = amdgpu_ib_pool_init(adev);
  1569. if (r) {
  1570. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1571. goto failed;
  1572. }
  1573. r = amdgpu_ib_ring_tests(adev);
  1574. if (r)
  1575. DRM_ERROR("ib ring test failed (%d).\n", r);
  1576. r = amdgpu_gem_debugfs_init(adev);
  1577. if (r) {
  1578. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1579. }
  1580. r = amdgpu_debugfs_regs_init(adev);
  1581. if (r) {
  1582. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1583. }
  1584. r = amdgpu_debugfs_firmware_init(adev);
  1585. if (r) {
  1586. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1587. return r;
  1588. }
  1589. if ((amdgpu_testing & 1)) {
  1590. if (adev->accel_working)
  1591. amdgpu_test_moves(adev);
  1592. else
  1593. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1594. }
  1595. if ((amdgpu_testing & 2)) {
  1596. if (adev->accel_working)
  1597. amdgpu_test_syncing(adev);
  1598. else
  1599. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1600. }
  1601. if (amdgpu_benchmarking) {
  1602. if (adev->accel_working)
  1603. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1604. else
  1605. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1606. }
  1607. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1608. * explicit gating rather than handling it automatically.
  1609. */
  1610. r = amdgpu_late_init(adev);
  1611. if (r) {
  1612. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1613. goto failed;
  1614. }
  1615. return 0;
  1616. failed:
  1617. if (runtime)
  1618. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1619. return r;
  1620. }
  1621. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1622. /**
  1623. * amdgpu_device_fini - tear down the driver
  1624. *
  1625. * @adev: amdgpu_device pointer
  1626. *
  1627. * Tear down the driver info (all asics).
  1628. * Called at driver shutdown.
  1629. */
  1630. void amdgpu_device_fini(struct amdgpu_device *adev)
  1631. {
  1632. int r;
  1633. DRM_INFO("amdgpu: finishing device.\n");
  1634. adev->shutdown = true;
  1635. drm_crtc_force_disable_all(adev->ddev);
  1636. /* evict vram memory */
  1637. amdgpu_bo_evict_vram(adev);
  1638. amdgpu_ib_pool_fini(adev);
  1639. amdgpu_fence_driver_fini(adev);
  1640. amdgpu_fbdev_fini(adev);
  1641. r = amdgpu_fini(adev);
  1642. kfree(adev->ip_block_status);
  1643. adev->ip_block_status = NULL;
  1644. adev->accel_working = false;
  1645. /* free i2c buses */
  1646. amdgpu_i2c_fini(adev);
  1647. amdgpu_atombios_fini(adev);
  1648. kfree(adev->bios);
  1649. adev->bios = NULL;
  1650. vga_switcheroo_unregister_client(adev->pdev);
  1651. if (adev->flags & AMD_IS_PX)
  1652. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1653. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1654. if (adev->rio_mem)
  1655. pci_iounmap(adev->pdev, adev->rio_mem);
  1656. adev->rio_mem = NULL;
  1657. iounmap(adev->rmmio);
  1658. adev->rmmio = NULL;
  1659. if (adev->asic_type >= CHIP_BONAIRE)
  1660. amdgpu_doorbell_fini(adev);
  1661. amdgpu_debugfs_regs_cleanup(adev);
  1662. amdgpu_debugfs_remove_files(adev);
  1663. }
  1664. /*
  1665. * Suspend & resume.
  1666. */
  1667. /**
  1668. * amdgpu_device_suspend - initiate device suspend
  1669. *
  1670. * @pdev: drm dev pointer
  1671. * @state: suspend state
  1672. *
  1673. * Puts the hw in the suspend state (all asics).
  1674. * Returns 0 for success or an error on failure.
  1675. * Called at driver suspend.
  1676. */
  1677. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1678. {
  1679. struct amdgpu_device *adev;
  1680. struct drm_crtc *crtc;
  1681. struct drm_connector *connector;
  1682. int r;
  1683. if (dev == NULL || dev->dev_private == NULL) {
  1684. return -ENODEV;
  1685. }
  1686. adev = dev->dev_private;
  1687. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1688. return 0;
  1689. drm_kms_helper_poll_disable(dev);
  1690. /* turn off display hw */
  1691. drm_modeset_lock_all(dev);
  1692. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1693. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1694. }
  1695. drm_modeset_unlock_all(dev);
  1696. /* unpin the front buffers and cursors */
  1697. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1698. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1699. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1700. struct amdgpu_bo *robj;
  1701. if (amdgpu_crtc->cursor_bo) {
  1702. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1703. r = amdgpu_bo_reserve(aobj, false);
  1704. if (r == 0) {
  1705. amdgpu_bo_unpin(aobj);
  1706. amdgpu_bo_unreserve(aobj);
  1707. }
  1708. }
  1709. if (rfb == NULL || rfb->obj == NULL) {
  1710. continue;
  1711. }
  1712. robj = gem_to_amdgpu_bo(rfb->obj);
  1713. /* don't unpin kernel fb objects */
  1714. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1715. r = amdgpu_bo_reserve(robj, false);
  1716. if (r == 0) {
  1717. amdgpu_bo_unpin(robj);
  1718. amdgpu_bo_unreserve(robj);
  1719. }
  1720. }
  1721. }
  1722. /* evict vram memory */
  1723. amdgpu_bo_evict_vram(adev);
  1724. amdgpu_fence_driver_suspend(adev);
  1725. r = amdgpu_suspend(adev);
  1726. /* evict remaining vram memory */
  1727. amdgpu_bo_evict_vram(adev);
  1728. pci_save_state(dev->pdev);
  1729. if (suspend) {
  1730. /* Shut down the device */
  1731. pci_disable_device(dev->pdev);
  1732. pci_set_power_state(dev->pdev, PCI_D3hot);
  1733. } else {
  1734. r = amdgpu_asic_reset(adev);
  1735. if (r)
  1736. DRM_ERROR("amdgpu asic reset failed\n");
  1737. }
  1738. if (fbcon) {
  1739. console_lock();
  1740. amdgpu_fbdev_set_suspend(adev, 1);
  1741. console_unlock();
  1742. }
  1743. return 0;
  1744. }
  1745. /**
  1746. * amdgpu_device_resume - initiate device resume
  1747. *
  1748. * @pdev: drm dev pointer
  1749. *
  1750. * Bring the hw back to operating state (all asics).
  1751. * Returns 0 for success or an error on failure.
  1752. * Called at driver resume.
  1753. */
  1754. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1755. {
  1756. struct drm_connector *connector;
  1757. struct amdgpu_device *adev = dev->dev_private;
  1758. struct drm_crtc *crtc;
  1759. int r;
  1760. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1761. return 0;
  1762. if (fbcon)
  1763. console_lock();
  1764. if (resume) {
  1765. pci_set_power_state(dev->pdev, PCI_D0);
  1766. pci_restore_state(dev->pdev);
  1767. r = pci_enable_device(dev->pdev);
  1768. if (r) {
  1769. if (fbcon)
  1770. console_unlock();
  1771. return r;
  1772. }
  1773. }
  1774. /* post card */
  1775. if (!amdgpu_card_posted(adev) || !resume) {
  1776. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1777. if (r)
  1778. DRM_ERROR("amdgpu asic init failed\n");
  1779. }
  1780. r = amdgpu_resume(adev);
  1781. if (r)
  1782. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1783. amdgpu_fence_driver_resume(adev);
  1784. if (resume) {
  1785. r = amdgpu_ib_ring_tests(adev);
  1786. if (r)
  1787. DRM_ERROR("ib ring test failed (%d).\n", r);
  1788. }
  1789. r = amdgpu_late_init(adev);
  1790. if (r)
  1791. return r;
  1792. /* pin cursors */
  1793. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1794. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1795. if (amdgpu_crtc->cursor_bo) {
  1796. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1797. r = amdgpu_bo_reserve(aobj, false);
  1798. if (r == 0) {
  1799. r = amdgpu_bo_pin(aobj,
  1800. AMDGPU_GEM_DOMAIN_VRAM,
  1801. &amdgpu_crtc->cursor_addr);
  1802. if (r != 0)
  1803. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1804. amdgpu_bo_unreserve(aobj);
  1805. }
  1806. }
  1807. }
  1808. /* blat the mode back in */
  1809. if (fbcon) {
  1810. drm_helper_resume_force_mode(dev);
  1811. /* turn on display hw */
  1812. drm_modeset_lock_all(dev);
  1813. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1814. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1815. }
  1816. drm_modeset_unlock_all(dev);
  1817. }
  1818. drm_kms_helper_poll_enable(dev);
  1819. /*
  1820. * Most of the connector probing functions try to acquire runtime pm
  1821. * refs to ensure that the GPU is powered on when connector polling is
  1822. * performed. Since we're calling this from a runtime PM callback,
  1823. * trying to acquire rpm refs will cause us to deadlock.
  1824. *
  1825. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1826. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1827. */
  1828. #ifdef CONFIG_PM
  1829. dev->dev->power.disable_depth++;
  1830. #endif
  1831. drm_helper_hpd_irq_event(dev);
  1832. #ifdef CONFIG_PM
  1833. dev->dev->power.disable_depth--;
  1834. #endif
  1835. if (fbcon) {
  1836. amdgpu_fbdev_set_suspend(adev, 0);
  1837. console_unlock();
  1838. }
  1839. return 0;
  1840. }
  1841. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1842. {
  1843. int i;
  1844. bool asic_hang = false;
  1845. for (i = 0; i < adev->num_ip_blocks; i++) {
  1846. if (!adev->ip_block_status[i].valid)
  1847. continue;
  1848. if (adev->ip_blocks[i].funcs->check_soft_reset)
  1849. adev->ip_blocks[i].funcs->check_soft_reset(adev);
  1850. if (adev->ip_block_status[i].hang) {
  1851. DRM_INFO("IP block:%d is hang!\n", i);
  1852. asic_hang = true;
  1853. }
  1854. }
  1855. return asic_hang;
  1856. }
  1857. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1858. {
  1859. int i, r = 0;
  1860. for (i = 0; i < adev->num_ip_blocks; i++) {
  1861. if (!adev->ip_block_status[i].valid)
  1862. continue;
  1863. if (adev->ip_block_status[i].hang &&
  1864. adev->ip_blocks[i].funcs->pre_soft_reset) {
  1865. r = adev->ip_blocks[i].funcs->pre_soft_reset(adev);
  1866. if (r)
  1867. return r;
  1868. }
  1869. }
  1870. return 0;
  1871. }
  1872. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1873. {
  1874. if (adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang ||
  1875. adev->ip_block_status[AMD_IP_BLOCK_TYPE_SMC].hang ||
  1876. adev->ip_block_status[AMD_IP_BLOCK_TYPE_ACP].hang ||
  1877. adev->ip_block_status[AMD_IP_BLOCK_TYPE_DCE].hang) {
  1878. DRM_INFO("Some block need full reset!\n");
  1879. return true;
  1880. }
  1881. return false;
  1882. }
  1883. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1884. {
  1885. int i, r = 0;
  1886. for (i = 0; i < adev->num_ip_blocks; i++) {
  1887. if (!adev->ip_block_status[i].valid)
  1888. continue;
  1889. if (adev->ip_block_status[i].hang &&
  1890. adev->ip_blocks[i].funcs->soft_reset) {
  1891. r = adev->ip_blocks[i].funcs->soft_reset(adev);
  1892. if (r)
  1893. return r;
  1894. }
  1895. }
  1896. return 0;
  1897. }
  1898. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  1899. {
  1900. int i, r = 0;
  1901. for (i = 0; i < adev->num_ip_blocks; i++) {
  1902. if (!adev->ip_block_status[i].valid)
  1903. continue;
  1904. if (adev->ip_block_status[i].hang &&
  1905. adev->ip_blocks[i].funcs->post_soft_reset)
  1906. r = adev->ip_blocks[i].funcs->post_soft_reset(adev);
  1907. if (r)
  1908. return r;
  1909. }
  1910. return 0;
  1911. }
  1912. bool amdgpu_need_backup(struct amdgpu_device *adev)
  1913. {
  1914. if (adev->flags & AMD_IS_APU)
  1915. return false;
  1916. return amdgpu_lockup_timeout > 0 ? true : false;
  1917. }
  1918. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  1919. struct amdgpu_ring *ring,
  1920. struct amdgpu_bo *bo,
  1921. struct fence **fence)
  1922. {
  1923. uint32_t domain;
  1924. int r;
  1925. if (!bo->shadow)
  1926. return 0;
  1927. r = amdgpu_bo_reserve(bo, false);
  1928. if (r)
  1929. return r;
  1930. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  1931. /* if bo has been evicted, then no need to recover */
  1932. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  1933. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  1934. NULL, fence, true);
  1935. if (r) {
  1936. DRM_ERROR("recover page table failed!\n");
  1937. goto err;
  1938. }
  1939. }
  1940. err:
  1941. amdgpu_bo_unreserve(bo);
  1942. return r;
  1943. }
  1944. /**
  1945. * amdgpu_gpu_reset - reset the asic
  1946. *
  1947. * @adev: amdgpu device pointer
  1948. *
  1949. * Attempt the reset the GPU if it has hung (all asics).
  1950. * Returns 0 for success or an error on failure.
  1951. */
  1952. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1953. {
  1954. int i, r;
  1955. int resched;
  1956. bool need_full_reset;
  1957. if (!amdgpu_check_soft_reset(adev)) {
  1958. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  1959. return 0;
  1960. }
  1961. atomic_inc(&adev->gpu_reset_counter);
  1962. /* block TTM */
  1963. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  1964. /* block scheduler */
  1965. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1966. struct amdgpu_ring *ring = adev->rings[i];
  1967. if (!ring)
  1968. continue;
  1969. kthread_park(ring->sched.thread);
  1970. amd_sched_hw_job_reset(&ring->sched);
  1971. }
  1972. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  1973. amdgpu_fence_driver_force_completion(adev);
  1974. need_full_reset = amdgpu_need_full_reset(adev);
  1975. if (!need_full_reset) {
  1976. amdgpu_pre_soft_reset(adev);
  1977. r = amdgpu_soft_reset(adev);
  1978. amdgpu_post_soft_reset(adev);
  1979. if (r || amdgpu_check_soft_reset(adev)) {
  1980. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  1981. need_full_reset = true;
  1982. }
  1983. }
  1984. if (need_full_reset) {
  1985. /* save scratch */
  1986. amdgpu_atombios_scratch_regs_save(adev);
  1987. r = amdgpu_suspend(adev);
  1988. retry:
  1989. /* Disable fb access */
  1990. if (adev->mode_info.num_crtc) {
  1991. struct amdgpu_mode_mc_save save;
  1992. amdgpu_display_stop_mc_access(adev, &save);
  1993. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  1994. }
  1995. r = amdgpu_asic_reset(adev);
  1996. /* post card */
  1997. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1998. if (!r) {
  1999. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2000. r = amdgpu_resume(adev);
  2001. }
  2002. /* restore scratch */
  2003. amdgpu_atombios_scratch_regs_restore(adev);
  2004. }
  2005. if (!r) {
  2006. amdgpu_irq_gpu_reset_resume_helper(adev);
  2007. if (need_full_reset && amdgpu_need_backup(adev)) {
  2008. r = amdgpu_ttm_recover_gart(adev);
  2009. if (r)
  2010. DRM_ERROR("gart recovery failed!!!\n");
  2011. }
  2012. r = amdgpu_ib_ring_tests(adev);
  2013. if (r) {
  2014. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2015. r = amdgpu_suspend(adev);
  2016. need_full_reset = true;
  2017. goto retry;
  2018. }
  2019. /**
  2020. * recovery vm page tables, since we cannot depend on VRAM is
  2021. * consistent after gpu full reset.
  2022. */
  2023. if (need_full_reset && amdgpu_need_backup(adev)) {
  2024. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2025. struct amdgpu_bo *bo, *tmp;
  2026. struct fence *fence = NULL, *next = NULL;
  2027. DRM_INFO("recover vram bo from shadow\n");
  2028. mutex_lock(&adev->shadow_list_lock);
  2029. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2030. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2031. if (fence) {
  2032. r = fence_wait(fence, false);
  2033. if (r) {
  2034. WARN(r, "recovery from shadow isn't comleted\n");
  2035. break;
  2036. }
  2037. }
  2038. fence_put(fence);
  2039. fence = next;
  2040. }
  2041. mutex_unlock(&adev->shadow_list_lock);
  2042. if (fence) {
  2043. r = fence_wait(fence, false);
  2044. if (r)
  2045. WARN(r, "recovery from shadow isn't comleted\n");
  2046. }
  2047. fence_put(fence);
  2048. }
  2049. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2050. struct amdgpu_ring *ring = adev->rings[i];
  2051. if (!ring)
  2052. continue;
  2053. amd_sched_job_recovery(&ring->sched);
  2054. kthread_unpark(ring->sched.thread);
  2055. }
  2056. } else {
  2057. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2058. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2059. if (adev->rings[i]) {
  2060. kthread_unpark(adev->rings[i]->sched.thread);
  2061. }
  2062. }
  2063. }
  2064. drm_helper_resume_force_mode(adev->ddev);
  2065. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2066. if (r) {
  2067. /* bad news, how to tell it to userspace ? */
  2068. dev_info(adev->dev, "GPU reset failed\n");
  2069. }
  2070. return r;
  2071. }
  2072. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2073. {
  2074. u32 mask;
  2075. int ret;
  2076. if (amdgpu_pcie_gen_cap)
  2077. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2078. if (amdgpu_pcie_lane_cap)
  2079. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2080. /* covers APUs as well */
  2081. if (pci_is_root_bus(adev->pdev->bus)) {
  2082. if (adev->pm.pcie_gen_mask == 0)
  2083. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2084. if (adev->pm.pcie_mlw_mask == 0)
  2085. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2086. return;
  2087. }
  2088. if (adev->pm.pcie_gen_mask == 0) {
  2089. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2090. if (!ret) {
  2091. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2092. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2093. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2094. if (mask & DRM_PCIE_SPEED_25)
  2095. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2096. if (mask & DRM_PCIE_SPEED_50)
  2097. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2098. if (mask & DRM_PCIE_SPEED_80)
  2099. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2100. } else {
  2101. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2102. }
  2103. }
  2104. if (adev->pm.pcie_mlw_mask == 0) {
  2105. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2106. if (!ret) {
  2107. switch (mask) {
  2108. case 32:
  2109. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2110. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2111. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2112. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2113. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2114. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2115. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2116. break;
  2117. case 16:
  2118. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2119. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2120. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2121. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2122. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2123. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2124. break;
  2125. case 12:
  2126. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2127. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2128. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2129. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2130. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2131. break;
  2132. case 8:
  2133. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2134. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2135. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2136. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2137. break;
  2138. case 4:
  2139. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2140. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2141. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2142. break;
  2143. case 2:
  2144. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2145. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2146. break;
  2147. case 1:
  2148. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2149. break;
  2150. default:
  2151. break;
  2152. }
  2153. } else {
  2154. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2155. }
  2156. }
  2157. }
  2158. /*
  2159. * Debugfs
  2160. */
  2161. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2162. const struct drm_info_list *files,
  2163. unsigned nfiles)
  2164. {
  2165. unsigned i;
  2166. for (i = 0; i < adev->debugfs_count; i++) {
  2167. if (adev->debugfs[i].files == files) {
  2168. /* Already registered */
  2169. return 0;
  2170. }
  2171. }
  2172. i = adev->debugfs_count + 1;
  2173. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2174. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2175. DRM_ERROR("Report so we increase "
  2176. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2177. return -EINVAL;
  2178. }
  2179. adev->debugfs[adev->debugfs_count].files = files;
  2180. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2181. adev->debugfs_count = i;
  2182. #if defined(CONFIG_DEBUG_FS)
  2183. drm_debugfs_create_files(files, nfiles,
  2184. adev->ddev->control->debugfs_root,
  2185. adev->ddev->control);
  2186. drm_debugfs_create_files(files, nfiles,
  2187. adev->ddev->primary->debugfs_root,
  2188. adev->ddev->primary);
  2189. #endif
  2190. return 0;
  2191. }
  2192. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  2193. {
  2194. #if defined(CONFIG_DEBUG_FS)
  2195. unsigned i;
  2196. for (i = 0; i < adev->debugfs_count; i++) {
  2197. drm_debugfs_remove_files(adev->debugfs[i].files,
  2198. adev->debugfs[i].num_files,
  2199. adev->ddev->control);
  2200. drm_debugfs_remove_files(adev->debugfs[i].files,
  2201. adev->debugfs[i].num_files,
  2202. adev->ddev->primary);
  2203. }
  2204. #endif
  2205. }
  2206. #if defined(CONFIG_DEBUG_FS)
  2207. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2208. size_t size, loff_t *pos)
  2209. {
  2210. struct amdgpu_device *adev = f->f_inode->i_private;
  2211. ssize_t result = 0;
  2212. int r;
  2213. bool pm_pg_lock, use_bank;
  2214. unsigned instance_bank, sh_bank, se_bank;
  2215. if (size & 0x3 || *pos & 0x3)
  2216. return -EINVAL;
  2217. /* are we reading registers for which a PG lock is necessary? */
  2218. pm_pg_lock = (*pos >> 23) & 1;
  2219. if (*pos & (1ULL << 62)) {
  2220. se_bank = (*pos >> 24) & 0x3FF;
  2221. sh_bank = (*pos >> 34) & 0x3FF;
  2222. instance_bank = (*pos >> 44) & 0x3FF;
  2223. use_bank = 1;
  2224. } else {
  2225. use_bank = 0;
  2226. }
  2227. *pos &= 0x3FFFF;
  2228. if (use_bank) {
  2229. if (sh_bank >= adev->gfx.config.max_sh_per_se ||
  2230. se_bank >= adev->gfx.config.max_shader_engines)
  2231. return -EINVAL;
  2232. mutex_lock(&adev->grbm_idx_mutex);
  2233. amdgpu_gfx_select_se_sh(adev, se_bank,
  2234. sh_bank, instance_bank);
  2235. }
  2236. if (pm_pg_lock)
  2237. mutex_lock(&adev->pm.mutex);
  2238. while (size) {
  2239. uint32_t value;
  2240. if (*pos > adev->rmmio_size)
  2241. goto end;
  2242. value = RREG32(*pos >> 2);
  2243. r = put_user(value, (uint32_t *)buf);
  2244. if (r) {
  2245. result = r;
  2246. goto end;
  2247. }
  2248. result += 4;
  2249. buf += 4;
  2250. *pos += 4;
  2251. size -= 4;
  2252. }
  2253. end:
  2254. if (use_bank) {
  2255. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2256. mutex_unlock(&adev->grbm_idx_mutex);
  2257. }
  2258. if (pm_pg_lock)
  2259. mutex_unlock(&adev->pm.mutex);
  2260. return result;
  2261. }
  2262. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2263. size_t size, loff_t *pos)
  2264. {
  2265. struct amdgpu_device *adev = f->f_inode->i_private;
  2266. ssize_t result = 0;
  2267. int r;
  2268. if (size & 0x3 || *pos & 0x3)
  2269. return -EINVAL;
  2270. while (size) {
  2271. uint32_t value;
  2272. if (*pos > adev->rmmio_size)
  2273. return result;
  2274. r = get_user(value, (uint32_t *)buf);
  2275. if (r)
  2276. return r;
  2277. WREG32(*pos >> 2, value);
  2278. result += 4;
  2279. buf += 4;
  2280. *pos += 4;
  2281. size -= 4;
  2282. }
  2283. return result;
  2284. }
  2285. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2286. size_t size, loff_t *pos)
  2287. {
  2288. struct amdgpu_device *adev = f->f_inode->i_private;
  2289. ssize_t result = 0;
  2290. int r;
  2291. if (size & 0x3 || *pos & 0x3)
  2292. return -EINVAL;
  2293. while (size) {
  2294. uint32_t value;
  2295. value = RREG32_PCIE(*pos >> 2);
  2296. r = put_user(value, (uint32_t *)buf);
  2297. if (r)
  2298. return r;
  2299. result += 4;
  2300. buf += 4;
  2301. *pos += 4;
  2302. size -= 4;
  2303. }
  2304. return result;
  2305. }
  2306. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2307. size_t size, loff_t *pos)
  2308. {
  2309. struct amdgpu_device *adev = f->f_inode->i_private;
  2310. ssize_t result = 0;
  2311. int r;
  2312. if (size & 0x3 || *pos & 0x3)
  2313. return -EINVAL;
  2314. while (size) {
  2315. uint32_t value;
  2316. r = get_user(value, (uint32_t *)buf);
  2317. if (r)
  2318. return r;
  2319. WREG32_PCIE(*pos >> 2, value);
  2320. result += 4;
  2321. buf += 4;
  2322. *pos += 4;
  2323. size -= 4;
  2324. }
  2325. return result;
  2326. }
  2327. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2328. size_t size, loff_t *pos)
  2329. {
  2330. struct amdgpu_device *adev = f->f_inode->i_private;
  2331. ssize_t result = 0;
  2332. int r;
  2333. if (size & 0x3 || *pos & 0x3)
  2334. return -EINVAL;
  2335. while (size) {
  2336. uint32_t value;
  2337. value = RREG32_DIDT(*pos >> 2);
  2338. r = put_user(value, (uint32_t *)buf);
  2339. if (r)
  2340. return r;
  2341. result += 4;
  2342. buf += 4;
  2343. *pos += 4;
  2344. size -= 4;
  2345. }
  2346. return result;
  2347. }
  2348. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2349. size_t size, loff_t *pos)
  2350. {
  2351. struct amdgpu_device *adev = f->f_inode->i_private;
  2352. ssize_t result = 0;
  2353. int r;
  2354. if (size & 0x3 || *pos & 0x3)
  2355. return -EINVAL;
  2356. while (size) {
  2357. uint32_t value;
  2358. r = get_user(value, (uint32_t *)buf);
  2359. if (r)
  2360. return r;
  2361. WREG32_DIDT(*pos >> 2, value);
  2362. result += 4;
  2363. buf += 4;
  2364. *pos += 4;
  2365. size -= 4;
  2366. }
  2367. return result;
  2368. }
  2369. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2370. size_t size, loff_t *pos)
  2371. {
  2372. struct amdgpu_device *adev = f->f_inode->i_private;
  2373. ssize_t result = 0;
  2374. int r;
  2375. if (size & 0x3 || *pos & 0x3)
  2376. return -EINVAL;
  2377. while (size) {
  2378. uint32_t value;
  2379. value = RREG32_SMC(*pos);
  2380. r = put_user(value, (uint32_t *)buf);
  2381. if (r)
  2382. return r;
  2383. result += 4;
  2384. buf += 4;
  2385. *pos += 4;
  2386. size -= 4;
  2387. }
  2388. return result;
  2389. }
  2390. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2391. size_t size, loff_t *pos)
  2392. {
  2393. struct amdgpu_device *adev = f->f_inode->i_private;
  2394. ssize_t result = 0;
  2395. int r;
  2396. if (size & 0x3 || *pos & 0x3)
  2397. return -EINVAL;
  2398. while (size) {
  2399. uint32_t value;
  2400. r = get_user(value, (uint32_t *)buf);
  2401. if (r)
  2402. return r;
  2403. WREG32_SMC(*pos, value);
  2404. result += 4;
  2405. buf += 4;
  2406. *pos += 4;
  2407. size -= 4;
  2408. }
  2409. return result;
  2410. }
  2411. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2412. size_t size, loff_t *pos)
  2413. {
  2414. struct amdgpu_device *adev = f->f_inode->i_private;
  2415. ssize_t result = 0;
  2416. int r;
  2417. uint32_t *config, no_regs = 0;
  2418. if (size & 0x3 || *pos & 0x3)
  2419. return -EINVAL;
  2420. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2421. if (!config)
  2422. return -ENOMEM;
  2423. /* version, increment each time something is added */
  2424. config[no_regs++] = 2;
  2425. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2426. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2427. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2428. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2429. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2430. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2431. config[no_regs++] = adev->gfx.config.max_gprs;
  2432. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2433. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2434. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2435. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2436. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2437. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2438. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2439. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2440. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2441. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2442. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2443. config[no_regs++] = adev->gfx.config.num_gpus;
  2444. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2445. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2446. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2447. config[no_regs++] = adev->gfx.config.num_rbs;
  2448. /* rev==1 */
  2449. config[no_regs++] = adev->rev_id;
  2450. config[no_regs++] = adev->pg_flags;
  2451. config[no_regs++] = adev->cg_flags;
  2452. /* rev==2 */
  2453. config[no_regs++] = adev->family;
  2454. config[no_regs++] = adev->external_rev_id;
  2455. while (size && (*pos < no_regs * 4)) {
  2456. uint32_t value;
  2457. value = config[*pos >> 2];
  2458. r = put_user(value, (uint32_t *)buf);
  2459. if (r) {
  2460. kfree(config);
  2461. return r;
  2462. }
  2463. result += 4;
  2464. buf += 4;
  2465. *pos += 4;
  2466. size -= 4;
  2467. }
  2468. kfree(config);
  2469. return result;
  2470. }
  2471. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2472. size_t size, loff_t *pos)
  2473. {
  2474. struct amdgpu_device *adev = f->f_inode->i_private;
  2475. int idx, r;
  2476. int32_t value;
  2477. if (size != 4 || *pos & 0x3)
  2478. return -EINVAL;
  2479. /* convert offset to sensor number */
  2480. idx = *pos >> 2;
  2481. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  2482. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value);
  2483. else
  2484. return -EINVAL;
  2485. if (!r)
  2486. r = put_user(value, (int32_t *)buf);
  2487. return !r ? 4 : r;
  2488. }
  2489. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2490. .owner = THIS_MODULE,
  2491. .read = amdgpu_debugfs_regs_read,
  2492. .write = amdgpu_debugfs_regs_write,
  2493. .llseek = default_llseek
  2494. };
  2495. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2496. .owner = THIS_MODULE,
  2497. .read = amdgpu_debugfs_regs_didt_read,
  2498. .write = amdgpu_debugfs_regs_didt_write,
  2499. .llseek = default_llseek
  2500. };
  2501. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2502. .owner = THIS_MODULE,
  2503. .read = amdgpu_debugfs_regs_pcie_read,
  2504. .write = amdgpu_debugfs_regs_pcie_write,
  2505. .llseek = default_llseek
  2506. };
  2507. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2508. .owner = THIS_MODULE,
  2509. .read = amdgpu_debugfs_regs_smc_read,
  2510. .write = amdgpu_debugfs_regs_smc_write,
  2511. .llseek = default_llseek
  2512. };
  2513. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2514. .owner = THIS_MODULE,
  2515. .read = amdgpu_debugfs_gca_config_read,
  2516. .llseek = default_llseek
  2517. };
  2518. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  2519. .owner = THIS_MODULE,
  2520. .read = amdgpu_debugfs_sensor_read,
  2521. .llseek = default_llseek
  2522. };
  2523. static const struct file_operations *debugfs_regs[] = {
  2524. &amdgpu_debugfs_regs_fops,
  2525. &amdgpu_debugfs_regs_didt_fops,
  2526. &amdgpu_debugfs_regs_pcie_fops,
  2527. &amdgpu_debugfs_regs_smc_fops,
  2528. &amdgpu_debugfs_gca_config_fops,
  2529. &amdgpu_debugfs_sensors_fops,
  2530. };
  2531. static const char *debugfs_regs_names[] = {
  2532. "amdgpu_regs",
  2533. "amdgpu_regs_didt",
  2534. "amdgpu_regs_pcie",
  2535. "amdgpu_regs_smc",
  2536. "amdgpu_gca_config",
  2537. "amdgpu_sensors",
  2538. };
  2539. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2540. {
  2541. struct drm_minor *minor = adev->ddev->primary;
  2542. struct dentry *ent, *root = minor->debugfs_root;
  2543. unsigned i, j;
  2544. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2545. ent = debugfs_create_file(debugfs_regs_names[i],
  2546. S_IFREG | S_IRUGO, root,
  2547. adev, debugfs_regs[i]);
  2548. if (IS_ERR(ent)) {
  2549. for (j = 0; j < i; j++) {
  2550. debugfs_remove(adev->debugfs_regs[i]);
  2551. adev->debugfs_regs[i] = NULL;
  2552. }
  2553. return PTR_ERR(ent);
  2554. }
  2555. if (!i)
  2556. i_size_write(ent->d_inode, adev->rmmio_size);
  2557. adev->debugfs_regs[i] = ent;
  2558. }
  2559. return 0;
  2560. }
  2561. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2562. {
  2563. unsigned i;
  2564. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2565. if (adev->debugfs_regs[i]) {
  2566. debugfs_remove(adev->debugfs_regs[i]);
  2567. adev->debugfs_regs[i] = NULL;
  2568. }
  2569. }
  2570. }
  2571. int amdgpu_debugfs_init(struct drm_minor *minor)
  2572. {
  2573. return 0;
  2574. }
  2575. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  2576. {
  2577. }
  2578. #else
  2579. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2580. {
  2581. return 0;
  2582. }
  2583. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2584. #endif