amdgpu_connectors.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  65. int saved_dpms = connector->dpms;
  66. /* Only turn off the display if it's physically disconnected */
  67. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  68. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  69. } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  70. /* Don't try to start link training before we
  71. * have the dpcd */
  72. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  73. return;
  74. /* set it to OFF so that drm_helper_connector_dpms()
  75. * won't return immediately since the current state
  76. * is ON at this point.
  77. */
  78. connector->dpms = DRM_MODE_DPMS_OFF;
  79. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  80. }
  81. connector->dpms = saved_dpms;
  82. }
  83. }
  84. }
  85. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  86. {
  87. struct drm_crtc *crtc = encoder->crtc;
  88. if (crtc && crtc->enabled) {
  89. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  90. crtc->x, crtc->y, crtc->primary->fb);
  91. }
  92. }
  93. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  94. {
  95. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  96. struct amdgpu_connector_atom_dig *dig_connector;
  97. int bpc = 8;
  98. unsigned mode_clock, max_tmds_clock;
  99. switch (connector->connector_type) {
  100. case DRM_MODE_CONNECTOR_DVII:
  101. case DRM_MODE_CONNECTOR_HDMIB:
  102. if (amdgpu_connector->use_digital) {
  103. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  104. if (connector->display_info.bpc)
  105. bpc = connector->display_info.bpc;
  106. }
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DVID:
  110. case DRM_MODE_CONNECTOR_HDMIA:
  111. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  112. if (connector->display_info.bpc)
  113. bpc = connector->display_info.bpc;
  114. }
  115. break;
  116. case DRM_MODE_CONNECTOR_DisplayPort:
  117. dig_connector = amdgpu_connector->con_priv;
  118. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  119. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  120. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. }
  124. break;
  125. case DRM_MODE_CONNECTOR_eDP:
  126. case DRM_MODE_CONNECTOR_LVDS:
  127. if (connector->display_info.bpc)
  128. bpc = connector->display_info.bpc;
  129. else {
  130. const struct drm_connector_helper_funcs *connector_funcs =
  131. connector->helper_private;
  132. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  133. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  134. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  135. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  136. bpc = 6;
  137. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  138. bpc = 8;
  139. }
  140. break;
  141. }
  142. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  143. /*
  144. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  145. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  146. * 12 bpc is always supported on hdmi deep color sinks, as this is
  147. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  148. */
  149. if (bpc > 12) {
  150. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  151. connector->name, bpc);
  152. bpc = 12;
  153. }
  154. /* Any defined maximum tmds clock limit we must not exceed? */
  155. if (connector->display_info.max_tmds_clock > 0) {
  156. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  157. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  158. /* Maximum allowable input clock in kHz */
  159. max_tmds_clock = connector->display_info.max_tmds_clock;
  160. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  161. connector->name, mode_clock, max_tmds_clock);
  162. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  163. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  164. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  165. (mode_clock * 5/4 <= max_tmds_clock))
  166. bpc = 10;
  167. else
  168. bpc = 8;
  169. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  170. connector->name, bpc);
  171. }
  172. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  173. bpc = 8;
  174. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  175. connector->name, bpc);
  176. }
  177. } else if (bpc > 8) {
  178. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  179. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. }
  184. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  185. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  186. connector->name);
  187. bpc = 8;
  188. }
  189. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  190. connector->name, connector->display_info.bpc, bpc);
  191. return bpc;
  192. }
  193. static void
  194. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  195. enum drm_connector_status status)
  196. {
  197. struct drm_encoder *best_encoder = NULL;
  198. struct drm_encoder *encoder = NULL;
  199. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  200. bool connected;
  201. int i;
  202. best_encoder = connector_funcs->best_encoder(connector);
  203. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  204. if (connector->encoder_ids[i] == 0)
  205. break;
  206. encoder = drm_encoder_find(connector->dev,
  207. connector->encoder_ids[i]);
  208. if (!encoder)
  209. continue;
  210. if ((encoder == best_encoder) && (status == connector_status_connected))
  211. connected = true;
  212. else
  213. connected = false;
  214. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  215. }
  216. }
  217. static struct drm_encoder *
  218. amdgpu_connector_find_encoder(struct drm_connector *connector,
  219. int encoder_type)
  220. {
  221. struct drm_encoder *encoder;
  222. int i;
  223. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  224. if (connector->encoder_ids[i] == 0)
  225. break;
  226. encoder = drm_encoder_find(connector->dev,
  227. connector->encoder_ids[i]);
  228. if (!encoder)
  229. continue;
  230. if (encoder->encoder_type == encoder_type)
  231. return encoder;
  232. }
  233. return NULL;
  234. }
  235. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  236. {
  237. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  238. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  239. if (amdgpu_connector->edid) {
  240. return amdgpu_connector->edid;
  241. } else if (edid_blob) {
  242. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  243. if (edid)
  244. amdgpu_connector->edid = edid;
  245. }
  246. return amdgpu_connector->edid;
  247. }
  248. static struct edid *
  249. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  250. {
  251. struct edid *edid;
  252. if (adev->mode_info.bios_hardcoded_edid) {
  253. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  254. if (edid) {
  255. memcpy((unsigned char *)edid,
  256. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  257. adev->mode_info.bios_hardcoded_edid_size);
  258. return edid;
  259. }
  260. }
  261. return NULL;
  262. }
  263. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  264. {
  265. struct drm_device *dev = connector->dev;
  266. struct amdgpu_device *adev = dev->dev_private;
  267. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  268. if (amdgpu_connector->edid)
  269. return;
  270. /* on hw with routers, select right port */
  271. if (amdgpu_connector->router.ddc_valid)
  272. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  273. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  274. ENCODER_OBJECT_ID_NONE) &&
  275. amdgpu_connector->ddc_bus->has_aux) {
  276. amdgpu_connector->edid = drm_get_edid(connector,
  277. &amdgpu_connector->ddc_bus->aux.ddc);
  278. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  279. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  280. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  281. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  282. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  283. amdgpu_connector->ddc_bus->has_aux)
  284. amdgpu_connector->edid = drm_get_edid(connector,
  285. &amdgpu_connector->ddc_bus->aux.ddc);
  286. else if (amdgpu_connector->ddc_bus)
  287. amdgpu_connector->edid = drm_get_edid(connector,
  288. &amdgpu_connector->ddc_bus->adapter);
  289. } else if (amdgpu_connector->ddc_bus) {
  290. amdgpu_connector->edid = drm_get_edid(connector,
  291. &amdgpu_connector->ddc_bus->adapter);
  292. }
  293. if (!amdgpu_connector->edid) {
  294. /* some laptops provide a hardcoded edid in rom for LCDs */
  295. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  296. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  297. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  298. }
  299. }
  300. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  301. {
  302. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  303. if (amdgpu_connector->edid) {
  304. kfree(amdgpu_connector->edid);
  305. amdgpu_connector->edid = NULL;
  306. }
  307. }
  308. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  309. {
  310. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  311. int ret;
  312. if (amdgpu_connector->edid) {
  313. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  314. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  315. drm_edid_to_eld(connector, amdgpu_connector->edid);
  316. return ret;
  317. }
  318. drm_mode_connector_update_edid_property(connector, NULL);
  319. return 0;
  320. }
  321. static struct drm_encoder *
  322. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  323. {
  324. int enc_id = connector->encoder_ids[0];
  325. /* pick the encoder ids */
  326. if (enc_id)
  327. return drm_encoder_find(connector->dev, enc_id);
  328. return NULL;
  329. }
  330. static void amdgpu_get_native_mode(struct drm_connector *connector)
  331. {
  332. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  333. struct amdgpu_encoder *amdgpu_encoder;
  334. if (encoder == NULL)
  335. return;
  336. amdgpu_encoder = to_amdgpu_encoder(encoder);
  337. if (!list_empty(&connector->probed_modes)) {
  338. struct drm_display_mode *preferred_mode =
  339. list_first_entry(&connector->probed_modes,
  340. struct drm_display_mode, head);
  341. amdgpu_encoder->native_mode = *preferred_mode;
  342. } else {
  343. amdgpu_encoder->native_mode.clock = 0;
  344. }
  345. }
  346. static struct drm_display_mode *
  347. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  348. {
  349. struct drm_device *dev = encoder->dev;
  350. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  351. struct drm_display_mode *mode = NULL;
  352. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  353. if (native_mode->hdisplay != 0 &&
  354. native_mode->vdisplay != 0 &&
  355. native_mode->clock != 0) {
  356. mode = drm_mode_duplicate(dev, native_mode);
  357. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  358. drm_mode_set_name(mode);
  359. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  360. } else if (native_mode->hdisplay != 0 &&
  361. native_mode->vdisplay != 0) {
  362. /* mac laptops without an edid */
  363. /* Note that this is not necessarily the exact panel mode,
  364. * but an approximation based on the cvt formula. For these
  365. * systems we should ideally read the mode info out of the
  366. * registers or add a mode table, but this works and is much
  367. * simpler.
  368. */
  369. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  370. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  371. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  372. }
  373. return mode;
  374. }
  375. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  376. struct drm_connector *connector)
  377. {
  378. struct drm_device *dev = encoder->dev;
  379. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  380. struct drm_display_mode *mode = NULL;
  381. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  382. int i;
  383. static const struct mode_size {
  384. int w;
  385. int h;
  386. } common_modes[17] = {
  387. { 640, 480},
  388. { 720, 480},
  389. { 800, 600},
  390. { 848, 480},
  391. {1024, 768},
  392. {1152, 768},
  393. {1280, 720},
  394. {1280, 800},
  395. {1280, 854},
  396. {1280, 960},
  397. {1280, 1024},
  398. {1440, 900},
  399. {1400, 1050},
  400. {1680, 1050},
  401. {1600, 1200},
  402. {1920, 1080},
  403. {1920, 1200}
  404. };
  405. for (i = 0; i < 17; i++) {
  406. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  407. if (common_modes[i].w > 1024 ||
  408. common_modes[i].h > 768)
  409. continue;
  410. }
  411. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  412. if (common_modes[i].w > native_mode->hdisplay ||
  413. common_modes[i].h > native_mode->vdisplay ||
  414. (common_modes[i].w == native_mode->hdisplay &&
  415. common_modes[i].h == native_mode->vdisplay))
  416. continue;
  417. }
  418. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  419. continue;
  420. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  421. drm_mode_probed_add(connector, mode);
  422. }
  423. }
  424. static int amdgpu_connector_set_property(struct drm_connector *connector,
  425. struct drm_property *property,
  426. uint64_t val)
  427. {
  428. struct drm_device *dev = connector->dev;
  429. struct amdgpu_device *adev = dev->dev_private;
  430. struct drm_encoder *encoder;
  431. struct amdgpu_encoder *amdgpu_encoder;
  432. if (property == adev->mode_info.coherent_mode_property) {
  433. struct amdgpu_encoder_atom_dig *dig;
  434. bool new_coherent_mode;
  435. /* need to find digital encoder on connector */
  436. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  437. if (!encoder)
  438. return 0;
  439. amdgpu_encoder = to_amdgpu_encoder(encoder);
  440. if (!amdgpu_encoder->enc_priv)
  441. return 0;
  442. dig = amdgpu_encoder->enc_priv;
  443. new_coherent_mode = val ? true : false;
  444. if (dig->coherent_mode != new_coherent_mode) {
  445. dig->coherent_mode = new_coherent_mode;
  446. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  447. }
  448. }
  449. if (property == adev->mode_info.audio_property) {
  450. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  451. /* need to find digital encoder on connector */
  452. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  453. if (!encoder)
  454. return 0;
  455. amdgpu_encoder = to_amdgpu_encoder(encoder);
  456. if (amdgpu_connector->audio != val) {
  457. amdgpu_connector->audio = val;
  458. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  459. }
  460. }
  461. if (property == adev->mode_info.dither_property) {
  462. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  463. /* need to find digital encoder on connector */
  464. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  465. if (!encoder)
  466. return 0;
  467. amdgpu_encoder = to_amdgpu_encoder(encoder);
  468. if (amdgpu_connector->dither != val) {
  469. amdgpu_connector->dither = val;
  470. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  471. }
  472. }
  473. if (property == adev->mode_info.underscan_property) {
  474. /* need to find digital encoder on connector */
  475. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  476. if (!encoder)
  477. return 0;
  478. amdgpu_encoder = to_amdgpu_encoder(encoder);
  479. if (amdgpu_encoder->underscan_type != val) {
  480. amdgpu_encoder->underscan_type = val;
  481. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  482. }
  483. }
  484. if (property == adev->mode_info.underscan_hborder_property) {
  485. /* need to find digital encoder on connector */
  486. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  487. if (!encoder)
  488. return 0;
  489. amdgpu_encoder = to_amdgpu_encoder(encoder);
  490. if (amdgpu_encoder->underscan_hborder != val) {
  491. amdgpu_encoder->underscan_hborder = val;
  492. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  493. }
  494. }
  495. if (property == adev->mode_info.underscan_vborder_property) {
  496. /* need to find digital encoder on connector */
  497. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  498. if (!encoder)
  499. return 0;
  500. amdgpu_encoder = to_amdgpu_encoder(encoder);
  501. if (amdgpu_encoder->underscan_vborder != val) {
  502. amdgpu_encoder->underscan_vborder = val;
  503. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  504. }
  505. }
  506. if (property == adev->mode_info.load_detect_property) {
  507. struct amdgpu_connector *amdgpu_connector =
  508. to_amdgpu_connector(connector);
  509. if (val == 0)
  510. amdgpu_connector->dac_load_detect = false;
  511. else
  512. amdgpu_connector->dac_load_detect = true;
  513. }
  514. if (property == dev->mode_config.scaling_mode_property) {
  515. enum amdgpu_rmx_type rmx_type;
  516. if (connector->encoder) {
  517. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  518. } else {
  519. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  520. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  521. }
  522. switch (val) {
  523. default:
  524. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  525. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  526. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  527. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  528. }
  529. if (amdgpu_encoder->rmx_type == rmx_type)
  530. return 0;
  531. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  532. (amdgpu_encoder->native_mode.clock == 0))
  533. return 0;
  534. amdgpu_encoder->rmx_type = rmx_type;
  535. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  536. }
  537. return 0;
  538. }
  539. static void
  540. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  541. struct drm_connector *connector)
  542. {
  543. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  544. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  545. struct drm_display_mode *t, *mode;
  546. /* If the EDID preferred mode doesn't match the native mode, use it */
  547. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  548. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  549. if (mode->hdisplay != native_mode->hdisplay ||
  550. mode->vdisplay != native_mode->vdisplay)
  551. memcpy(native_mode, mode, sizeof(*mode));
  552. }
  553. }
  554. /* Try to get native mode details from EDID if necessary */
  555. if (!native_mode->clock) {
  556. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  557. if (mode->hdisplay == native_mode->hdisplay &&
  558. mode->vdisplay == native_mode->vdisplay) {
  559. *native_mode = *mode;
  560. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  561. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  562. break;
  563. }
  564. }
  565. }
  566. if (!native_mode->clock) {
  567. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  568. amdgpu_encoder->rmx_type = RMX_OFF;
  569. }
  570. }
  571. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  572. {
  573. struct drm_encoder *encoder;
  574. int ret = 0;
  575. struct drm_display_mode *mode;
  576. amdgpu_connector_get_edid(connector);
  577. ret = amdgpu_connector_ddc_get_modes(connector);
  578. if (ret > 0) {
  579. encoder = amdgpu_connector_best_single_encoder(connector);
  580. if (encoder) {
  581. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  582. /* add scaled modes */
  583. amdgpu_connector_add_common_modes(encoder, connector);
  584. }
  585. return ret;
  586. }
  587. encoder = amdgpu_connector_best_single_encoder(connector);
  588. if (!encoder)
  589. return 0;
  590. /* we have no EDID modes */
  591. mode = amdgpu_connector_lcd_native_mode(encoder);
  592. if (mode) {
  593. ret = 1;
  594. drm_mode_probed_add(connector, mode);
  595. /* add the width/height from vbios tables if available */
  596. connector->display_info.width_mm = mode->width_mm;
  597. connector->display_info.height_mm = mode->height_mm;
  598. /* add scaled modes */
  599. amdgpu_connector_add_common_modes(encoder, connector);
  600. }
  601. return ret;
  602. }
  603. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  604. struct drm_display_mode *mode)
  605. {
  606. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  607. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  608. return MODE_PANEL;
  609. if (encoder) {
  610. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  611. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  612. /* AVIVO hardware supports downscaling modes larger than the panel
  613. * to the panel size, but I'm not sure this is desirable.
  614. */
  615. if ((mode->hdisplay > native_mode->hdisplay) ||
  616. (mode->vdisplay > native_mode->vdisplay))
  617. return MODE_PANEL;
  618. /* if scaling is disabled, block non-native modes */
  619. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  620. if ((mode->hdisplay != native_mode->hdisplay) ||
  621. (mode->vdisplay != native_mode->vdisplay))
  622. return MODE_PANEL;
  623. }
  624. }
  625. return MODE_OK;
  626. }
  627. static enum drm_connector_status
  628. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  629. {
  630. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  631. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  632. enum drm_connector_status ret = connector_status_disconnected;
  633. int r;
  634. r = pm_runtime_get_sync(connector->dev->dev);
  635. if (r < 0)
  636. return connector_status_disconnected;
  637. if (encoder) {
  638. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  639. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  640. /* check if panel is valid */
  641. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  642. ret = connector_status_connected;
  643. }
  644. /* check for edid as well */
  645. amdgpu_connector_get_edid(connector);
  646. if (amdgpu_connector->edid)
  647. ret = connector_status_connected;
  648. /* check acpi lid status ??? */
  649. amdgpu_connector_update_scratch_regs(connector, ret);
  650. pm_runtime_mark_last_busy(connector->dev->dev);
  651. pm_runtime_put_autosuspend(connector->dev->dev);
  652. return ret;
  653. }
  654. static void amdgpu_connector_destroy(struct drm_connector *connector)
  655. {
  656. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  657. if (amdgpu_connector->ddc_bus->has_aux) {
  658. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  659. amdgpu_connector->ddc_bus->has_aux = false;
  660. }
  661. amdgpu_connector_free_edid(connector);
  662. kfree(amdgpu_connector->con_priv);
  663. drm_connector_unregister(connector);
  664. drm_connector_cleanup(connector);
  665. kfree(connector);
  666. }
  667. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  668. struct drm_property *property,
  669. uint64_t value)
  670. {
  671. struct drm_device *dev = connector->dev;
  672. struct amdgpu_encoder *amdgpu_encoder;
  673. enum amdgpu_rmx_type rmx_type;
  674. DRM_DEBUG_KMS("\n");
  675. if (property != dev->mode_config.scaling_mode_property)
  676. return 0;
  677. if (connector->encoder)
  678. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  679. else {
  680. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  681. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  682. }
  683. switch (value) {
  684. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  685. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  686. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  687. default:
  688. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  689. }
  690. if (amdgpu_encoder->rmx_type == rmx_type)
  691. return 0;
  692. amdgpu_encoder->rmx_type = rmx_type;
  693. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  694. return 0;
  695. }
  696. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  697. .get_modes = amdgpu_connector_lvds_get_modes,
  698. .mode_valid = amdgpu_connector_lvds_mode_valid,
  699. .best_encoder = amdgpu_connector_best_single_encoder,
  700. };
  701. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  702. .dpms = drm_helper_connector_dpms,
  703. .detect = amdgpu_connector_lvds_detect,
  704. .fill_modes = drm_helper_probe_single_connector_modes,
  705. .destroy = amdgpu_connector_destroy,
  706. .set_property = amdgpu_connector_set_lcd_property,
  707. };
  708. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  709. {
  710. int ret;
  711. amdgpu_connector_get_edid(connector);
  712. ret = amdgpu_connector_ddc_get_modes(connector);
  713. return ret;
  714. }
  715. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  716. struct drm_display_mode *mode)
  717. {
  718. struct drm_device *dev = connector->dev;
  719. struct amdgpu_device *adev = dev->dev_private;
  720. /* XXX check mode bandwidth */
  721. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  722. return MODE_CLOCK_HIGH;
  723. return MODE_OK;
  724. }
  725. static enum drm_connector_status
  726. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  727. {
  728. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  729. struct drm_encoder *encoder;
  730. const struct drm_encoder_helper_funcs *encoder_funcs;
  731. bool dret = false;
  732. enum drm_connector_status ret = connector_status_disconnected;
  733. int r;
  734. r = pm_runtime_get_sync(connector->dev->dev);
  735. if (r < 0)
  736. return connector_status_disconnected;
  737. encoder = amdgpu_connector_best_single_encoder(connector);
  738. if (!encoder)
  739. ret = connector_status_disconnected;
  740. if (amdgpu_connector->ddc_bus)
  741. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  742. if (dret) {
  743. amdgpu_connector->detected_by_load = false;
  744. amdgpu_connector_free_edid(connector);
  745. amdgpu_connector_get_edid(connector);
  746. if (!amdgpu_connector->edid) {
  747. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  748. connector->name);
  749. ret = connector_status_connected;
  750. } else {
  751. amdgpu_connector->use_digital =
  752. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  753. /* some oems have boards with separate digital and analog connectors
  754. * with a shared ddc line (often vga + hdmi)
  755. */
  756. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  757. amdgpu_connector_free_edid(connector);
  758. ret = connector_status_disconnected;
  759. } else {
  760. ret = connector_status_connected;
  761. }
  762. }
  763. } else {
  764. /* if we aren't forcing don't do destructive polling */
  765. if (!force) {
  766. /* only return the previous status if we last
  767. * detected a monitor via load.
  768. */
  769. if (amdgpu_connector->detected_by_load)
  770. ret = connector->status;
  771. goto out;
  772. }
  773. if (amdgpu_connector->dac_load_detect && encoder) {
  774. encoder_funcs = encoder->helper_private;
  775. ret = encoder_funcs->detect(encoder, connector);
  776. if (ret != connector_status_disconnected)
  777. amdgpu_connector->detected_by_load = true;
  778. }
  779. }
  780. amdgpu_connector_update_scratch_regs(connector, ret);
  781. out:
  782. pm_runtime_mark_last_busy(connector->dev->dev);
  783. pm_runtime_put_autosuspend(connector->dev->dev);
  784. return ret;
  785. }
  786. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  787. .get_modes = amdgpu_connector_vga_get_modes,
  788. .mode_valid = amdgpu_connector_vga_mode_valid,
  789. .best_encoder = amdgpu_connector_best_single_encoder,
  790. };
  791. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  792. .dpms = drm_helper_connector_dpms,
  793. .detect = amdgpu_connector_vga_detect,
  794. .fill_modes = drm_helper_probe_single_connector_modes,
  795. .destroy = amdgpu_connector_destroy,
  796. .set_property = amdgpu_connector_set_property,
  797. };
  798. static bool
  799. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  800. {
  801. struct drm_device *dev = connector->dev;
  802. struct amdgpu_device *adev = dev->dev_private;
  803. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  804. enum drm_connector_status status;
  805. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  806. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  807. status = connector_status_connected;
  808. else
  809. status = connector_status_disconnected;
  810. if (connector->status == status)
  811. return true;
  812. }
  813. return false;
  814. }
  815. /*
  816. * DVI is complicated
  817. * Do a DDC probe, if DDC probe passes, get the full EDID so
  818. * we can do analog/digital monitor detection at this point.
  819. * If the monitor is an analog monitor or we got no DDC,
  820. * we need to find the DAC encoder object for this connector.
  821. * If we got no DDC, we do load detection on the DAC encoder object.
  822. * If we got analog DDC or load detection passes on the DAC encoder
  823. * we have to check if this analog encoder is shared with anyone else (TV)
  824. * if its shared we have to set the other connector to disconnected.
  825. */
  826. static enum drm_connector_status
  827. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  828. {
  829. struct drm_device *dev = connector->dev;
  830. struct amdgpu_device *adev = dev->dev_private;
  831. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  832. struct drm_encoder *encoder = NULL;
  833. const struct drm_encoder_helper_funcs *encoder_funcs;
  834. int i, r;
  835. enum drm_connector_status ret = connector_status_disconnected;
  836. bool dret = false, broken_edid = false;
  837. r = pm_runtime_get_sync(connector->dev->dev);
  838. if (r < 0)
  839. return connector_status_disconnected;
  840. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  841. ret = connector->status;
  842. goto exit;
  843. }
  844. if (amdgpu_connector->ddc_bus)
  845. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  846. if (dret) {
  847. amdgpu_connector->detected_by_load = false;
  848. amdgpu_connector_free_edid(connector);
  849. amdgpu_connector_get_edid(connector);
  850. if (!amdgpu_connector->edid) {
  851. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  852. connector->name);
  853. ret = connector_status_connected;
  854. broken_edid = true; /* defer use_digital to later */
  855. } else {
  856. amdgpu_connector->use_digital =
  857. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  858. /* some oems have boards with separate digital and analog connectors
  859. * with a shared ddc line (often vga + hdmi)
  860. */
  861. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  862. amdgpu_connector_free_edid(connector);
  863. ret = connector_status_disconnected;
  864. } else {
  865. ret = connector_status_connected;
  866. }
  867. /* This gets complicated. We have boards with VGA + HDMI with a
  868. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  869. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  870. * you don't really know what's connected to which port as both are digital.
  871. */
  872. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  873. struct drm_connector *list_connector;
  874. struct amdgpu_connector *list_amdgpu_connector;
  875. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  876. if (connector == list_connector)
  877. continue;
  878. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  879. if (list_amdgpu_connector->shared_ddc &&
  880. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  881. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  882. /* cases where both connectors are digital */
  883. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  884. /* hpd is our only option in this case */
  885. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  886. amdgpu_connector_free_edid(connector);
  887. ret = connector_status_disconnected;
  888. }
  889. }
  890. }
  891. }
  892. }
  893. }
  894. }
  895. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  896. goto out;
  897. /* DVI-D and HDMI-A are digital only */
  898. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  899. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  900. goto out;
  901. /* if we aren't forcing don't do destructive polling */
  902. if (!force) {
  903. /* only return the previous status if we last
  904. * detected a monitor via load.
  905. */
  906. if (amdgpu_connector->detected_by_load)
  907. ret = connector->status;
  908. goto out;
  909. }
  910. /* find analog encoder */
  911. if (amdgpu_connector->dac_load_detect) {
  912. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  913. if (connector->encoder_ids[i] == 0)
  914. break;
  915. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  916. if (!encoder)
  917. continue;
  918. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  919. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  920. continue;
  921. encoder_funcs = encoder->helper_private;
  922. if (encoder_funcs->detect) {
  923. if (!broken_edid) {
  924. if (ret != connector_status_connected) {
  925. /* deal with analog monitors without DDC */
  926. ret = encoder_funcs->detect(encoder, connector);
  927. if (ret == connector_status_connected) {
  928. amdgpu_connector->use_digital = false;
  929. }
  930. if (ret != connector_status_disconnected)
  931. amdgpu_connector->detected_by_load = true;
  932. }
  933. } else {
  934. enum drm_connector_status lret;
  935. /* assume digital unless load detected otherwise */
  936. amdgpu_connector->use_digital = true;
  937. lret = encoder_funcs->detect(encoder, connector);
  938. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  939. if (lret == connector_status_connected)
  940. amdgpu_connector->use_digital = false;
  941. }
  942. break;
  943. }
  944. }
  945. }
  946. out:
  947. /* updated in get modes as well since we need to know if it's analog or digital */
  948. amdgpu_connector_update_scratch_regs(connector, ret);
  949. exit:
  950. pm_runtime_mark_last_busy(connector->dev->dev);
  951. pm_runtime_put_autosuspend(connector->dev->dev);
  952. return ret;
  953. }
  954. /* okay need to be smart in here about which encoder to pick */
  955. static struct drm_encoder *
  956. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  957. {
  958. int enc_id = connector->encoder_ids[0];
  959. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  960. struct drm_encoder *encoder;
  961. int i;
  962. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  963. if (connector->encoder_ids[i] == 0)
  964. break;
  965. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  966. if (!encoder)
  967. continue;
  968. if (amdgpu_connector->use_digital == true) {
  969. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  970. return encoder;
  971. } else {
  972. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  973. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  974. return encoder;
  975. }
  976. }
  977. /* see if we have a default encoder TODO */
  978. /* then check use digitial */
  979. /* pick the first one */
  980. if (enc_id)
  981. return drm_encoder_find(connector->dev, enc_id);
  982. return NULL;
  983. }
  984. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  985. {
  986. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  987. if (connector->force == DRM_FORCE_ON)
  988. amdgpu_connector->use_digital = false;
  989. if (connector->force == DRM_FORCE_ON_DIGITAL)
  990. amdgpu_connector->use_digital = true;
  991. }
  992. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  993. struct drm_display_mode *mode)
  994. {
  995. struct drm_device *dev = connector->dev;
  996. struct amdgpu_device *adev = dev->dev_private;
  997. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  998. /* XXX check mode bandwidth */
  999. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1000. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1001. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1002. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1003. return MODE_OK;
  1004. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1005. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1006. if (mode->clock > 340000)
  1007. return MODE_CLOCK_HIGH;
  1008. else
  1009. return MODE_OK;
  1010. } else {
  1011. return MODE_CLOCK_HIGH;
  1012. }
  1013. }
  1014. /* check against the max pixel clock */
  1015. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1016. return MODE_CLOCK_HIGH;
  1017. return MODE_OK;
  1018. }
  1019. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1020. .get_modes = amdgpu_connector_vga_get_modes,
  1021. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1022. .best_encoder = amdgpu_connector_dvi_encoder,
  1023. };
  1024. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1025. .dpms = drm_helper_connector_dpms,
  1026. .detect = amdgpu_connector_dvi_detect,
  1027. .fill_modes = drm_helper_probe_single_connector_modes,
  1028. .set_property = amdgpu_connector_set_property,
  1029. .destroy = amdgpu_connector_destroy,
  1030. .force = amdgpu_connector_dvi_force,
  1031. };
  1032. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1033. {
  1034. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1035. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1036. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1037. int ret;
  1038. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1039. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1040. struct drm_display_mode *mode;
  1041. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1042. if (!amdgpu_dig_connector->edp_on)
  1043. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1044. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1045. amdgpu_connector_get_edid(connector);
  1046. ret = amdgpu_connector_ddc_get_modes(connector);
  1047. if (!amdgpu_dig_connector->edp_on)
  1048. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1049. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1050. } else {
  1051. /* need to setup ddc on the bridge */
  1052. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1053. ENCODER_OBJECT_ID_NONE) {
  1054. if (encoder)
  1055. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1056. }
  1057. amdgpu_connector_get_edid(connector);
  1058. ret = amdgpu_connector_ddc_get_modes(connector);
  1059. }
  1060. if (ret > 0) {
  1061. if (encoder) {
  1062. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1063. /* add scaled modes */
  1064. amdgpu_connector_add_common_modes(encoder, connector);
  1065. }
  1066. return ret;
  1067. }
  1068. if (!encoder)
  1069. return 0;
  1070. /* we have no EDID modes */
  1071. mode = amdgpu_connector_lcd_native_mode(encoder);
  1072. if (mode) {
  1073. ret = 1;
  1074. drm_mode_probed_add(connector, mode);
  1075. /* add the width/height from vbios tables if available */
  1076. connector->display_info.width_mm = mode->width_mm;
  1077. connector->display_info.height_mm = mode->height_mm;
  1078. /* add scaled modes */
  1079. amdgpu_connector_add_common_modes(encoder, connector);
  1080. }
  1081. } else {
  1082. /* need to setup ddc on the bridge */
  1083. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1084. ENCODER_OBJECT_ID_NONE) {
  1085. if (encoder)
  1086. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1087. }
  1088. amdgpu_connector_get_edid(connector);
  1089. ret = amdgpu_connector_ddc_get_modes(connector);
  1090. amdgpu_get_native_mode(connector);
  1091. }
  1092. return ret;
  1093. }
  1094. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1095. {
  1096. struct drm_encoder *encoder;
  1097. struct amdgpu_encoder *amdgpu_encoder;
  1098. int i;
  1099. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1100. if (connector->encoder_ids[i] == 0)
  1101. break;
  1102. encoder = drm_encoder_find(connector->dev,
  1103. connector->encoder_ids[i]);
  1104. if (!encoder)
  1105. continue;
  1106. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1107. switch (amdgpu_encoder->encoder_id) {
  1108. case ENCODER_OBJECT_ID_TRAVIS:
  1109. case ENCODER_OBJECT_ID_NUTMEG:
  1110. return amdgpu_encoder->encoder_id;
  1111. default:
  1112. break;
  1113. }
  1114. }
  1115. return ENCODER_OBJECT_ID_NONE;
  1116. }
  1117. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1118. {
  1119. struct drm_encoder *encoder;
  1120. struct amdgpu_encoder *amdgpu_encoder;
  1121. int i;
  1122. bool found = false;
  1123. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1124. if (connector->encoder_ids[i] == 0)
  1125. break;
  1126. encoder = drm_encoder_find(connector->dev,
  1127. connector->encoder_ids[i]);
  1128. if (!encoder)
  1129. continue;
  1130. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1131. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1132. found = true;
  1133. }
  1134. return found;
  1135. }
  1136. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1137. {
  1138. struct drm_device *dev = connector->dev;
  1139. struct amdgpu_device *adev = dev->dev_private;
  1140. if ((adev->clock.default_dispclk >= 53900) &&
  1141. amdgpu_connector_encoder_is_hbr2(connector)) {
  1142. return true;
  1143. }
  1144. return false;
  1145. }
  1146. static enum drm_connector_status
  1147. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1148. {
  1149. struct drm_device *dev = connector->dev;
  1150. struct amdgpu_device *adev = dev->dev_private;
  1151. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1152. enum drm_connector_status ret = connector_status_disconnected;
  1153. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1154. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1155. int r;
  1156. r = pm_runtime_get_sync(connector->dev->dev);
  1157. if (r < 0)
  1158. return connector_status_disconnected;
  1159. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1160. ret = connector->status;
  1161. goto out;
  1162. }
  1163. amdgpu_connector_free_edid(connector);
  1164. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1165. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1166. if (encoder) {
  1167. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1168. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1169. /* check if panel is valid */
  1170. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1171. ret = connector_status_connected;
  1172. }
  1173. /* eDP is always DP */
  1174. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1175. if (!amdgpu_dig_connector->edp_on)
  1176. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1177. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1178. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1179. ret = connector_status_connected;
  1180. if (!amdgpu_dig_connector->edp_on)
  1181. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1182. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1183. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1184. ENCODER_OBJECT_ID_NONE) {
  1185. /* DP bridges are always DP */
  1186. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1187. /* get the DPCD from the bridge */
  1188. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1189. if (encoder) {
  1190. /* setup ddc on the bridge */
  1191. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1192. /* bridge chips are always aux */
  1193. if (amdgpu_ddc_probe(amdgpu_connector, true)) /* try DDC */
  1194. ret = connector_status_connected;
  1195. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1196. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1197. ret = encoder_funcs->detect(encoder, connector);
  1198. }
  1199. }
  1200. } else {
  1201. amdgpu_dig_connector->dp_sink_type =
  1202. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1203. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1204. ret = connector_status_connected;
  1205. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1206. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1207. } else {
  1208. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1209. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1210. ret = connector_status_connected;
  1211. } else {
  1212. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1213. if (amdgpu_ddc_probe(amdgpu_connector, false))
  1214. ret = connector_status_connected;
  1215. }
  1216. }
  1217. }
  1218. amdgpu_connector_update_scratch_regs(connector, ret);
  1219. out:
  1220. pm_runtime_mark_last_busy(connector->dev->dev);
  1221. pm_runtime_put_autosuspend(connector->dev->dev);
  1222. return ret;
  1223. }
  1224. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1225. struct drm_display_mode *mode)
  1226. {
  1227. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1228. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1229. /* XXX check mode bandwidth */
  1230. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1231. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1232. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1233. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1234. return MODE_PANEL;
  1235. if (encoder) {
  1236. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1237. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1238. /* AVIVO hardware supports downscaling modes larger than the panel
  1239. * to the panel size, but I'm not sure this is desirable.
  1240. */
  1241. if ((mode->hdisplay > native_mode->hdisplay) ||
  1242. (mode->vdisplay > native_mode->vdisplay))
  1243. return MODE_PANEL;
  1244. /* if scaling is disabled, block non-native modes */
  1245. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1246. if ((mode->hdisplay != native_mode->hdisplay) ||
  1247. (mode->vdisplay != native_mode->vdisplay))
  1248. return MODE_PANEL;
  1249. }
  1250. }
  1251. return MODE_OK;
  1252. } else {
  1253. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1254. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1255. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1256. } else {
  1257. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1258. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1259. if (mode->clock > 340000)
  1260. return MODE_CLOCK_HIGH;
  1261. } else {
  1262. if (mode->clock > 165000)
  1263. return MODE_CLOCK_HIGH;
  1264. }
  1265. }
  1266. }
  1267. return MODE_OK;
  1268. }
  1269. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1270. .get_modes = amdgpu_connector_dp_get_modes,
  1271. .mode_valid = amdgpu_connector_dp_mode_valid,
  1272. .best_encoder = amdgpu_connector_dvi_encoder,
  1273. };
  1274. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1275. .dpms = drm_helper_connector_dpms,
  1276. .detect = amdgpu_connector_dp_detect,
  1277. .fill_modes = drm_helper_probe_single_connector_modes,
  1278. .set_property = amdgpu_connector_set_property,
  1279. .destroy = amdgpu_connector_destroy,
  1280. .force = amdgpu_connector_dvi_force,
  1281. };
  1282. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1283. .dpms = drm_helper_connector_dpms,
  1284. .detect = amdgpu_connector_dp_detect,
  1285. .fill_modes = drm_helper_probe_single_connector_modes,
  1286. .set_property = amdgpu_connector_set_lcd_property,
  1287. .destroy = amdgpu_connector_destroy,
  1288. .force = amdgpu_connector_dvi_force,
  1289. };
  1290. static struct drm_encoder *
  1291. amdgpu_connector_virtual_encoder(struct drm_connector *connector)
  1292. {
  1293. int enc_id = connector->encoder_ids[0];
  1294. struct drm_encoder *encoder;
  1295. int i;
  1296. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1297. if (connector->encoder_ids[i] == 0)
  1298. break;
  1299. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  1300. if (!encoder)
  1301. continue;
  1302. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  1303. return encoder;
  1304. }
  1305. /* pick the first one */
  1306. if (enc_id)
  1307. return drm_encoder_find(connector->dev, enc_id);
  1308. return NULL;
  1309. }
  1310. static int amdgpu_connector_virtual_get_modes(struct drm_connector *connector)
  1311. {
  1312. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1313. if (encoder) {
  1314. amdgpu_connector_add_common_modes(encoder, connector);
  1315. }
  1316. return 0;
  1317. }
  1318. static int amdgpu_connector_virtual_mode_valid(struct drm_connector *connector,
  1319. struct drm_display_mode *mode)
  1320. {
  1321. return MODE_OK;
  1322. }
  1323. static int
  1324. amdgpu_connector_virtual_dpms(struct drm_connector *connector, int mode)
  1325. {
  1326. return 0;
  1327. }
  1328. static enum drm_connector_status
  1329. amdgpu_connector_virtual_detect(struct drm_connector *connector, bool force)
  1330. {
  1331. return connector_status_connected;
  1332. }
  1333. static int
  1334. amdgpu_connector_virtual_set_property(struct drm_connector *connector,
  1335. struct drm_property *property,
  1336. uint64_t val)
  1337. {
  1338. return 0;
  1339. }
  1340. static void amdgpu_connector_virtual_force(struct drm_connector *connector)
  1341. {
  1342. return;
  1343. }
  1344. static const struct drm_connector_helper_funcs amdgpu_connector_virtual_helper_funcs = {
  1345. .get_modes = amdgpu_connector_virtual_get_modes,
  1346. .mode_valid = amdgpu_connector_virtual_mode_valid,
  1347. .best_encoder = amdgpu_connector_virtual_encoder,
  1348. };
  1349. static const struct drm_connector_funcs amdgpu_connector_virtual_funcs = {
  1350. .dpms = amdgpu_connector_virtual_dpms,
  1351. .detect = amdgpu_connector_virtual_detect,
  1352. .fill_modes = drm_helper_probe_single_connector_modes,
  1353. .set_property = amdgpu_connector_virtual_set_property,
  1354. .destroy = amdgpu_connector_destroy,
  1355. .force = amdgpu_connector_virtual_force,
  1356. };
  1357. void
  1358. amdgpu_connector_add(struct amdgpu_device *adev,
  1359. uint32_t connector_id,
  1360. uint32_t supported_device,
  1361. int connector_type,
  1362. struct amdgpu_i2c_bus_rec *i2c_bus,
  1363. uint16_t connector_object_id,
  1364. struct amdgpu_hpd *hpd,
  1365. struct amdgpu_router *router)
  1366. {
  1367. struct drm_device *dev = adev->ddev;
  1368. struct drm_connector *connector;
  1369. struct amdgpu_connector *amdgpu_connector;
  1370. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1371. struct drm_encoder *encoder;
  1372. struct amdgpu_encoder *amdgpu_encoder;
  1373. uint32_t subpixel_order = SubPixelNone;
  1374. bool shared_ddc = false;
  1375. bool is_dp_bridge = false;
  1376. bool has_aux = false;
  1377. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1378. return;
  1379. /* see if we already added it */
  1380. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1381. amdgpu_connector = to_amdgpu_connector(connector);
  1382. if (amdgpu_connector->connector_id == connector_id) {
  1383. amdgpu_connector->devices |= supported_device;
  1384. return;
  1385. }
  1386. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1387. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1388. amdgpu_connector->shared_ddc = true;
  1389. shared_ddc = true;
  1390. }
  1391. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1392. (amdgpu_connector->router.router_id == router->router_id)) {
  1393. amdgpu_connector->shared_ddc = false;
  1394. shared_ddc = false;
  1395. }
  1396. }
  1397. }
  1398. /* check if it's a dp bridge */
  1399. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1400. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1401. if (amdgpu_encoder->devices & supported_device) {
  1402. switch (amdgpu_encoder->encoder_id) {
  1403. case ENCODER_OBJECT_ID_TRAVIS:
  1404. case ENCODER_OBJECT_ID_NUTMEG:
  1405. is_dp_bridge = true;
  1406. break;
  1407. default:
  1408. break;
  1409. }
  1410. }
  1411. }
  1412. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1413. if (!amdgpu_connector)
  1414. return;
  1415. connector = &amdgpu_connector->base;
  1416. amdgpu_connector->connector_id = connector_id;
  1417. amdgpu_connector->devices = supported_device;
  1418. amdgpu_connector->shared_ddc = shared_ddc;
  1419. amdgpu_connector->connector_object_id = connector_object_id;
  1420. amdgpu_connector->hpd = *hpd;
  1421. amdgpu_connector->router = *router;
  1422. if (router->ddc_valid || router->cd_valid) {
  1423. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1424. if (!amdgpu_connector->router_bus)
  1425. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1426. }
  1427. if (is_dp_bridge) {
  1428. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1429. if (!amdgpu_dig_connector)
  1430. goto failed;
  1431. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1432. if (i2c_bus->valid) {
  1433. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1434. if (amdgpu_connector->ddc_bus)
  1435. has_aux = true;
  1436. else
  1437. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1438. }
  1439. switch (connector_type) {
  1440. case DRM_MODE_CONNECTOR_VGA:
  1441. case DRM_MODE_CONNECTOR_DVIA:
  1442. default:
  1443. drm_connector_init(dev, &amdgpu_connector->base,
  1444. &amdgpu_connector_dp_funcs, connector_type);
  1445. drm_connector_helper_add(&amdgpu_connector->base,
  1446. &amdgpu_connector_dp_helper_funcs);
  1447. connector->interlace_allowed = true;
  1448. connector->doublescan_allowed = true;
  1449. amdgpu_connector->dac_load_detect = true;
  1450. drm_object_attach_property(&amdgpu_connector->base.base,
  1451. adev->mode_info.load_detect_property,
  1452. 1);
  1453. drm_object_attach_property(&amdgpu_connector->base.base,
  1454. dev->mode_config.scaling_mode_property,
  1455. DRM_MODE_SCALE_NONE);
  1456. break;
  1457. case DRM_MODE_CONNECTOR_DVII:
  1458. case DRM_MODE_CONNECTOR_DVID:
  1459. case DRM_MODE_CONNECTOR_HDMIA:
  1460. case DRM_MODE_CONNECTOR_HDMIB:
  1461. case DRM_MODE_CONNECTOR_DisplayPort:
  1462. drm_connector_init(dev, &amdgpu_connector->base,
  1463. &amdgpu_connector_dp_funcs, connector_type);
  1464. drm_connector_helper_add(&amdgpu_connector->base,
  1465. &amdgpu_connector_dp_helper_funcs);
  1466. drm_object_attach_property(&amdgpu_connector->base.base,
  1467. adev->mode_info.underscan_property,
  1468. UNDERSCAN_OFF);
  1469. drm_object_attach_property(&amdgpu_connector->base.base,
  1470. adev->mode_info.underscan_hborder_property,
  1471. 0);
  1472. drm_object_attach_property(&amdgpu_connector->base.base,
  1473. adev->mode_info.underscan_vborder_property,
  1474. 0);
  1475. drm_object_attach_property(&amdgpu_connector->base.base,
  1476. dev->mode_config.scaling_mode_property,
  1477. DRM_MODE_SCALE_NONE);
  1478. drm_object_attach_property(&amdgpu_connector->base.base,
  1479. adev->mode_info.dither_property,
  1480. AMDGPU_FMT_DITHER_DISABLE);
  1481. if (amdgpu_audio != 0)
  1482. drm_object_attach_property(&amdgpu_connector->base.base,
  1483. adev->mode_info.audio_property,
  1484. AMDGPU_AUDIO_AUTO);
  1485. subpixel_order = SubPixelHorizontalRGB;
  1486. connector->interlace_allowed = true;
  1487. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1488. connector->doublescan_allowed = true;
  1489. else
  1490. connector->doublescan_allowed = false;
  1491. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1492. amdgpu_connector->dac_load_detect = true;
  1493. drm_object_attach_property(&amdgpu_connector->base.base,
  1494. adev->mode_info.load_detect_property,
  1495. 1);
  1496. }
  1497. break;
  1498. case DRM_MODE_CONNECTOR_LVDS:
  1499. case DRM_MODE_CONNECTOR_eDP:
  1500. drm_connector_init(dev, &amdgpu_connector->base,
  1501. &amdgpu_connector_edp_funcs, connector_type);
  1502. drm_connector_helper_add(&amdgpu_connector->base,
  1503. &amdgpu_connector_dp_helper_funcs);
  1504. drm_object_attach_property(&amdgpu_connector->base.base,
  1505. dev->mode_config.scaling_mode_property,
  1506. DRM_MODE_SCALE_FULLSCREEN);
  1507. subpixel_order = SubPixelHorizontalRGB;
  1508. connector->interlace_allowed = false;
  1509. connector->doublescan_allowed = false;
  1510. break;
  1511. }
  1512. } else {
  1513. switch (connector_type) {
  1514. case DRM_MODE_CONNECTOR_VGA:
  1515. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1516. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1517. if (i2c_bus->valid) {
  1518. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1519. if (!amdgpu_connector->ddc_bus)
  1520. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1521. }
  1522. amdgpu_connector->dac_load_detect = true;
  1523. drm_object_attach_property(&amdgpu_connector->base.base,
  1524. adev->mode_info.load_detect_property,
  1525. 1);
  1526. drm_object_attach_property(&amdgpu_connector->base.base,
  1527. dev->mode_config.scaling_mode_property,
  1528. DRM_MODE_SCALE_NONE);
  1529. /* no HPD on analog connectors */
  1530. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1531. connector->interlace_allowed = true;
  1532. connector->doublescan_allowed = true;
  1533. break;
  1534. case DRM_MODE_CONNECTOR_DVIA:
  1535. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1536. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1537. if (i2c_bus->valid) {
  1538. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1539. if (!amdgpu_connector->ddc_bus)
  1540. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1541. }
  1542. amdgpu_connector->dac_load_detect = true;
  1543. drm_object_attach_property(&amdgpu_connector->base.base,
  1544. adev->mode_info.load_detect_property,
  1545. 1);
  1546. drm_object_attach_property(&amdgpu_connector->base.base,
  1547. dev->mode_config.scaling_mode_property,
  1548. DRM_MODE_SCALE_NONE);
  1549. /* no HPD on analog connectors */
  1550. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1551. connector->interlace_allowed = true;
  1552. connector->doublescan_allowed = true;
  1553. break;
  1554. case DRM_MODE_CONNECTOR_DVII:
  1555. case DRM_MODE_CONNECTOR_DVID:
  1556. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1557. if (!amdgpu_dig_connector)
  1558. goto failed;
  1559. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1560. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1561. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1562. if (i2c_bus->valid) {
  1563. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1564. if (!amdgpu_connector->ddc_bus)
  1565. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1566. }
  1567. subpixel_order = SubPixelHorizontalRGB;
  1568. drm_object_attach_property(&amdgpu_connector->base.base,
  1569. adev->mode_info.coherent_mode_property,
  1570. 1);
  1571. drm_object_attach_property(&amdgpu_connector->base.base,
  1572. adev->mode_info.underscan_property,
  1573. UNDERSCAN_OFF);
  1574. drm_object_attach_property(&amdgpu_connector->base.base,
  1575. adev->mode_info.underscan_hborder_property,
  1576. 0);
  1577. drm_object_attach_property(&amdgpu_connector->base.base,
  1578. adev->mode_info.underscan_vborder_property,
  1579. 0);
  1580. drm_object_attach_property(&amdgpu_connector->base.base,
  1581. dev->mode_config.scaling_mode_property,
  1582. DRM_MODE_SCALE_NONE);
  1583. if (amdgpu_audio != 0) {
  1584. drm_object_attach_property(&amdgpu_connector->base.base,
  1585. adev->mode_info.audio_property,
  1586. AMDGPU_AUDIO_AUTO);
  1587. }
  1588. drm_object_attach_property(&amdgpu_connector->base.base,
  1589. adev->mode_info.dither_property,
  1590. AMDGPU_FMT_DITHER_DISABLE);
  1591. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1592. amdgpu_connector->dac_load_detect = true;
  1593. drm_object_attach_property(&amdgpu_connector->base.base,
  1594. adev->mode_info.load_detect_property,
  1595. 1);
  1596. }
  1597. connector->interlace_allowed = true;
  1598. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1599. connector->doublescan_allowed = true;
  1600. else
  1601. connector->doublescan_allowed = false;
  1602. break;
  1603. case DRM_MODE_CONNECTOR_HDMIA:
  1604. case DRM_MODE_CONNECTOR_HDMIB:
  1605. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1606. if (!amdgpu_dig_connector)
  1607. goto failed;
  1608. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1609. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1610. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1611. if (i2c_bus->valid) {
  1612. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1613. if (!amdgpu_connector->ddc_bus)
  1614. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1615. }
  1616. drm_object_attach_property(&amdgpu_connector->base.base,
  1617. adev->mode_info.coherent_mode_property,
  1618. 1);
  1619. drm_object_attach_property(&amdgpu_connector->base.base,
  1620. adev->mode_info.underscan_property,
  1621. UNDERSCAN_OFF);
  1622. drm_object_attach_property(&amdgpu_connector->base.base,
  1623. adev->mode_info.underscan_hborder_property,
  1624. 0);
  1625. drm_object_attach_property(&amdgpu_connector->base.base,
  1626. adev->mode_info.underscan_vborder_property,
  1627. 0);
  1628. drm_object_attach_property(&amdgpu_connector->base.base,
  1629. dev->mode_config.scaling_mode_property,
  1630. DRM_MODE_SCALE_NONE);
  1631. if (amdgpu_audio != 0) {
  1632. drm_object_attach_property(&amdgpu_connector->base.base,
  1633. adev->mode_info.audio_property,
  1634. AMDGPU_AUDIO_AUTO);
  1635. }
  1636. drm_object_attach_property(&amdgpu_connector->base.base,
  1637. adev->mode_info.dither_property,
  1638. AMDGPU_FMT_DITHER_DISABLE);
  1639. subpixel_order = SubPixelHorizontalRGB;
  1640. connector->interlace_allowed = true;
  1641. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1642. connector->doublescan_allowed = true;
  1643. else
  1644. connector->doublescan_allowed = false;
  1645. break;
  1646. case DRM_MODE_CONNECTOR_DisplayPort:
  1647. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1648. if (!amdgpu_dig_connector)
  1649. goto failed;
  1650. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1651. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1652. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1653. if (i2c_bus->valid) {
  1654. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1655. if (amdgpu_connector->ddc_bus)
  1656. has_aux = true;
  1657. else
  1658. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1659. }
  1660. subpixel_order = SubPixelHorizontalRGB;
  1661. drm_object_attach_property(&amdgpu_connector->base.base,
  1662. adev->mode_info.coherent_mode_property,
  1663. 1);
  1664. drm_object_attach_property(&amdgpu_connector->base.base,
  1665. adev->mode_info.underscan_property,
  1666. UNDERSCAN_OFF);
  1667. drm_object_attach_property(&amdgpu_connector->base.base,
  1668. adev->mode_info.underscan_hborder_property,
  1669. 0);
  1670. drm_object_attach_property(&amdgpu_connector->base.base,
  1671. adev->mode_info.underscan_vborder_property,
  1672. 0);
  1673. drm_object_attach_property(&amdgpu_connector->base.base,
  1674. dev->mode_config.scaling_mode_property,
  1675. DRM_MODE_SCALE_NONE);
  1676. if (amdgpu_audio != 0) {
  1677. drm_object_attach_property(&amdgpu_connector->base.base,
  1678. adev->mode_info.audio_property,
  1679. AMDGPU_AUDIO_AUTO);
  1680. }
  1681. drm_object_attach_property(&amdgpu_connector->base.base,
  1682. adev->mode_info.dither_property,
  1683. AMDGPU_FMT_DITHER_DISABLE);
  1684. connector->interlace_allowed = true;
  1685. /* in theory with a DP to VGA converter... */
  1686. connector->doublescan_allowed = false;
  1687. break;
  1688. case DRM_MODE_CONNECTOR_eDP:
  1689. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1690. if (!amdgpu_dig_connector)
  1691. goto failed;
  1692. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1693. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1694. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1695. if (i2c_bus->valid) {
  1696. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1697. if (amdgpu_connector->ddc_bus)
  1698. has_aux = true;
  1699. else
  1700. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1701. }
  1702. drm_object_attach_property(&amdgpu_connector->base.base,
  1703. dev->mode_config.scaling_mode_property,
  1704. DRM_MODE_SCALE_FULLSCREEN);
  1705. subpixel_order = SubPixelHorizontalRGB;
  1706. connector->interlace_allowed = false;
  1707. connector->doublescan_allowed = false;
  1708. break;
  1709. case DRM_MODE_CONNECTOR_LVDS:
  1710. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1711. if (!amdgpu_dig_connector)
  1712. goto failed;
  1713. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1714. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1715. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1716. if (i2c_bus->valid) {
  1717. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1718. if (!amdgpu_connector->ddc_bus)
  1719. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1720. }
  1721. drm_object_attach_property(&amdgpu_connector->base.base,
  1722. dev->mode_config.scaling_mode_property,
  1723. DRM_MODE_SCALE_FULLSCREEN);
  1724. subpixel_order = SubPixelHorizontalRGB;
  1725. connector->interlace_allowed = false;
  1726. connector->doublescan_allowed = false;
  1727. break;
  1728. case DRM_MODE_CONNECTOR_VIRTUAL:
  1729. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1730. if (!amdgpu_dig_connector)
  1731. goto failed;
  1732. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1733. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_virtual_funcs, connector_type);
  1734. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_virtual_helper_funcs);
  1735. subpixel_order = SubPixelHorizontalRGB;
  1736. connector->interlace_allowed = false;
  1737. connector->doublescan_allowed = false;
  1738. break;
  1739. }
  1740. }
  1741. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1742. if (i2c_bus->valid) {
  1743. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1744. DRM_CONNECTOR_POLL_DISCONNECT;
  1745. }
  1746. } else
  1747. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1748. connector->display_info.subpixel_order = subpixel_order;
  1749. drm_connector_register(connector);
  1750. if (has_aux)
  1751. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1752. return;
  1753. failed:
  1754. drm_connector_cleanup(connector);
  1755. kfree(connector);
  1756. }