amdgpu.h 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amd_powerplay.h"
  53. #include "amdgpu_acp.h"
  54. #include "gpu_scheduler.h"
  55. #include "amdgpu_virt.h"
  56. /*
  57. * Modules parameters.
  58. */
  59. extern int amdgpu_modeset;
  60. extern int amdgpu_vram_limit;
  61. extern int amdgpu_gart_size;
  62. extern int amdgpu_moverate;
  63. extern int amdgpu_benchmarking;
  64. extern int amdgpu_testing;
  65. extern int amdgpu_audio;
  66. extern int amdgpu_disp_priority;
  67. extern int amdgpu_hw_i2c;
  68. extern int amdgpu_pcie_gen2;
  69. extern int amdgpu_msi;
  70. extern int amdgpu_lockup_timeout;
  71. extern int amdgpu_dpm;
  72. extern int amdgpu_smc_load_fw;
  73. extern int amdgpu_aspm;
  74. extern int amdgpu_runtime_pm;
  75. extern unsigned amdgpu_ip_block_mask;
  76. extern int amdgpu_bapm;
  77. extern int amdgpu_deep_color;
  78. extern int amdgpu_vm_size;
  79. extern int amdgpu_vm_block_size;
  80. extern int amdgpu_vm_fault_stop;
  81. extern int amdgpu_vm_debug;
  82. extern int amdgpu_sched_jobs;
  83. extern int amdgpu_sched_hw_submission;
  84. extern int amdgpu_powerplay;
  85. extern int amdgpu_powercontainment;
  86. extern unsigned amdgpu_pcie_gen_cap;
  87. extern unsigned amdgpu_pcie_lane_cap;
  88. extern unsigned amdgpu_cg_mask;
  89. extern unsigned amdgpu_pg_mask;
  90. extern char *amdgpu_disable_cu;
  91. extern int amdgpu_sclk_deep_sleep_en;
  92. extern char *amdgpu_virtual_display;
  93. extern unsigned amdgpu_pp_feature_mask;
  94. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  95. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  96. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  97. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  98. #define AMDGPU_IB_POOL_SIZE 16
  99. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  100. #define AMDGPUFB_CONN_LIMIT 4
  101. #define AMDGPU_BIOS_NUM_SCRATCH 8
  102. /* max number of rings */
  103. #define AMDGPU_MAX_RINGS 16
  104. #define AMDGPU_MAX_GFX_RINGS 1
  105. #define AMDGPU_MAX_COMPUTE_RINGS 8
  106. #define AMDGPU_MAX_VCE_RINGS 3
  107. /* max number of IP instances */
  108. #define AMDGPU_MAX_SDMA_INSTANCES 2
  109. /* hardcode that limit for now */
  110. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  111. /* hard reset data */
  112. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  113. /* reset flags */
  114. #define AMDGPU_RESET_GFX (1 << 0)
  115. #define AMDGPU_RESET_COMPUTE (1 << 1)
  116. #define AMDGPU_RESET_DMA (1 << 2)
  117. #define AMDGPU_RESET_CP (1 << 3)
  118. #define AMDGPU_RESET_GRBM (1 << 4)
  119. #define AMDGPU_RESET_DMA1 (1 << 5)
  120. #define AMDGPU_RESET_RLC (1 << 6)
  121. #define AMDGPU_RESET_SEM (1 << 7)
  122. #define AMDGPU_RESET_IH (1 << 8)
  123. #define AMDGPU_RESET_VMC (1 << 9)
  124. #define AMDGPU_RESET_MC (1 << 10)
  125. #define AMDGPU_RESET_DISPLAY (1 << 11)
  126. #define AMDGPU_RESET_UVD (1 << 12)
  127. #define AMDGPU_RESET_VCE (1 << 13)
  128. #define AMDGPU_RESET_VCE1 (1 << 14)
  129. /* GFX current status */
  130. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  131. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  132. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  133. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  134. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  135. /* max cursor sizes (in pixels) */
  136. #define CIK_CURSOR_WIDTH 128
  137. #define CIK_CURSOR_HEIGHT 128
  138. struct amdgpu_device;
  139. struct amdgpu_ib;
  140. struct amdgpu_vm;
  141. struct amdgpu_ring;
  142. struct amdgpu_cs_parser;
  143. struct amdgpu_job;
  144. struct amdgpu_irq_src;
  145. struct amdgpu_fpriv;
  146. enum amdgpu_cp_irq {
  147. AMDGPU_CP_IRQ_GFX_EOP = 0,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  153. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  154. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  155. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  156. AMDGPU_CP_IRQ_LAST
  157. };
  158. enum amdgpu_sdma_irq {
  159. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  160. AMDGPU_SDMA_IRQ_TRAP1,
  161. AMDGPU_SDMA_IRQ_LAST
  162. };
  163. enum amdgpu_thermal_irq {
  164. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  165. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  166. AMDGPU_THERMAL_IRQ_LAST
  167. };
  168. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type,
  170. enum amd_clockgating_state state);
  171. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  172. enum amd_ip_block_type block_type,
  173. enum amd_powergating_state state);
  174. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  175. enum amd_ip_block_type block_type);
  176. bool amdgpu_is_idle(struct amdgpu_device *adev,
  177. enum amd_ip_block_type block_type);
  178. struct amdgpu_ip_block_version {
  179. enum amd_ip_block_type type;
  180. u32 major;
  181. u32 minor;
  182. u32 rev;
  183. const struct amd_ip_funcs *funcs;
  184. };
  185. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  186. enum amd_ip_block_type type,
  187. u32 major, u32 minor);
  188. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  189. struct amdgpu_device *adev,
  190. enum amd_ip_block_type type);
  191. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  192. struct amdgpu_buffer_funcs {
  193. /* maximum bytes in a single operation */
  194. uint32_t copy_max_bytes;
  195. /* number of dw to reserve per operation */
  196. unsigned copy_num_dw;
  197. /* used for buffer migration */
  198. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  199. /* src addr in bytes */
  200. uint64_t src_offset,
  201. /* dst addr in bytes */
  202. uint64_t dst_offset,
  203. /* number of byte to transfer */
  204. uint32_t byte_count);
  205. /* maximum bytes in a single operation */
  206. uint32_t fill_max_bytes;
  207. /* number of dw to reserve per operation */
  208. unsigned fill_num_dw;
  209. /* used for buffer clearing */
  210. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  211. /* value to write to memory */
  212. uint32_t src_data,
  213. /* dst addr in bytes */
  214. uint64_t dst_offset,
  215. /* number of byte to fill */
  216. uint32_t byte_count);
  217. };
  218. /* provided by hw blocks that can write ptes, e.g., sdma */
  219. struct amdgpu_vm_pte_funcs {
  220. /* copy pte entries from GART */
  221. void (*copy_pte)(struct amdgpu_ib *ib,
  222. uint64_t pe, uint64_t src,
  223. unsigned count);
  224. /* write pte one entry at a time with addr mapping */
  225. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  226. uint64_t value, unsigned count,
  227. uint32_t incr);
  228. /* for linear pte/pde updates without addr mapping */
  229. void (*set_pte_pde)(struct amdgpu_ib *ib,
  230. uint64_t pe,
  231. uint64_t addr, unsigned count,
  232. uint32_t incr, uint32_t flags);
  233. };
  234. /* provided by the gmc block */
  235. struct amdgpu_gart_funcs {
  236. /* flush the vm tlb via mmio */
  237. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  238. uint32_t vmid);
  239. /* write pte/pde updates using the cpu */
  240. int (*set_pte_pde)(struct amdgpu_device *adev,
  241. void *cpu_pt_addr, /* cpu addr of page table */
  242. uint32_t gpu_page_idx, /* pte/pde to update */
  243. uint64_t addr, /* addr to write into pte/pde */
  244. uint32_t flags); /* access flags */
  245. };
  246. /* provided by the ih block */
  247. struct amdgpu_ih_funcs {
  248. /* ring read/write ptr handling, called from interrupt context */
  249. u32 (*get_wptr)(struct amdgpu_device *adev);
  250. void (*decode_iv)(struct amdgpu_device *adev,
  251. struct amdgpu_iv_entry *entry);
  252. void (*set_rptr)(struct amdgpu_device *adev);
  253. };
  254. /* provided by hw blocks that expose a ring buffer for commands */
  255. struct amdgpu_ring_funcs {
  256. /* ring read/write ptr handling */
  257. u32 (*get_rptr)(struct amdgpu_ring *ring);
  258. u32 (*get_wptr)(struct amdgpu_ring *ring);
  259. void (*set_wptr)(struct amdgpu_ring *ring);
  260. /* validating and patching of IBs */
  261. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  262. /* command emit functions */
  263. void (*emit_ib)(struct amdgpu_ring *ring,
  264. struct amdgpu_ib *ib,
  265. unsigned vm_id, bool ctx_switch);
  266. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  267. uint64_t seq, unsigned flags);
  268. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  269. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  270. uint64_t pd_addr);
  271. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  272. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  273. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  274. uint32_t gds_base, uint32_t gds_size,
  275. uint32_t gws_base, uint32_t gws_size,
  276. uint32_t oa_base, uint32_t oa_size);
  277. /* testing functions */
  278. int (*test_ring)(struct amdgpu_ring *ring);
  279. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  280. /* insert NOP packets */
  281. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  282. /* pad the indirect buffer to the necessary number of dw */
  283. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  284. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  285. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  286. /* note usage for clock and power gating */
  287. void (*begin_use)(struct amdgpu_ring *ring);
  288. void (*end_use)(struct amdgpu_ring *ring);
  289. void (*emit_switch_buffer) (struct amdgpu_ring *ring);
  290. void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
  291. unsigned (*get_emit_ib_size) (struct amdgpu_ring *ring);
  292. unsigned (*get_dma_frame_size) (struct amdgpu_ring *ring);
  293. };
  294. /*
  295. * BIOS.
  296. */
  297. bool amdgpu_get_bios(struct amdgpu_device *adev);
  298. bool amdgpu_read_bios(struct amdgpu_device *adev);
  299. /*
  300. * Dummy page
  301. */
  302. struct amdgpu_dummy_page {
  303. struct page *page;
  304. dma_addr_t addr;
  305. };
  306. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  307. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  308. /*
  309. * Clocks
  310. */
  311. #define AMDGPU_MAX_PPLL 3
  312. struct amdgpu_clock {
  313. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  314. struct amdgpu_pll spll;
  315. struct amdgpu_pll mpll;
  316. /* 10 Khz units */
  317. uint32_t default_mclk;
  318. uint32_t default_sclk;
  319. uint32_t default_dispclk;
  320. uint32_t current_dispclk;
  321. uint32_t dp_extclk;
  322. uint32_t max_pixel_clock;
  323. };
  324. /*
  325. * Fences.
  326. */
  327. struct amdgpu_fence_driver {
  328. uint64_t gpu_addr;
  329. volatile uint32_t *cpu_addr;
  330. /* sync_seq is protected by ring emission lock */
  331. uint32_t sync_seq;
  332. atomic_t last_seq;
  333. bool initialized;
  334. struct amdgpu_irq_src *irq_src;
  335. unsigned irq_type;
  336. struct timer_list fallback_timer;
  337. unsigned num_fences_mask;
  338. spinlock_t lock;
  339. struct fence **fences;
  340. };
  341. /* some special values for the owner field */
  342. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  343. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  344. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  345. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  346. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  347. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  348. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  349. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  350. unsigned num_hw_submission);
  351. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  352. struct amdgpu_irq_src *irq_src,
  353. unsigned irq_type);
  354. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  355. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  356. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  357. void amdgpu_fence_process(struct amdgpu_ring *ring);
  358. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  359. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  360. /*
  361. * BO.
  362. */
  363. struct amdgpu_bo_list_entry {
  364. struct amdgpu_bo *robj;
  365. struct ttm_validate_buffer tv;
  366. struct amdgpu_bo_va *bo_va;
  367. uint32_t priority;
  368. struct page **user_pages;
  369. int user_invalidated;
  370. };
  371. struct amdgpu_bo_va_mapping {
  372. struct list_head list;
  373. struct interval_tree_node it;
  374. uint64_t offset;
  375. uint32_t flags;
  376. };
  377. /* bo virtual addresses in a specific vm */
  378. struct amdgpu_bo_va {
  379. /* protected by bo being reserved */
  380. struct list_head bo_list;
  381. struct fence *last_pt_update;
  382. unsigned ref_count;
  383. /* protected by vm mutex and spinlock */
  384. struct list_head vm_status;
  385. /* mappings for this bo_va */
  386. struct list_head invalids;
  387. struct list_head valids;
  388. /* constant after initialization */
  389. struct amdgpu_vm *vm;
  390. struct amdgpu_bo *bo;
  391. };
  392. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  393. struct amdgpu_bo {
  394. /* Protected by tbo.reserved */
  395. u32 prefered_domains;
  396. u32 allowed_domains;
  397. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  398. struct ttm_placement placement;
  399. struct ttm_buffer_object tbo;
  400. struct ttm_bo_kmap_obj kmap;
  401. u64 flags;
  402. unsigned pin_count;
  403. void *kptr;
  404. u64 tiling_flags;
  405. u64 metadata_flags;
  406. void *metadata;
  407. u32 metadata_size;
  408. /* list of all virtual address to which this bo
  409. * is associated to
  410. */
  411. struct list_head va;
  412. /* Constant after initialization */
  413. struct amdgpu_device *adev;
  414. struct drm_gem_object gem_base;
  415. struct amdgpu_bo *parent;
  416. struct amdgpu_bo *shadow;
  417. struct ttm_bo_kmap_obj dma_buf_vmap;
  418. struct amdgpu_mn *mn;
  419. struct list_head mn_list;
  420. struct list_head shadow_list;
  421. };
  422. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  423. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  424. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  425. struct drm_file *file_priv);
  426. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  427. struct drm_file *file_priv);
  428. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  429. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  430. struct drm_gem_object *
  431. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  432. struct dma_buf_attachment *attach,
  433. struct sg_table *sg);
  434. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  435. struct drm_gem_object *gobj,
  436. int flags);
  437. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  438. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  439. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  440. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  441. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  442. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  443. /* sub-allocation manager, it has to be protected by another lock.
  444. * By conception this is an helper for other part of the driver
  445. * like the indirect buffer or semaphore, which both have their
  446. * locking.
  447. *
  448. * Principe is simple, we keep a list of sub allocation in offset
  449. * order (first entry has offset == 0, last entry has the highest
  450. * offset).
  451. *
  452. * When allocating new object we first check if there is room at
  453. * the end total_size - (last_object_offset + last_object_size) >=
  454. * alloc_size. If so we allocate new object there.
  455. *
  456. * When there is not enough room at the end, we start waiting for
  457. * each sub object until we reach object_offset+object_size >=
  458. * alloc_size, this object then become the sub object we return.
  459. *
  460. * Alignment can't be bigger than page size.
  461. *
  462. * Hole are not considered for allocation to keep things simple.
  463. * Assumption is that there won't be hole (all object on same
  464. * alignment).
  465. */
  466. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  467. struct amdgpu_sa_manager {
  468. wait_queue_head_t wq;
  469. struct amdgpu_bo *bo;
  470. struct list_head *hole;
  471. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  472. struct list_head olist;
  473. unsigned size;
  474. uint64_t gpu_addr;
  475. void *cpu_ptr;
  476. uint32_t domain;
  477. uint32_t align;
  478. };
  479. /* sub-allocation buffer */
  480. struct amdgpu_sa_bo {
  481. struct list_head olist;
  482. struct list_head flist;
  483. struct amdgpu_sa_manager *manager;
  484. unsigned soffset;
  485. unsigned eoffset;
  486. struct fence *fence;
  487. };
  488. /*
  489. * GEM objects.
  490. */
  491. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  492. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  493. int alignment, u32 initial_domain,
  494. u64 flags, bool kernel,
  495. struct drm_gem_object **obj);
  496. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  497. struct drm_device *dev,
  498. struct drm_mode_create_dumb *args);
  499. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  500. struct drm_device *dev,
  501. uint32_t handle, uint64_t *offset_p);
  502. /*
  503. * Synchronization
  504. */
  505. struct amdgpu_sync {
  506. DECLARE_HASHTABLE(fences, 4);
  507. struct fence *last_vm_update;
  508. };
  509. void amdgpu_sync_create(struct amdgpu_sync *sync);
  510. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  511. struct fence *f);
  512. int amdgpu_sync_resv(struct amdgpu_device *adev,
  513. struct amdgpu_sync *sync,
  514. struct reservation_object *resv,
  515. void *owner);
  516. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  517. struct amdgpu_ring *ring);
  518. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  519. void amdgpu_sync_free(struct amdgpu_sync *sync);
  520. int amdgpu_sync_init(void);
  521. void amdgpu_sync_fini(void);
  522. int amdgpu_fence_slab_init(void);
  523. void amdgpu_fence_slab_fini(void);
  524. /*
  525. * GART structures, functions & helpers
  526. */
  527. struct amdgpu_mc;
  528. #define AMDGPU_GPU_PAGE_SIZE 4096
  529. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  530. #define AMDGPU_GPU_PAGE_SHIFT 12
  531. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  532. struct amdgpu_gart {
  533. dma_addr_t table_addr;
  534. struct amdgpu_bo *robj;
  535. void *ptr;
  536. unsigned num_gpu_pages;
  537. unsigned num_cpu_pages;
  538. unsigned table_size;
  539. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  540. struct page **pages;
  541. #endif
  542. bool ready;
  543. const struct amdgpu_gart_funcs *gart_funcs;
  544. };
  545. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  546. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  547. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  548. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  549. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  550. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  551. int amdgpu_gart_init(struct amdgpu_device *adev);
  552. void amdgpu_gart_fini(struct amdgpu_device *adev);
  553. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  554. int pages);
  555. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  556. int pages, struct page **pagelist,
  557. dma_addr_t *dma_addr, uint32_t flags);
  558. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  559. /*
  560. * GPU MC structures, functions & helpers
  561. */
  562. struct amdgpu_mc {
  563. resource_size_t aper_size;
  564. resource_size_t aper_base;
  565. resource_size_t agp_base;
  566. /* for some chips with <= 32MB we need to lie
  567. * about vram size near mc fb location */
  568. u64 mc_vram_size;
  569. u64 visible_vram_size;
  570. u64 gtt_size;
  571. u64 gtt_start;
  572. u64 gtt_end;
  573. u64 vram_start;
  574. u64 vram_end;
  575. unsigned vram_width;
  576. u64 real_vram_size;
  577. int vram_mtrr;
  578. u64 gtt_base_align;
  579. u64 mc_mask;
  580. const struct firmware *fw; /* MC firmware */
  581. uint32_t fw_version;
  582. struct amdgpu_irq_src vm_fault;
  583. uint32_t vram_type;
  584. uint32_t srbm_soft_reset;
  585. struct amdgpu_mode_mc_save save;
  586. };
  587. /*
  588. * GPU doorbell structures, functions & helpers
  589. */
  590. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  591. {
  592. AMDGPU_DOORBELL_KIQ = 0x000,
  593. AMDGPU_DOORBELL_HIQ = 0x001,
  594. AMDGPU_DOORBELL_DIQ = 0x002,
  595. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  596. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  597. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  598. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  599. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  600. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  601. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  602. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  603. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  604. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  605. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  606. AMDGPU_DOORBELL_IH = 0x1E8,
  607. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  608. AMDGPU_DOORBELL_INVALID = 0xFFFF
  609. } AMDGPU_DOORBELL_ASSIGNMENT;
  610. struct amdgpu_doorbell {
  611. /* doorbell mmio */
  612. resource_size_t base;
  613. resource_size_t size;
  614. u32 __iomem *ptr;
  615. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  616. };
  617. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  618. phys_addr_t *aperture_base,
  619. size_t *aperture_size,
  620. size_t *start_offset);
  621. /*
  622. * IRQS.
  623. */
  624. struct amdgpu_flip_work {
  625. struct delayed_work flip_work;
  626. struct work_struct unpin_work;
  627. struct amdgpu_device *adev;
  628. int crtc_id;
  629. u32 target_vblank;
  630. uint64_t base;
  631. struct drm_pending_vblank_event *event;
  632. struct amdgpu_bo *old_abo;
  633. struct fence *excl;
  634. unsigned shared_count;
  635. struct fence **shared;
  636. struct fence_cb cb;
  637. bool async;
  638. };
  639. /*
  640. * CP & rings.
  641. */
  642. struct amdgpu_ib {
  643. struct amdgpu_sa_bo *sa_bo;
  644. uint32_t length_dw;
  645. uint64_t gpu_addr;
  646. uint32_t *ptr;
  647. uint32_t flags;
  648. };
  649. enum amdgpu_ring_type {
  650. AMDGPU_RING_TYPE_GFX,
  651. AMDGPU_RING_TYPE_COMPUTE,
  652. AMDGPU_RING_TYPE_SDMA,
  653. AMDGPU_RING_TYPE_UVD,
  654. AMDGPU_RING_TYPE_VCE
  655. };
  656. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  657. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  658. struct amdgpu_job **job, struct amdgpu_vm *vm);
  659. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  660. struct amdgpu_job **job);
  661. void amdgpu_job_free_resources(struct amdgpu_job *job);
  662. void amdgpu_job_free(struct amdgpu_job *job);
  663. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  664. struct amd_sched_entity *entity, void *owner,
  665. struct fence **f);
  666. struct amdgpu_ring {
  667. struct amdgpu_device *adev;
  668. const struct amdgpu_ring_funcs *funcs;
  669. struct amdgpu_fence_driver fence_drv;
  670. struct amd_gpu_scheduler sched;
  671. struct amdgpu_bo *ring_obj;
  672. volatile uint32_t *ring;
  673. unsigned rptr_offs;
  674. unsigned wptr;
  675. unsigned wptr_old;
  676. unsigned ring_size;
  677. unsigned max_dw;
  678. int count_dw;
  679. uint64_t gpu_addr;
  680. uint32_t align_mask;
  681. uint32_t ptr_mask;
  682. bool ready;
  683. u32 nop;
  684. u32 idx;
  685. u32 me;
  686. u32 pipe;
  687. u32 queue;
  688. struct amdgpu_bo *mqd_obj;
  689. u32 doorbell_index;
  690. bool use_doorbell;
  691. unsigned wptr_offs;
  692. unsigned fence_offs;
  693. uint64_t current_ctx;
  694. enum amdgpu_ring_type type;
  695. char name[16];
  696. unsigned cond_exe_offs;
  697. u64 cond_exe_gpu_addr;
  698. volatile u32 *cond_exe_cpu_addr;
  699. #if defined(CONFIG_DEBUG_FS)
  700. struct dentry *ent;
  701. #endif
  702. };
  703. /*
  704. * VM
  705. */
  706. /* maximum number of VMIDs */
  707. #define AMDGPU_NUM_VM 16
  708. /* Maximum number of PTEs the hardware can write with one command */
  709. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  710. /* number of entries in page table */
  711. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  712. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  713. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  714. /* LOG2 number of continuous pages for the fragment field */
  715. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  716. #define AMDGPU_PTE_VALID (1 << 0)
  717. #define AMDGPU_PTE_SYSTEM (1 << 1)
  718. #define AMDGPU_PTE_SNOOPED (1 << 2)
  719. /* VI only */
  720. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  721. #define AMDGPU_PTE_READABLE (1 << 5)
  722. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  723. #define AMDGPU_PTE_FRAG(x) ((x & 0x1f) << 7)
  724. /* How to programm VM fault handling */
  725. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  726. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  727. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  728. struct amdgpu_vm_pt {
  729. struct amdgpu_bo_list_entry entry;
  730. uint64_t addr;
  731. uint64_t shadow_addr;
  732. };
  733. struct amdgpu_vm {
  734. /* tree of virtual addresses mapped */
  735. struct rb_root va;
  736. /* protecting invalidated */
  737. spinlock_t status_lock;
  738. /* BOs moved, but not yet updated in the PT */
  739. struct list_head invalidated;
  740. /* BOs cleared in the PT because of a move */
  741. struct list_head cleared;
  742. /* BO mappings freed, but not yet updated in the PT */
  743. struct list_head freed;
  744. /* contains the page directory */
  745. struct amdgpu_bo *page_directory;
  746. unsigned max_pde_used;
  747. struct fence *page_directory_fence;
  748. uint64_t last_eviction_counter;
  749. /* array of page tables, one for each page directory entry */
  750. struct amdgpu_vm_pt *page_tables;
  751. /* for id and flush management per ring */
  752. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  753. /* protecting freed */
  754. spinlock_t freed_lock;
  755. /* Scheduler entity for page table updates */
  756. struct amd_sched_entity entity;
  757. /* client id */
  758. u64 client_id;
  759. };
  760. struct amdgpu_vm_id {
  761. struct list_head list;
  762. struct fence *first;
  763. struct amdgpu_sync active;
  764. struct fence *last_flush;
  765. atomic64_t owner;
  766. uint64_t pd_gpu_addr;
  767. /* last flushed PD/PT update */
  768. struct fence *flushed_updates;
  769. uint32_t current_gpu_reset_count;
  770. uint32_t gds_base;
  771. uint32_t gds_size;
  772. uint32_t gws_base;
  773. uint32_t gws_size;
  774. uint32_t oa_base;
  775. uint32_t oa_size;
  776. };
  777. struct amdgpu_vm_manager {
  778. /* Handling of VMIDs */
  779. struct mutex lock;
  780. unsigned num_ids;
  781. struct list_head ids_lru;
  782. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  783. /* Handling of VM fences */
  784. u64 fence_context;
  785. unsigned seqno[AMDGPU_MAX_RINGS];
  786. uint32_t max_pfn;
  787. /* vram base address for page table entry */
  788. u64 vram_base_offset;
  789. /* is vm enabled? */
  790. bool enabled;
  791. /* vm pte handling */
  792. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  793. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  794. unsigned vm_pte_num_rings;
  795. atomic_t vm_pte_next_ring;
  796. /* client id counter */
  797. atomic64_t client_counter;
  798. };
  799. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  800. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  801. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  802. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  803. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  804. struct list_head *validated,
  805. struct amdgpu_bo_list_entry *entry);
  806. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  807. struct list_head *duplicates);
  808. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  809. struct amdgpu_vm *vm);
  810. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  811. struct amdgpu_sync *sync, struct fence *fence,
  812. struct amdgpu_job *job);
  813. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  814. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  815. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  816. struct amdgpu_vm *vm);
  817. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  818. struct amdgpu_vm *vm);
  819. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  820. struct amdgpu_sync *sync);
  821. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  822. struct amdgpu_bo_va *bo_va,
  823. bool clear);
  824. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  825. struct amdgpu_bo *bo);
  826. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  827. struct amdgpu_bo *bo);
  828. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  829. struct amdgpu_vm *vm,
  830. struct amdgpu_bo *bo);
  831. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  832. struct amdgpu_bo_va *bo_va,
  833. uint64_t addr, uint64_t offset,
  834. uint64_t size, uint32_t flags);
  835. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  836. struct amdgpu_bo_va *bo_va,
  837. uint64_t addr);
  838. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  839. struct amdgpu_bo_va *bo_va);
  840. /*
  841. * context related structures
  842. */
  843. struct amdgpu_ctx_ring {
  844. uint64_t sequence;
  845. struct fence **fences;
  846. struct amd_sched_entity entity;
  847. };
  848. struct amdgpu_ctx {
  849. struct kref refcount;
  850. struct amdgpu_device *adev;
  851. unsigned reset_counter;
  852. spinlock_t ring_lock;
  853. struct fence **fences;
  854. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  855. bool preamble_presented;
  856. };
  857. struct amdgpu_ctx_mgr {
  858. struct amdgpu_device *adev;
  859. struct mutex lock;
  860. /* protected by lock */
  861. struct idr ctx_handles;
  862. };
  863. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  864. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  865. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  866. struct fence *fence);
  867. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  868. struct amdgpu_ring *ring, uint64_t seq);
  869. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *filp);
  871. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  872. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  873. /*
  874. * file private structure
  875. */
  876. struct amdgpu_fpriv {
  877. struct amdgpu_vm vm;
  878. struct mutex bo_list_lock;
  879. struct idr bo_list_handles;
  880. struct amdgpu_ctx_mgr ctx_mgr;
  881. };
  882. /*
  883. * residency list
  884. */
  885. struct amdgpu_bo_list {
  886. struct mutex lock;
  887. struct amdgpu_bo *gds_obj;
  888. struct amdgpu_bo *gws_obj;
  889. struct amdgpu_bo *oa_obj;
  890. unsigned first_userptr;
  891. unsigned num_entries;
  892. struct amdgpu_bo_list_entry *array;
  893. };
  894. struct amdgpu_bo_list *
  895. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  896. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  897. struct list_head *validated);
  898. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  899. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  900. /*
  901. * GFX stuff
  902. */
  903. #include "clearstate_defs.h"
  904. struct amdgpu_rlc_funcs {
  905. void (*enter_safe_mode)(struct amdgpu_device *adev);
  906. void (*exit_safe_mode)(struct amdgpu_device *adev);
  907. };
  908. struct amdgpu_rlc {
  909. /* for power gating */
  910. struct amdgpu_bo *save_restore_obj;
  911. uint64_t save_restore_gpu_addr;
  912. volatile uint32_t *sr_ptr;
  913. const u32 *reg_list;
  914. u32 reg_list_size;
  915. /* for clear state */
  916. struct amdgpu_bo *clear_state_obj;
  917. uint64_t clear_state_gpu_addr;
  918. volatile uint32_t *cs_ptr;
  919. const struct cs_section_def *cs_data;
  920. u32 clear_state_size;
  921. /* for cp tables */
  922. struct amdgpu_bo *cp_table_obj;
  923. uint64_t cp_table_gpu_addr;
  924. volatile uint32_t *cp_table_ptr;
  925. u32 cp_table_size;
  926. /* safe mode for updating CG/PG state */
  927. bool in_safe_mode;
  928. const struct amdgpu_rlc_funcs *funcs;
  929. /* for firmware data */
  930. u32 save_and_restore_offset;
  931. u32 clear_state_descriptor_offset;
  932. u32 avail_scratch_ram_locations;
  933. u32 reg_restore_list_size;
  934. u32 reg_list_format_start;
  935. u32 reg_list_format_separate_start;
  936. u32 starting_offsets_start;
  937. u32 reg_list_format_size_bytes;
  938. u32 reg_list_size_bytes;
  939. u32 *register_list_format;
  940. u32 *register_restore;
  941. };
  942. struct amdgpu_mec {
  943. struct amdgpu_bo *hpd_eop_obj;
  944. u64 hpd_eop_gpu_addr;
  945. u32 num_pipe;
  946. u32 num_mec;
  947. u32 num_queue;
  948. };
  949. /*
  950. * GPU scratch registers structures, functions & helpers
  951. */
  952. struct amdgpu_scratch {
  953. unsigned num_reg;
  954. uint32_t reg_base;
  955. bool free[32];
  956. uint32_t reg[32];
  957. };
  958. /*
  959. * GFX configurations
  960. */
  961. struct amdgpu_gca_config {
  962. unsigned max_shader_engines;
  963. unsigned max_tile_pipes;
  964. unsigned max_cu_per_sh;
  965. unsigned max_sh_per_se;
  966. unsigned max_backends_per_se;
  967. unsigned max_texture_channel_caches;
  968. unsigned max_gprs;
  969. unsigned max_gs_threads;
  970. unsigned max_hw_contexts;
  971. unsigned sc_prim_fifo_size_frontend;
  972. unsigned sc_prim_fifo_size_backend;
  973. unsigned sc_hiz_tile_fifo_size;
  974. unsigned sc_earlyz_tile_fifo_size;
  975. unsigned num_tile_pipes;
  976. unsigned backend_enable_mask;
  977. unsigned mem_max_burst_length_bytes;
  978. unsigned mem_row_size_in_kb;
  979. unsigned shader_engine_tile_size;
  980. unsigned num_gpus;
  981. unsigned multi_gpu_tile_size;
  982. unsigned mc_arb_ramcfg;
  983. unsigned gb_addr_config;
  984. unsigned num_rbs;
  985. uint32_t tile_mode_array[32];
  986. uint32_t macrotile_mode_array[16];
  987. };
  988. struct amdgpu_cu_info {
  989. uint32_t number; /* total active CU number */
  990. uint32_t ao_cu_mask;
  991. uint32_t bitmap[4][4];
  992. };
  993. struct amdgpu_gfx_funcs {
  994. /* get the gpu clock counter */
  995. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  996. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  997. };
  998. struct amdgpu_gfx {
  999. struct mutex gpu_clock_mutex;
  1000. struct amdgpu_gca_config config;
  1001. struct amdgpu_rlc rlc;
  1002. struct amdgpu_mec mec;
  1003. struct amdgpu_scratch scratch;
  1004. const struct firmware *me_fw; /* ME firmware */
  1005. uint32_t me_fw_version;
  1006. const struct firmware *pfp_fw; /* PFP firmware */
  1007. uint32_t pfp_fw_version;
  1008. const struct firmware *ce_fw; /* CE firmware */
  1009. uint32_t ce_fw_version;
  1010. const struct firmware *rlc_fw; /* RLC firmware */
  1011. uint32_t rlc_fw_version;
  1012. const struct firmware *mec_fw; /* MEC firmware */
  1013. uint32_t mec_fw_version;
  1014. const struct firmware *mec2_fw; /* MEC2 firmware */
  1015. uint32_t mec2_fw_version;
  1016. uint32_t me_feature_version;
  1017. uint32_t ce_feature_version;
  1018. uint32_t pfp_feature_version;
  1019. uint32_t rlc_feature_version;
  1020. uint32_t mec_feature_version;
  1021. uint32_t mec2_feature_version;
  1022. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1023. unsigned num_gfx_rings;
  1024. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1025. unsigned num_compute_rings;
  1026. struct amdgpu_irq_src eop_irq;
  1027. struct amdgpu_irq_src priv_reg_irq;
  1028. struct amdgpu_irq_src priv_inst_irq;
  1029. /* gfx status */
  1030. uint32_t gfx_current_status;
  1031. /* ce ram size*/
  1032. unsigned ce_ram_size;
  1033. struct amdgpu_cu_info cu_info;
  1034. const struct amdgpu_gfx_funcs *funcs;
  1035. /* reset mask */
  1036. uint32_t grbm_soft_reset;
  1037. uint32_t srbm_soft_reset;
  1038. };
  1039. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1040. unsigned size, struct amdgpu_ib *ib);
  1041. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1042. struct fence *f);
  1043. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1044. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1045. struct amdgpu_job *job, struct fence **f);
  1046. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1047. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1048. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1049. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1050. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1051. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1052. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1053. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1054. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1055. unsigned ring_size, u32 nop, u32 align_mask,
  1056. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1057. enum amdgpu_ring_type ring_type);
  1058. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1059. /*
  1060. * CS.
  1061. */
  1062. struct amdgpu_cs_chunk {
  1063. uint32_t chunk_id;
  1064. uint32_t length_dw;
  1065. void *kdata;
  1066. };
  1067. struct amdgpu_cs_parser {
  1068. struct amdgpu_device *adev;
  1069. struct drm_file *filp;
  1070. struct amdgpu_ctx *ctx;
  1071. /* chunks */
  1072. unsigned nchunks;
  1073. struct amdgpu_cs_chunk *chunks;
  1074. /* scheduler job object */
  1075. struct amdgpu_job *job;
  1076. /* buffer objects */
  1077. struct ww_acquire_ctx ticket;
  1078. struct amdgpu_bo_list *bo_list;
  1079. struct amdgpu_bo_list_entry vm_pd;
  1080. struct list_head validated;
  1081. struct fence *fence;
  1082. uint64_t bytes_moved_threshold;
  1083. uint64_t bytes_moved;
  1084. struct amdgpu_bo_list_entry *evictable;
  1085. /* user fence */
  1086. struct amdgpu_bo_list_entry uf_entry;
  1087. };
  1088. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  1089. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  1090. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  1091. struct amdgpu_job {
  1092. struct amd_sched_job base;
  1093. struct amdgpu_device *adev;
  1094. struct amdgpu_vm *vm;
  1095. struct amdgpu_ring *ring;
  1096. struct amdgpu_sync sync;
  1097. struct amdgpu_ib *ibs;
  1098. struct fence *fence; /* the hw fence */
  1099. uint32_t preamble_status;
  1100. uint32_t num_ibs;
  1101. void *owner;
  1102. uint64_t fence_ctx; /* the fence_context this job uses */
  1103. bool vm_needs_flush;
  1104. unsigned vm_id;
  1105. uint64_t vm_pd_addr;
  1106. uint32_t gds_base, gds_size;
  1107. uint32_t gws_base, gws_size;
  1108. uint32_t oa_base, oa_size;
  1109. /* user fence handling */
  1110. uint64_t uf_addr;
  1111. uint64_t uf_sequence;
  1112. };
  1113. #define to_amdgpu_job(sched_job) \
  1114. container_of((sched_job), struct amdgpu_job, base)
  1115. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1116. uint32_t ib_idx, int idx)
  1117. {
  1118. return p->job->ibs[ib_idx].ptr[idx];
  1119. }
  1120. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1121. uint32_t ib_idx, int idx,
  1122. uint32_t value)
  1123. {
  1124. p->job->ibs[ib_idx].ptr[idx] = value;
  1125. }
  1126. /*
  1127. * Writeback
  1128. */
  1129. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1130. struct amdgpu_wb {
  1131. struct amdgpu_bo *wb_obj;
  1132. volatile uint32_t *wb;
  1133. uint64_t gpu_addr;
  1134. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1135. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1136. };
  1137. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1138. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1139. enum amdgpu_int_thermal_type {
  1140. THERMAL_TYPE_NONE,
  1141. THERMAL_TYPE_EXTERNAL,
  1142. THERMAL_TYPE_EXTERNAL_GPIO,
  1143. THERMAL_TYPE_RV6XX,
  1144. THERMAL_TYPE_RV770,
  1145. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1146. THERMAL_TYPE_EVERGREEN,
  1147. THERMAL_TYPE_SUMO,
  1148. THERMAL_TYPE_NI,
  1149. THERMAL_TYPE_SI,
  1150. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1151. THERMAL_TYPE_CI,
  1152. THERMAL_TYPE_KV,
  1153. };
  1154. enum amdgpu_dpm_auto_throttle_src {
  1155. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1156. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1157. };
  1158. enum amdgpu_dpm_event_src {
  1159. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1160. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1161. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1162. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1163. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1164. };
  1165. #define AMDGPU_MAX_VCE_LEVELS 6
  1166. enum amdgpu_vce_level {
  1167. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1168. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1169. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1170. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1171. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1172. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1173. };
  1174. struct amdgpu_ps {
  1175. u32 caps; /* vbios flags */
  1176. u32 class; /* vbios flags */
  1177. u32 class2; /* vbios flags */
  1178. /* UVD clocks */
  1179. u32 vclk;
  1180. u32 dclk;
  1181. /* VCE clocks */
  1182. u32 evclk;
  1183. u32 ecclk;
  1184. bool vce_active;
  1185. enum amdgpu_vce_level vce_level;
  1186. /* asic priv */
  1187. void *ps_priv;
  1188. };
  1189. struct amdgpu_dpm_thermal {
  1190. /* thermal interrupt work */
  1191. struct work_struct work;
  1192. /* low temperature threshold */
  1193. int min_temp;
  1194. /* high temperature threshold */
  1195. int max_temp;
  1196. /* was last interrupt low to high or high to low */
  1197. bool high_to_low;
  1198. /* interrupt source */
  1199. struct amdgpu_irq_src irq;
  1200. };
  1201. enum amdgpu_clk_action
  1202. {
  1203. AMDGPU_SCLK_UP = 1,
  1204. AMDGPU_SCLK_DOWN
  1205. };
  1206. struct amdgpu_blacklist_clocks
  1207. {
  1208. u32 sclk;
  1209. u32 mclk;
  1210. enum amdgpu_clk_action action;
  1211. };
  1212. struct amdgpu_clock_and_voltage_limits {
  1213. u32 sclk;
  1214. u32 mclk;
  1215. u16 vddc;
  1216. u16 vddci;
  1217. };
  1218. struct amdgpu_clock_array {
  1219. u32 count;
  1220. u32 *values;
  1221. };
  1222. struct amdgpu_clock_voltage_dependency_entry {
  1223. u32 clk;
  1224. u16 v;
  1225. };
  1226. struct amdgpu_clock_voltage_dependency_table {
  1227. u32 count;
  1228. struct amdgpu_clock_voltage_dependency_entry *entries;
  1229. };
  1230. union amdgpu_cac_leakage_entry {
  1231. struct {
  1232. u16 vddc;
  1233. u32 leakage;
  1234. };
  1235. struct {
  1236. u16 vddc1;
  1237. u16 vddc2;
  1238. u16 vddc3;
  1239. };
  1240. };
  1241. struct amdgpu_cac_leakage_table {
  1242. u32 count;
  1243. union amdgpu_cac_leakage_entry *entries;
  1244. };
  1245. struct amdgpu_phase_shedding_limits_entry {
  1246. u16 voltage;
  1247. u32 sclk;
  1248. u32 mclk;
  1249. };
  1250. struct amdgpu_phase_shedding_limits_table {
  1251. u32 count;
  1252. struct amdgpu_phase_shedding_limits_entry *entries;
  1253. };
  1254. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1255. u32 vclk;
  1256. u32 dclk;
  1257. u16 v;
  1258. };
  1259. struct amdgpu_uvd_clock_voltage_dependency_table {
  1260. u8 count;
  1261. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1262. };
  1263. struct amdgpu_vce_clock_voltage_dependency_entry {
  1264. u32 ecclk;
  1265. u32 evclk;
  1266. u16 v;
  1267. };
  1268. struct amdgpu_vce_clock_voltage_dependency_table {
  1269. u8 count;
  1270. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1271. };
  1272. struct amdgpu_ppm_table {
  1273. u8 ppm_design;
  1274. u16 cpu_core_number;
  1275. u32 platform_tdp;
  1276. u32 small_ac_platform_tdp;
  1277. u32 platform_tdc;
  1278. u32 small_ac_platform_tdc;
  1279. u32 apu_tdp;
  1280. u32 dgpu_tdp;
  1281. u32 dgpu_ulv_power;
  1282. u32 tj_max;
  1283. };
  1284. struct amdgpu_cac_tdp_table {
  1285. u16 tdp;
  1286. u16 configurable_tdp;
  1287. u16 tdc;
  1288. u16 battery_power_limit;
  1289. u16 small_power_limit;
  1290. u16 low_cac_leakage;
  1291. u16 high_cac_leakage;
  1292. u16 maximum_power_delivery_limit;
  1293. };
  1294. struct amdgpu_dpm_dynamic_state {
  1295. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1296. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1297. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1298. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1299. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1300. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1301. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1302. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1303. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1304. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1305. struct amdgpu_clock_array valid_sclk_values;
  1306. struct amdgpu_clock_array valid_mclk_values;
  1307. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1308. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1309. u32 mclk_sclk_ratio;
  1310. u32 sclk_mclk_delta;
  1311. u16 vddc_vddci_delta;
  1312. u16 min_vddc_for_pcie_gen2;
  1313. struct amdgpu_cac_leakage_table cac_leakage_table;
  1314. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1315. struct amdgpu_ppm_table *ppm_table;
  1316. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1317. };
  1318. struct amdgpu_dpm_fan {
  1319. u16 t_min;
  1320. u16 t_med;
  1321. u16 t_high;
  1322. u16 pwm_min;
  1323. u16 pwm_med;
  1324. u16 pwm_high;
  1325. u8 t_hyst;
  1326. u32 cycle_delay;
  1327. u16 t_max;
  1328. u8 control_mode;
  1329. u16 default_max_fan_pwm;
  1330. u16 default_fan_output_sensitivity;
  1331. u16 fan_output_sensitivity;
  1332. bool ucode_fan_control;
  1333. };
  1334. enum amdgpu_pcie_gen {
  1335. AMDGPU_PCIE_GEN1 = 0,
  1336. AMDGPU_PCIE_GEN2 = 1,
  1337. AMDGPU_PCIE_GEN3 = 2,
  1338. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1339. };
  1340. enum amdgpu_dpm_forced_level {
  1341. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1342. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1343. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1344. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1345. };
  1346. struct amdgpu_vce_state {
  1347. /* vce clocks */
  1348. u32 evclk;
  1349. u32 ecclk;
  1350. /* gpu clocks */
  1351. u32 sclk;
  1352. u32 mclk;
  1353. u8 clk_idx;
  1354. u8 pstate;
  1355. };
  1356. struct amdgpu_dpm_funcs {
  1357. int (*get_temperature)(struct amdgpu_device *adev);
  1358. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1359. int (*set_power_state)(struct amdgpu_device *adev);
  1360. void (*post_set_power_state)(struct amdgpu_device *adev);
  1361. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1362. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1363. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1364. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1365. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1366. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1367. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1368. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1369. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1370. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1371. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1372. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1373. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1374. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1375. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1376. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1377. int (*get_sclk_od)(struct amdgpu_device *adev);
  1378. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1379. int (*get_mclk_od)(struct amdgpu_device *adev);
  1380. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1381. };
  1382. struct amdgpu_dpm {
  1383. struct amdgpu_ps *ps;
  1384. /* number of valid power states */
  1385. int num_ps;
  1386. /* current power state that is active */
  1387. struct amdgpu_ps *current_ps;
  1388. /* requested power state */
  1389. struct amdgpu_ps *requested_ps;
  1390. /* boot up power state */
  1391. struct amdgpu_ps *boot_ps;
  1392. /* default uvd power state */
  1393. struct amdgpu_ps *uvd_ps;
  1394. /* vce requirements */
  1395. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1396. enum amdgpu_vce_level vce_level;
  1397. enum amd_pm_state_type state;
  1398. enum amd_pm_state_type user_state;
  1399. u32 platform_caps;
  1400. u32 voltage_response_time;
  1401. u32 backbias_response_time;
  1402. void *priv;
  1403. u32 new_active_crtcs;
  1404. int new_active_crtc_count;
  1405. u32 current_active_crtcs;
  1406. int current_active_crtc_count;
  1407. struct amdgpu_dpm_dynamic_state dyn_state;
  1408. struct amdgpu_dpm_fan fan;
  1409. u32 tdp_limit;
  1410. u32 near_tdp_limit;
  1411. u32 near_tdp_limit_adjusted;
  1412. u32 sq_ramping_threshold;
  1413. u32 cac_leakage;
  1414. u16 tdp_od_limit;
  1415. u32 tdp_adjustment;
  1416. u16 load_line_slope;
  1417. bool power_control;
  1418. bool ac_power;
  1419. /* special states active */
  1420. bool thermal_active;
  1421. bool uvd_active;
  1422. bool vce_active;
  1423. /* thermal handling */
  1424. struct amdgpu_dpm_thermal thermal;
  1425. /* forced levels */
  1426. enum amdgpu_dpm_forced_level forced_level;
  1427. };
  1428. struct amdgpu_pm {
  1429. struct mutex mutex;
  1430. u32 current_sclk;
  1431. u32 current_mclk;
  1432. u32 default_sclk;
  1433. u32 default_mclk;
  1434. struct amdgpu_i2c_chan *i2c_bus;
  1435. /* internal thermal controller on rv6xx+ */
  1436. enum amdgpu_int_thermal_type int_thermal_type;
  1437. struct device *int_hwmon_dev;
  1438. /* fan control parameters */
  1439. bool no_fan;
  1440. u8 fan_pulses_per_revolution;
  1441. u8 fan_min_rpm;
  1442. u8 fan_max_rpm;
  1443. /* dpm */
  1444. bool dpm_enabled;
  1445. bool sysfs_initialized;
  1446. struct amdgpu_dpm dpm;
  1447. const struct firmware *fw; /* SMC firmware */
  1448. uint32_t fw_version;
  1449. const struct amdgpu_dpm_funcs *funcs;
  1450. uint32_t pcie_gen_mask;
  1451. uint32_t pcie_mlw_mask;
  1452. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1453. };
  1454. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1455. /*
  1456. * UVD
  1457. */
  1458. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1459. #define AMDGPU_MAX_UVD_HANDLES 40
  1460. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1461. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1462. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1463. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1464. struct amdgpu_uvd {
  1465. struct amdgpu_bo *vcpu_bo;
  1466. void *cpu_addr;
  1467. uint64_t gpu_addr;
  1468. unsigned fw_version;
  1469. void *saved_bo;
  1470. unsigned max_handles;
  1471. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1472. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1473. struct delayed_work idle_work;
  1474. const struct firmware *fw; /* UVD firmware */
  1475. struct amdgpu_ring ring;
  1476. struct amdgpu_irq_src irq;
  1477. bool address_64_bit;
  1478. bool use_ctx_buf;
  1479. struct amd_sched_entity entity;
  1480. uint32_t srbm_soft_reset;
  1481. };
  1482. /*
  1483. * VCE
  1484. */
  1485. #define AMDGPU_MAX_VCE_HANDLES 16
  1486. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1487. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1488. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1489. struct amdgpu_vce {
  1490. struct amdgpu_bo *vcpu_bo;
  1491. uint64_t gpu_addr;
  1492. unsigned fw_version;
  1493. unsigned fb_version;
  1494. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1495. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1496. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1497. struct delayed_work idle_work;
  1498. struct mutex idle_mutex;
  1499. const struct firmware *fw; /* VCE firmware */
  1500. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1501. struct amdgpu_irq_src irq;
  1502. unsigned harvest_config;
  1503. struct amd_sched_entity entity;
  1504. uint32_t srbm_soft_reset;
  1505. unsigned num_rings;
  1506. };
  1507. /*
  1508. * SDMA
  1509. */
  1510. struct amdgpu_sdma_instance {
  1511. /* SDMA firmware */
  1512. const struct firmware *fw;
  1513. uint32_t fw_version;
  1514. uint32_t feature_version;
  1515. struct amdgpu_ring ring;
  1516. bool burst_nop;
  1517. };
  1518. struct amdgpu_sdma {
  1519. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1520. #ifdef CONFIG_DRM_AMDGPU_SI
  1521. //SI DMA has a difference trap irq number for the second engine
  1522. struct amdgpu_irq_src trap_irq_1;
  1523. #endif
  1524. struct amdgpu_irq_src trap_irq;
  1525. struct amdgpu_irq_src illegal_inst_irq;
  1526. int num_instances;
  1527. uint32_t srbm_soft_reset;
  1528. };
  1529. /*
  1530. * Firmware
  1531. */
  1532. struct amdgpu_firmware {
  1533. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1534. bool smu_load;
  1535. struct amdgpu_bo *fw_buf;
  1536. unsigned int fw_size;
  1537. };
  1538. /*
  1539. * Benchmarking
  1540. */
  1541. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1542. /*
  1543. * Testing
  1544. */
  1545. void amdgpu_test_moves(struct amdgpu_device *adev);
  1546. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1547. struct amdgpu_ring *cpA,
  1548. struct amdgpu_ring *cpB);
  1549. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1550. /*
  1551. * MMU Notifier
  1552. */
  1553. #if defined(CONFIG_MMU_NOTIFIER)
  1554. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1555. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1556. #else
  1557. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1558. {
  1559. return -ENODEV;
  1560. }
  1561. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1562. #endif
  1563. /*
  1564. * Debugfs
  1565. */
  1566. struct amdgpu_debugfs {
  1567. const struct drm_info_list *files;
  1568. unsigned num_files;
  1569. };
  1570. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1571. const struct drm_info_list *files,
  1572. unsigned nfiles);
  1573. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1574. #if defined(CONFIG_DEBUG_FS)
  1575. int amdgpu_debugfs_init(struct drm_minor *minor);
  1576. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1577. #endif
  1578. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1579. /*
  1580. * amdgpu smumgr functions
  1581. */
  1582. struct amdgpu_smumgr_funcs {
  1583. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1584. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1585. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1586. };
  1587. /*
  1588. * amdgpu smumgr
  1589. */
  1590. struct amdgpu_smumgr {
  1591. struct amdgpu_bo *toc_buf;
  1592. struct amdgpu_bo *smu_buf;
  1593. /* asic priv smu data */
  1594. void *priv;
  1595. spinlock_t smu_lock;
  1596. /* smumgr functions */
  1597. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1598. /* ucode loading complete flag */
  1599. uint32_t fw_flags;
  1600. };
  1601. /*
  1602. * ASIC specific register table accessible by UMD
  1603. */
  1604. struct amdgpu_allowed_register_entry {
  1605. uint32_t reg_offset;
  1606. bool untouched;
  1607. bool grbm_indexed;
  1608. };
  1609. /*
  1610. * ASIC specific functions.
  1611. */
  1612. struct amdgpu_asic_funcs {
  1613. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1614. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1615. u8 *bios, u32 length_bytes);
  1616. void (*detect_hw_virtualization) (struct amdgpu_device *adev);
  1617. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1618. u32 sh_num, u32 reg_offset, u32 *value);
  1619. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1620. int (*reset)(struct amdgpu_device *adev);
  1621. /* get the reference clock */
  1622. u32 (*get_xclk)(struct amdgpu_device *adev);
  1623. /* MM block clocks */
  1624. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1625. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1626. /* static power management */
  1627. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1628. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1629. };
  1630. /*
  1631. * IOCTL.
  1632. */
  1633. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1634. struct drm_file *filp);
  1635. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1636. struct drm_file *filp);
  1637. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1638. struct drm_file *filp);
  1639. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1640. struct drm_file *filp);
  1641. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1642. struct drm_file *filp);
  1643. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1644. struct drm_file *filp);
  1645. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1646. struct drm_file *filp);
  1647. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1648. struct drm_file *filp);
  1649. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1650. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1651. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1652. struct drm_file *filp);
  1653. /* VRAM scratch page for HDP bug, default vram page */
  1654. struct amdgpu_vram_scratch {
  1655. struct amdgpu_bo *robj;
  1656. volatile uint32_t *ptr;
  1657. u64 gpu_addr;
  1658. };
  1659. /*
  1660. * ACPI
  1661. */
  1662. struct amdgpu_atif_notification_cfg {
  1663. bool enabled;
  1664. int command_code;
  1665. };
  1666. struct amdgpu_atif_notifications {
  1667. bool display_switch;
  1668. bool expansion_mode_change;
  1669. bool thermal_state;
  1670. bool forced_power_state;
  1671. bool system_power_state;
  1672. bool display_conf_change;
  1673. bool px_gfx_switch;
  1674. bool brightness_change;
  1675. bool dgpu_display_event;
  1676. };
  1677. struct amdgpu_atif_functions {
  1678. bool system_params;
  1679. bool sbios_requests;
  1680. bool select_active_disp;
  1681. bool lid_state;
  1682. bool get_tv_standard;
  1683. bool set_tv_standard;
  1684. bool get_panel_expansion_mode;
  1685. bool set_panel_expansion_mode;
  1686. bool temperature_change;
  1687. bool graphics_device_types;
  1688. };
  1689. struct amdgpu_atif {
  1690. struct amdgpu_atif_notifications notifications;
  1691. struct amdgpu_atif_functions functions;
  1692. struct amdgpu_atif_notification_cfg notification_cfg;
  1693. struct amdgpu_encoder *encoder_for_bl;
  1694. };
  1695. struct amdgpu_atcs_functions {
  1696. bool get_ext_state;
  1697. bool pcie_perf_req;
  1698. bool pcie_dev_rdy;
  1699. bool pcie_bus_width;
  1700. };
  1701. struct amdgpu_atcs {
  1702. struct amdgpu_atcs_functions functions;
  1703. };
  1704. /*
  1705. * CGS
  1706. */
  1707. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1708. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1709. /*
  1710. * Core structure, functions and helpers.
  1711. */
  1712. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1713. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1714. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1715. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1716. struct amdgpu_ip_block_status {
  1717. bool valid;
  1718. bool sw;
  1719. bool hw;
  1720. bool late_initialized;
  1721. bool hang;
  1722. };
  1723. struct amdgpu_device {
  1724. struct device *dev;
  1725. struct drm_device *ddev;
  1726. struct pci_dev *pdev;
  1727. #ifdef CONFIG_DRM_AMD_ACP
  1728. struct amdgpu_acp acp;
  1729. #endif
  1730. /* ASIC */
  1731. enum amd_asic_type asic_type;
  1732. uint32_t family;
  1733. uint32_t rev_id;
  1734. uint32_t external_rev_id;
  1735. unsigned long flags;
  1736. int usec_timeout;
  1737. const struct amdgpu_asic_funcs *asic_funcs;
  1738. bool shutdown;
  1739. bool need_dma32;
  1740. bool accel_working;
  1741. struct work_struct reset_work;
  1742. struct notifier_block acpi_nb;
  1743. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1744. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1745. unsigned debugfs_count;
  1746. #if defined(CONFIG_DEBUG_FS)
  1747. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1748. #endif
  1749. struct amdgpu_atif atif;
  1750. struct amdgpu_atcs atcs;
  1751. struct mutex srbm_mutex;
  1752. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1753. struct mutex grbm_idx_mutex;
  1754. struct dev_pm_domain vga_pm_domain;
  1755. bool have_disp_power_ref;
  1756. /* BIOS */
  1757. uint8_t *bios;
  1758. bool is_atom_bios;
  1759. struct amdgpu_bo *stollen_vga_memory;
  1760. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1761. /* Register/doorbell mmio */
  1762. resource_size_t rmmio_base;
  1763. resource_size_t rmmio_size;
  1764. void __iomem *rmmio;
  1765. /* protects concurrent MM_INDEX/DATA based register access */
  1766. spinlock_t mmio_idx_lock;
  1767. /* protects concurrent SMC based register access */
  1768. spinlock_t smc_idx_lock;
  1769. amdgpu_rreg_t smc_rreg;
  1770. amdgpu_wreg_t smc_wreg;
  1771. /* protects concurrent PCIE register access */
  1772. spinlock_t pcie_idx_lock;
  1773. amdgpu_rreg_t pcie_rreg;
  1774. amdgpu_wreg_t pcie_wreg;
  1775. amdgpu_rreg_t pciep_rreg;
  1776. amdgpu_wreg_t pciep_wreg;
  1777. /* protects concurrent UVD register access */
  1778. spinlock_t uvd_ctx_idx_lock;
  1779. amdgpu_rreg_t uvd_ctx_rreg;
  1780. amdgpu_wreg_t uvd_ctx_wreg;
  1781. /* protects concurrent DIDT register access */
  1782. spinlock_t didt_idx_lock;
  1783. amdgpu_rreg_t didt_rreg;
  1784. amdgpu_wreg_t didt_wreg;
  1785. /* protects concurrent gc_cac register access */
  1786. spinlock_t gc_cac_idx_lock;
  1787. amdgpu_rreg_t gc_cac_rreg;
  1788. amdgpu_wreg_t gc_cac_wreg;
  1789. /* protects concurrent ENDPOINT (audio) register access */
  1790. spinlock_t audio_endpt_idx_lock;
  1791. amdgpu_block_rreg_t audio_endpt_rreg;
  1792. amdgpu_block_wreg_t audio_endpt_wreg;
  1793. void __iomem *rio_mem;
  1794. resource_size_t rio_mem_size;
  1795. struct amdgpu_doorbell doorbell;
  1796. /* clock/pll info */
  1797. struct amdgpu_clock clock;
  1798. /* MC */
  1799. struct amdgpu_mc mc;
  1800. struct amdgpu_gart gart;
  1801. struct amdgpu_dummy_page dummy_page;
  1802. struct amdgpu_vm_manager vm_manager;
  1803. /* memory management */
  1804. struct amdgpu_mman mman;
  1805. struct amdgpu_vram_scratch vram_scratch;
  1806. struct amdgpu_wb wb;
  1807. atomic64_t vram_usage;
  1808. atomic64_t vram_vis_usage;
  1809. atomic64_t gtt_usage;
  1810. atomic64_t num_bytes_moved;
  1811. atomic64_t num_evictions;
  1812. atomic_t gpu_reset_counter;
  1813. /* data for buffer migration throttling */
  1814. struct {
  1815. spinlock_t lock;
  1816. s64 last_update_us;
  1817. s64 accum_us; /* accumulated microseconds */
  1818. u32 log2_max_MBps;
  1819. } mm_stats;
  1820. /* display */
  1821. bool enable_virtual_display;
  1822. struct amdgpu_mode_info mode_info;
  1823. struct work_struct hotplug_work;
  1824. struct amdgpu_irq_src crtc_irq;
  1825. struct amdgpu_irq_src pageflip_irq;
  1826. struct amdgpu_irq_src hpd_irq;
  1827. /* rings */
  1828. u64 fence_context;
  1829. unsigned num_rings;
  1830. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1831. bool ib_pool_ready;
  1832. struct amdgpu_sa_manager ring_tmp_bo;
  1833. /* interrupts */
  1834. struct amdgpu_irq irq;
  1835. /* powerplay */
  1836. struct amd_powerplay powerplay;
  1837. bool pp_enabled;
  1838. bool pp_force_state_enabled;
  1839. /* dpm */
  1840. struct amdgpu_pm pm;
  1841. u32 cg_flags;
  1842. u32 pg_flags;
  1843. /* amdgpu smumgr */
  1844. struct amdgpu_smumgr smu;
  1845. /* gfx */
  1846. struct amdgpu_gfx gfx;
  1847. /* sdma */
  1848. struct amdgpu_sdma sdma;
  1849. /* uvd */
  1850. struct amdgpu_uvd uvd;
  1851. /* vce */
  1852. struct amdgpu_vce vce;
  1853. /* firmwares */
  1854. struct amdgpu_firmware firmware;
  1855. /* GDS */
  1856. struct amdgpu_gds gds;
  1857. const struct amdgpu_ip_block_version *ip_blocks;
  1858. int num_ip_blocks;
  1859. struct amdgpu_ip_block_status *ip_block_status;
  1860. struct mutex mn_lock;
  1861. DECLARE_HASHTABLE(mn_hash, 7);
  1862. /* tracking pinned memory */
  1863. u64 vram_pin_size;
  1864. u64 invisible_pin_size;
  1865. u64 gart_pin_size;
  1866. /* amdkfd interface */
  1867. struct kfd_dev *kfd;
  1868. struct amdgpu_virtualization virtualization;
  1869. /* link all shadow bo */
  1870. struct list_head shadow_list;
  1871. struct mutex shadow_list_lock;
  1872. /* link all gtt */
  1873. spinlock_t gtt_list_lock;
  1874. struct list_head gtt_list;
  1875. };
  1876. bool amdgpu_device_is_px(struct drm_device *dev);
  1877. int amdgpu_device_init(struct amdgpu_device *adev,
  1878. struct drm_device *ddev,
  1879. struct pci_dev *pdev,
  1880. uint32_t flags);
  1881. void amdgpu_device_fini(struct amdgpu_device *adev);
  1882. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1883. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1884. bool always_indirect);
  1885. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1886. bool always_indirect);
  1887. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1888. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1889. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1890. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1891. /*
  1892. * Registers read & write functions.
  1893. */
  1894. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1895. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1896. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1897. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1898. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1899. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1900. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1901. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1902. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1903. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1904. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1905. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1906. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1907. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1908. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1909. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1910. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1911. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1912. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1913. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1914. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1915. #define WREG32_P(reg, val, mask) \
  1916. do { \
  1917. uint32_t tmp_ = RREG32(reg); \
  1918. tmp_ &= (mask); \
  1919. tmp_ |= ((val) & ~(mask)); \
  1920. WREG32(reg, tmp_); \
  1921. } while (0)
  1922. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1923. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1924. #define WREG32_PLL_P(reg, val, mask) \
  1925. do { \
  1926. uint32_t tmp_ = RREG32_PLL(reg); \
  1927. tmp_ &= (mask); \
  1928. tmp_ |= ((val) & ~(mask)); \
  1929. WREG32_PLL(reg, tmp_); \
  1930. } while (0)
  1931. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1932. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1933. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1934. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1935. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1936. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1937. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1938. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1939. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1940. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1941. #define REG_GET_FIELD(value, reg, field) \
  1942. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1943. #define WREG32_FIELD(reg, field, val) \
  1944. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1945. /*
  1946. * BIOS helpers.
  1947. */
  1948. #define RBIOS8(i) (adev->bios[i])
  1949. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1950. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1951. /*
  1952. * RING helpers.
  1953. */
  1954. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1955. {
  1956. if (ring->count_dw <= 0)
  1957. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1958. ring->ring[ring->wptr++] = v;
  1959. ring->wptr &= ring->ptr_mask;
  1960. ring->count_dw--;
  1961. }
  1962. static inline struct amdgpu_sdma_instance *
  1963. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1964. {
  1965. struct amdgpu_device *adev = ring->adev;
  1966. int i;
  1967. for (i = 0; i < adev->sdma.num_instances; i++)
  1968. if (&adev->sdma.instance[i].ring == ring)
  1969. break;
  1970. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1971. return &adev->sdma.instance[i];
  1972. else
  1973. return NULL;
  1974. }
  1975. /*
  1976. * ASICs macro.
  1977. */
  1978. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1979. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1980. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1981. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1982. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1983. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1984. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1985. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1986. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1987. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1988. #define amdgpu_asic_detect_hw_virtualization(adev) (adev)->asic_funcs->detect_hw_virtualization((adev))
  1989. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1990. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1991. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1992. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1993. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1994. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1995. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1996. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1997. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1998. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1999. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  2000. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  2001. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  2002. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  2003. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  2004. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  2005. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  2006. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  2007. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  2008. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  2009. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  2010. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  2011. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  2012. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  2013. #define amdgpu_ring_get_emit_ib_size(r) (r)->funcs->get_emit_ib_size((r))
  2014. #define amdgpu_ring_get_dma_frame_size(r) (r)->funcs->get_dma_frame_size((r))
  2015. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  2016. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  2017. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  2018. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  2019. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  2020. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  2021. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  2022. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  2023. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  2024. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  2025. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  2026. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2027. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2028. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  2029. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2030. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2031. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2032. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2033. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2034. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2035. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2036. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2037. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2038. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2039. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2040. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2041. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2042. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2043. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2044. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2045. #define amdgpu_dpm_read_sensor(adev, idx, value) \
  2046. ((adev)->pp_enabled ? \
  2047. (adev)->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, (idx), (value)) : \
  2048. -EINVAL)
  2049. #define amdgpu_dpm_get_temperature(adev) \
  2050. ((adev)->pp_enabled ? \
  2051. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2052. (adev)->pm.funcs->get_temperature((adev)))
  2053. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2054. ((adev)->pp_enabled ? \
  2055. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2056. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2057. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2058. ((adev)->pp_enabled ? \
  2059. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2060. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2061. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2062. ((adev)->pp_enabled ? \
  2063. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2064. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2065. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2066. ((adev)->pp_enabled ? \
  2067. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2068. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2069. #define amdgpu_dpm_get_sclk(adev, l) \
  2070. ((adev)->pp_enabled ? \
  2071. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2072. (adev)->pm.funcs->get_sclk((adev), (l)))
  2073. #define amdgpu_dpm_get_mclk(adev, l) \
  2074. ((adev)->pp_enabled ? \
  2075. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2076. (adev)->pm.funcs->get_mclk((adev), (l)))
  2077. #define amdgpu_dpm_force_performance_level(adev, l) \
  2078. ((adev)->pp_enabled ? \
  2079. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2080. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2081. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2082. ((adev)->pp_enabled ? \
  2083. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2084. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2085. #define amdgpu_dpm_powergate_vce(adev, g) \
  2086. ((adev)->pp_enabled ? \
  2087. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2088. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2089. #define amdgpu_dpm_get_current_power_state(adev) \
  2090. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2091. #define amdgpu_dpm_get_performance_level(adev) \
  2092. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2093. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2094. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2095. #define amdgpu_dpm_get_pp_table(adev, table) \
  2096. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2097. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2098. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2099. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2100. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2101. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2102. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2103. #define amdgpu_dpm_get_sclk_od(adev) \
  2104. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2105. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2106. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2107. #define amdgpu_dpm_get_mclk_od(adev) \
  2108. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2109. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2110. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2111. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2112. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2113. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2114. /* Common functions */
  2115. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2116. bool amdgpu_need_backup(struct amdgpu_device *adev);
  2117. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2118. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2119. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2120. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2121. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2122. u32 ip_instance, u32 ring,
  2123. struct amdgpu_ring **out_ring);
  2124. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  2125. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2126. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2127. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2128. uint32_t flags);
  2129. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2130. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2131. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2132. unsigned long end);
  2133. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2134. int *last_invalidated);
  2135. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2136. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2137. struct ttm_mem_reg *mem);
  2138. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2139. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2140. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2141. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
  2142. int amdgpu_ttm_global_init(struct amdgpu_device *adev);
  2143. int amdgpu_ttm_init(struct amdgpu_device *adev);
  2144. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  2145. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2146. const u32 *registers,
  2147. const u32 array_size);
  2148. bool amdgpu_device_is_px(struct drm_device *dev);
  2149. /* atpx handler */
  2150. #if defined(CONFIG_VGA_SWITCHEROO)
  2151. void amdgpu_register_atpx_handler(void);
  2152. void amdgpu_unregister_atpx_handler(void);
  2153. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2154. bool amdgpu_is_atpx_hybrid(void);
  2155. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  2156. #else
  2157. static inline void amdgpu_register_atpx_handler(void) {}
  2158. static inline void amdgpu_unregister_atpx_handler(void) {}
  2159. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2160. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2161. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  2162. #endif
  2163. /*
  2164. * KMS
  2165. */
  2166. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2167. extern const int amdgpu_max_kms_ioctl;
  2168. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2169. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2170. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2171. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2172. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2173. struct drm_file *file_priv);
  2174. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2175. struct drm_file *file_priv);
  2176. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  2177. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  2178. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2179. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2180. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2181. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2182. int *max_error,
  2183. struct timeval *vblank_time,
  2184. unsigned flags);
  2185. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2186. unsigned long arg);
  2187. /*
  2188. * functions used by amdgpu_encoder.c
  2189. */
  2190. struct amdgpu_afmt_acr {
  2191. u32 clock;
  2192. int n_32khz;
  2193. int cts_32khz;
  2194. int n_44_1khz;
  2195. int cts_44_1khz;
  2196. int n_48khz;
  2197. int cts_48khz;
  2198. };
  2199. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2200. /* amdgpu_acpi.c */
  2201. #if defined(CONFIG_ACPI)
  2202. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2203. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2204. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2205. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2206. u8 perf_req, bool advertise);
  2207. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2208. #else
  2209. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2210. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2211. #endif
  2212. struct amdgpu_bo_va_mapping *
  2213. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2214. uint64_t addr, struct amdgpu_bo **bo);
  2215. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  2216. #include "amdgpu_object.h"
  2217. #endif