amdgpu_vm.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. /*
  36. * PASID manager
  37. *
  38. * PASIDs are global address space identifiers that can be shared
  39. * between the GPU, an IOMMU and the driver. VMs on different devices
  40. * may use the same PASID if they share the same address
  41. * space. Therefore PASIDs are allocated using a global IDA. VMs are
  42. * looked up from the PASID per amdgpu_device.
  43. */
  44. static DEFINE_IDA(amdgpu_vm_pasid_ida);
  45. /**
  46. * amdgpu_vm_alloc_pasid - Allocate a PASID
  47. * @bits: Maximum width of the PASID in bits, must be at least 1
  48. *
  49. * Allocates a PASID of the given width while keeping smaller PASIDs
  50. * available if possible.
  51. *
  52. * Returns a positive integer on success. Returns %-EINVAL if bits==0.
  53. * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
  54. * memory allocation failure.
  55. */
  56. int amdgpu_vm_alloc_pasid(unsigned int bits)
  57. {
  58. int pasid = -EINVAL;
  59. for (bits = min(bits, 31U); bits > 0; bits--) {
  60. pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
  61. 1U << (bits - 1), 1U << bits,
  62. GFP_KERNEL);
  63. if (pasid != -ENOSPC)
  64. break;
  65. }
  66. return pasid;
  67. }
  68. /**
  69. * amdgpu_vm_free_pasid - Free a PASID
  70. * @pasid: PASID to free
  71. */
  72. void amdgpu_vm_free_pasid(unsigned int pasid)
  73. {
  74. ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
  75. }
  76. /*
  77. * GPUVM
  78. * GPUVM is similar to the legacy gart on older asics, however
  79. * rather than there being a single global gart table
  80. * for the entire GPU, there are multiple VM page tables active
  81. * at any given time. The VM page tables can contain a mix
  82. * vram pages and system memory pages and system memory pages
  83. * can be mapped as snooped (cached system pages) or unsnooped
  84. * (uncached system pages).
  85. * Each VM has an ID associated with it and there is a page table
  86. * associated with each VMID. When execting a command buffer,
  87. * the kernel tells the the ring what VMID to use for that command
  88. * buffer. VMIDs are allocated dynamically as commands are submitted.
  89. * The userspace drivers maintain their own address space and the kernel
  90. * sets up their pages tables accordingly when they submit their
  91. * command buffers and a VMID is assigned.
  92. * Cayman/Trinity support up to 8 active VMs at any given time;
  93. * SI supports 16.
  94. */
  95. #define START(node) ((node)->start)
  96. #define LAST(node) ((node)->last)
  97. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  98. START, LAST, static, amdgpu_vm_it)
  99. #undef START
  100. #undef LAST
  101. /* Local structure. Encapsulate some VM table update parameters to reduce
  102. * the number of function parameters
  103. */
  104. struct amdgpu_pte_update_params {
  105. /* amdgpu device we do this update for */
  106. struct amdgpu_device *adev;
  107. /* optional amdgpu_vm we do this update for */
  108. struct amdgpu_vm *vm;
  109. /* address where to copy page table entries from */
  110. uint64_t src;
  111. /* indirect buffer to fill with commands */
  112. struct amdgpu_ib *ib;
  113. /* Function which actually does the update */
  114. void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
  115. uint64_t addr, unsigned count, uint32_t incr,
  116. uint64_t flags);
  117. /* The next two are used during VM update by CPU
  118. * DMA addresses to use for mapping
  119. * Kernel pointer of PD/PT BO that needs to be updated
  120. */
  121. dma_addr_t *pages_addr;
  122. void *kptr;
  123. };
  124. /* Helper to disable partial resident texture feature from a fence callback */
  125. struct amdgpu_prt_cb {
  126. struct amdgpu_device *adev;
  127. struct dma_fence_cb cb;
  128. };
  129. /**
  130. * amdgpu_vm_level_shift - return the addr shift for each level
  131. *
  132. * @adev: amdgpu_device pointer
  133. *
  134. * Returns the number of bits the pfn needs to be right shifted for a level.
  135. */
  136. static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
  137. unsigned level)
  138. {
  139. if (level != adev->vm_manager.num_level)
  140. return 9 * (adev->vm_manager.num_level - level - 1) +
  141. adev->vm_manager.block_size;
  142. else
  143. /* For the page tables on the leaves */
  144. return 0;
  145. }
  146. /**
  147. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  148. *
  149. * @adev: amdgpu_device pointer
  150. *
  151. * Calculate the number of entries in a page directory or page table.
  152. */
  153. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  154. unsigned level)
  155. {
  156. unsigned shift = amdgpu_vm_level_shift(adev, 0);
  157. if (level == 0)
  158. /* For the root directory */
  159. return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
  160. else if (level != adev->vm_manager.num_level)
  161. /* Everything in between */
  162. return 512;
  163. else
  164. /* For the page tables on the leaves */
  165. return AMDGPU_VM_PTE_COUNT(adev);
  166. }
  167. /**
  168. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Calculate the size of the BO for a page directory or page table in bytes.
  173. */
  174. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  175. {
  176. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  177. }
  178. /**
  179. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  180. *
  181. * @vm: vm providing the BOs
  182. * @validated: head of validation list
  183. * @entry: entry to add
  184. *
  185. * Add the page directory to the list of BOs to
  186. * validate for command submission.
  187. */
  188. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  189. struct list_head *validated,
  190. struct amdgpu_bo_list_entry *entry)
  191. {
  192. entry->robj = vm->root.base.bo;
  193. entry->priority = 0;
  194. entry->tv.bo = &entry->robj->tbo;
  195. entry->tv.shared = true;
  196. entry->user_pages = NULL;
  197. list_add(&entry->tv.head, validated);
  198. }
  199. /**
  200. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  201. *
  202. * @adev: amdgpu device pointer
  203. * @vm: vm providing the BOs
  204. * @validate: callback to do the validation
  205. * @param: parameter for the validation callback
  206. *
  207. * Validate the page table BOs on command submission if neccessary.
  208. */
  209. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  210. int (*validate)(void *p, struct amdgpu_bo *bo),
  211. void *param)
  212. {
  213. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  214. int r;
  215. spin_lock(&vm->status_lock);
  216. while (!list_empty(&vm->evicted)) {
  217. struct amdgpu_vm_bo_base *bo_base;
  218. struct amdgpu_bo *bo;
  219. bo_base = list_first_entry(&vm->evicted,
  220. struct amdgpu_vm_bo_base,
  221. vm_status);
  222. spin_unlock(&vm->status_lock);
  223. bo = bo_base->bo;
  224. BUG_ON(!bo);
  225. if (bo->parent) {
  226. r = validate(param, bo);
  227. if (r)
  228. return r;
  229. spin_lock(&glob->lru_lock);
  230. ttm_bo_move_to_lru_tail(&bo->tbo);
  231. if (bo->shadow)
  232. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  233. spin_unlock(&glob->lru_lock);
  234. }
  235. if (bo->tbo.type == ttm_bo_type_kernel &&
  236. vm->use_cpu_for_update) {
  237. r = amdgpu_bo_kmap(bo, NULL);
  238. if (r)
  239. return r;
  240. }
  241. spin_lock(&vm->status_lock);
  242. if (bo->tbo.type != ttm_bo_type_kernel)
  243. list_move(&bo_base->vm_status, &vm->moved);
  244. else
  245. list_move(&bo_base->vm_status, &vm->relocated);
  246. }
  247. spin_unlock(&vm->status_lock);
  248. return 0;
  249. }
  250. /**
  251. * amdgpu_vm_ready - check VM is ready for updates
  252. *
  253. * @vm: VM to check
  254. *
  255. * Check if all VM PDs/PTs are ready for updates
  256. */
  257. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  258. {
  259. bool ready;
  260. spin_lock(&vm->status_lock);
  261. ready = list_empty(&vm->evicted);
  262. spin_unlock(&vm->status_lock);
  263. return ready;
  264. }
  265. /**
  266. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  267. *
  268. * @adev: amdgpu_device pointer
  269. * @vm: requested vm
  270. * @saddr: start of the address range
  271. * @eaddr: end of the address range
  272. *
  273. * Make sure the page directories and page tables are allocated
  274. */
  275. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  276. struct amdgpu_vm *vm,
  277. struct amdgpu_vm_pt *parent,
  278. uint64_t saddr, uint64_t eaddr,
  279. unsigned level)
  280. {
  281. unsigned shift = amdgpu_vm_level_shift(adev, level);
  282. unsigned pt_idx, from, to;
  283. int r;
  284. u64 flags;
  285. uint64_t init_value = 0;
  286. if (!parent->entries) {
  287. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  288. parent->entries = kvmalloc_array(num_entries,
  289. sizeof(struct amdgpu_vm_pt),
  290. GFP_KERNEL | __GFP_ZERO);
  291. if (!parent->entries)
  292. return -ENOMEM;
  293. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  294. }
  295. from = saddr >> shift;
  296. to = eaddr >> shift;
  297. if (from >= amdgpu_vm_num_entries(adev, level) ||
  298. to >= amdgpu_vm_num_entries(adev, level))
  299. return -EINVAL;
  300. ++level;
  301. saddr = saddr & ((1 << shift) - 1);
  302. eaddr = eaddr & ((1 << shift) - 1);
  303. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  304. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  305. if (vm->use_cpu_for_update)
  306. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  307. else
  308. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  309. AMDGPU_GEM_CREATE_SHADOW);
  310. if (vm->pte_support_ats) {
  311. init_value = AMDGPU_PTE_DEFAULT_ATC;
  312. if (level != adev->vm_manager.num_level - 1)
  313. init_value |= AMDGPU_PDE_PTE;
  314. }
  315. /* walk over the address space and allocate the page tables */
  316. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  317. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  318. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  319. struct amdgpu_bo *pt;
  320. if (!entry->base.bo) {
  321. r = amdgpu_bo_create(adev,
  322. amdgpu_vm_bo_size(adev, level),
  323. AMDGPU_GPU_PAGE_SIZE, true,
  324. AMDGPU_GEM_DOMAIN_VRAM,
  325. flags,
  326. NULL, resv, init_value, &pt);
  327. if (r)
  328. return r;
  329. if (vm->use_cpu_for_update) {
  330. r = amdgpu_bo_kmap(pt, NULL);
  331. if (r) {
  332. amdgpu_bo_unref(&pt);
  333. return r;
  334. }
  335. }
  336. /* Keep a reference to the root directory to avoid
  337. * freeing them up in the wrong order.
  338. */
  339. pt->parent = amdgpu_bo_ref(parent->base.bo);
  340. entry->base.vm = vm;
  341. entry->base.bo = pt;
  342. list_add_tail(&entry->base.bo_list, &pt->va);
  343. spin_lock(&vm->status_lock);
  344. list_add(&entry->base.vm_status, &vm->relocated);
  345. spin_unlock(&vm->status_lock);
  346. }
  347. if (level < adev->vm_manager.num_level) {
  348. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  349. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  350. ((1 << shift) - 1);
  351. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  352. sub_eaddr, level);
  353. if (r)
  354. return r;
  355. }
  356. }
  357. return 0;
  358. }
  359. /**
  360. * amdgpu_vm_alloc_pts - Allocate page tables.
  361. *
  362. * @adev: amdgpu_device pointer
  363. * @vm: VM to allocate page tables for
  364. * @saddr: Start address which needs to be allocated
  365. * @size: Size from start address we need.
  366. *
  367. * Make sure the page tables are allocated.
  368. */
  369. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  370. struct amdgpu_vm *vm,
  371. uint64_t saddr, uint64_t size)
  372. {
  373. uint64_t last_pfn;
  374. uint64_t eaddr;
  375. /* validate the parameters */
  376. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  377. return -EINVAL;
  378. eaddr = saddr + size - 1;
  379. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  380. if (last_pfn >= adev->vm_manager.max_pfn) {
  381. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  382. last_pfn, adev->vm_manager.max_pfn);
  383. return -EINVAL;
  384. }
  385. saddr /= AMDGPU_GPU_PAGE_SIZE;
  386. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  387. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
  388. }
  389. /**
  390. * amdgpu_vm_had_gpu_reset - check if reset occured since last use
  391. *
  392. * @adev: amdgpu_device pointer
  393. * @id: VMID structure
  394. *
  395. * Check if GPU reset occured since last use of the VMID.
  396. */
  397. static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
  398. struct amdgpu_vm_id *id)
  399. {
  400. return id->current_gpu_reset_count !=
  401. atomic_read(&adev->gpu_reset_counter);
  402. }
  403. static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
  404. {
  405. return !!vm->reserved_vmid[vmhub];
  406. }
  407. /* idr_mgr->lock must be held */
  408. static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
  409. struct amdgpu_ring *ring,
  410. struct amdgpu_sync *sync,
  411. struct dma_fence *fence,
  412. struct amdgpu_job *job)
  413. {
  414. struct amdgpu_device *adev = ring->adev;
  415. unsigned vmhub = ring->funcs->vmhub;
  416. uint64_t fence_context = adev->fence_context + ring->idx;
  417. struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
  418. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  419. struct dma_fence *updates = sync->last_vm_update;
  420. int r = 0;
  421. struct dma_fence *flushed, *tmp;
  422. bool needs_flush = vm->use_cpu_for_update;
  423. flushed = id->flushed_updates;
  424. if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
  425. (atomic64_read(&id->owner) != vm->client_id) ||
  426. (job->vm_pd_addr != id->pd_gpu_addr) ||
  427. (updates && (!flushed || updates->context != flushed->context ||
  428. dma_fence_is_later(updates, flushed))) ||
  429. (!id->last_flush || (id->last_flush->context != fence_context &&
  430. !dma_fence_is_signaled(id->last_flush)))) {
  431. needs_flush = true;
  432. /* to prevent one context starved by another context */
  433. id->pd_gpu_addr = 0;
  434. tmp = amdgpu_sync_peek_fence(&id->active, ring);
  435. if (tmp) {
  436. r = amdgpu_sync_fence(adev, sync, tmp, false);
  437. return r;
  438. }
  439. }
  440. /* Good we can use this VMID. Remember this submission as
  441. * user of the VMID.
  442. */
  443. r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
  444. if (r)
  445. goto out;
  446. if (updates && (!flushed || updates->context != flushed->context ||
  447. dma_fence_is_later(updates, flushed))) {
  448. dma_fence_put(id->flushed_updates);
  449. id->flushed_updates = dma_fence_get(updates);
  450. }
  451. id->pd_gpu_addr = job->vm_pd_addr;
  452. atomic64_set(&id->owner, vm->client_id);
  453. job->vm_needs_flush = needs_flush;
  454. if (needs_flush) {
  455. dma_fence_put(id->last_flush);
  456. id->last_flush = NULL;
  457. }
  458. job->vm_id = id - id_mgr->ids;
  459. trace_amdgpu_vm_grab_id(vm, ring, job);
  460. out:
  461. return r;
  462. }
  463. /**
  464. * amdgpu_vm_grab_id - allocate the next free VMID
  465. *
  466. * @vm: vm to allocate id for
  467. * @ring: ring we want to submit job to
  468. * @sync: sync object where we add dependencies
  469. * @fence: fence protecting ID from reuse
  470. *
  471. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  472. */
  473. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  474. struct amdgpu_sync *sync, struct dma_fence *fence,
  475. struct amdgpu_job *job)
  476. {
  477. struct amdgpu_device *adev = ring->adev;
  478. unsigned vmhub = ring->funcs->vmhub;
  479. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  480. uint64_t fence_context = adev->fence_context + ring->idx;
  481. struct dma_fence *updates = sync->last_vm_update;
  482. struct amdgpu_vm_id *id, *idle;
  483. struct dma_fence **fences;
  484. unsigned i;
  485. int r = 0;
  486. mutex_lock(&id_mgr->lock);
  487. if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
  488. r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
  489. mutex_unlock(&id_mgr->lock);
  490. return r;
  491. }
  492. fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
  493. if (!fences) {
  494. mutex_unlock(&id_mgr->lock);
  495. return -ENOMEM;
  496. }
  497. /* Check if we have an idle VMID */
  498. i = 0;
  499. list_for_each_entry(idle, &id_mgr->ids_lru, list) {
  500. fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
  501. if (!fences[i])
  502. break;
  503. ++i;
  504. }
  505. /* If we can't find a idle VMID to use, wait till one becomes available */
  506. if (&idle->list == &id_mgr->ids_lru) {
  507. u64 fence_context = adev->vm_manager.fence_context + ring->idx;
  508. unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
  509. struct dma_fence_array *array;
  510. unsigned j;
  511. for (j = 0; j < i; ++j)
  512. dma_fence_get(fences[j]);
  513. array = dma_fence_array_create(i, fences, fence_context,
  514. seqno, true);
  515. if (!array) {
  516. for (j = 0; j < i; ++j)
  517. dma_fence_put(fences[j]);
  518. kfree(fences);
  519. r = -ENOMEM;
  520. goto error;
  521. }
  522. r = amdgpu_sync_fence(ring->adev, sync, &array->base, false);
  523. dma_fence_put(&array->base);
  524. if (r)
  525. goto error;
  526. mutex_unlock(&id_mgr->lock);
  527. return 0;
  528. }
  529. kfree(fences);
  530. job->vm_needs_flush = vm->use_cpu_for_update;
  531. /* Check if we can use a VMID already assigned to this VM */
  532. list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
  533. struct dma_fence *flushed;
  534. bool needs_flush = vm->use_cpu_for_update;
  535. /* Check all the prerequisites to using this VMID */
  536. if (amdgpu_vm_had_gpu_reset(adev, id))
  537. continue;
  538. if (atomic64_read(&id->owner) != vm->client_id)
  539. continue;
  540. if (job->vm_pd_addr != id->pd_gpu_addr)
  541. continue;
  542. if (!id->last_flush ||
  543. (id->last_flush->context != fence_context &&
  544. !dma_fence_is_signaled(id->last_flush)))
  545. needs_flush = true;
  546. flushed = id->flushed_updates;
  547. if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
  548. needs_flush = true;
  549. /* Concurrent flushes are only possible starting with Vega10 */
  550. if (adev->asic_type < CHIP_VEGA10 && needs_flush)
  551. continue;
  552. /* Good we can use this VMID. Remember this submission as
  553. * user of the VMID.
  554. */
  555. r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
  556. if (r)
  557. goto error;
  558. if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
  559. dma_fence_put(id->flushed_updates);
  560. id->flushed_updates = dma_fence_get(updates);
  561. }
  562. if (needs_flush)
  563. goto needs_flush;
  564. else
  565. goto no_flush_needed;
  566. };
  567. /* Still no ID to use? Then use the idle one found earlier */
  568. id = idle;
  569. /* Remember this submission as user of the VMID */
  570. r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
  571. if (r)
  572. goto error;
  573. id->pd_gpu_addr = job->vm_pd_addr;
  574. dma_fence_put(id->flushed_updates);
  575. id->flushed_updates = dma_fence_get(updates);
  576. atomic64_set(&id->owner, vm->client_id);
  577. needs_flush:
  578. job->vm_needs_flush = true;
  579. dma_fence_put(id->last_flush);
  580. id->last_flush = NULL;
  581. no_flush_needed:
  582. list_move_tail(&id->list, &id_mgr->ids_lru);
  583. job->vm_id = id - id_mgr->ids;
  584. trace_amdgpu_vm_grab_id(vm, ring, job);
  585. error:
  586. mutex_unlock(&id_mgr->lock);
  587. return r;
  588. }
  589. static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
  590. struct amdgpu_vm *vm,
  591. unsigned vmhub)
  592. {
  593. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  594. mutex_lock(&id_mgr->lock);
  595. if (vm->reserved_vmid[vmhub]) {
  596. list_add(&vm->reserved_vmid[vmhub]->list,
  597. &id_mgr->ids_lru);
  598. vm->reserved_vmid[vmhub] = NULL;
  599. atomic_dec(&id_mgr->reserved_vmid_num);
  600. }
  601. mutex_unlock(&id_mgr->lock);
  602. }
  603. static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
  604. struct amdgpu_vm *vm,
  605. unsigned vmhub)
  606. {
  607. struct amdgpu_vm_id_manager *id_mgr;
  608. struct amdgpu_vm_id *idle;
  609. int r = 0;
  610. id_mgr = &adev->vm_manager.id_mgr[vmhub];
  611. mutex_lock(&id_mgr->lock);
  612. if (vm->reserved_vmid[vmhub])
  613. goto unlock;
  614. if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
  615. AMDGPU_VM_MAX_RESERVED_VMID) {
  616. DRM_ERROR("Over limitation of reserved vmid\n");
  617. atomic_dec(&id_mgr->reserved_vmid_num);
  618. r = -EINVAL;
  619. goto unlock;
  620. }
  621. /* Select the first entry VMID */
  622. idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
  623. list_del_init(&idle->list);
  624. vm->reserved_vmid[vmhub] = idle;
  625. mutex_unlock(&id_mgr->lock);
  626. return 0;
  627. unlock:
  628. mutex_unlock(&id_mgr->lock);
  629. return r;
  630. }
  631. /**
  632. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  633. *
  634. * @adev: amdgpu_device pointer
  635. */
  636. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  637. {
  638. const struct amdgpu_ip_block *ip_block;
  639. bool has_compute_vm_bug;
  640. struct amdgpu_ring *ring;
  641. int i;
  642. has_compute_vm_bug = false;
  643. ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  644. if (ip_block) {
  645. /* Compute has a VM bug for GFX version < 7.
  646. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  647. if (ip_block->version->major <= 7)
  648. has_compute_vm_bug = true;
  649. else if (ip_block->version->major == 8)
  650. if (adev->gfx.mec_fw_version < 673)
  651. has_compute_vm_bug = true;
  652. }
  653. for (i = 0; i < adev->num_rings; i++) {
  654. ring = adev->rings[i];
  655. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  656. /* only compute rings */
  657. ring->has_compute_vm_bug = has_compute_vm_bug;
  658. else
  659. ring->has_compute_vm_bug = false;
  660. }
  661. }
  662. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  663. struct amdgpu_job *job)
  664. {
  665. struct amdgpu_device *adev = ring->adev;
  666. unsigned vmhub = ring->funcs->vmhub;
  667. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  668. struct amdgpu_vm_id *id;
  669. bool gds_switch_needed;
  670. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  671. if (job->vm_id == 0)
  672. return false;
  673. id = &id_mgr->ids[job->vm_id];
  674. gds_switch_needed = ring->funcs->emit_gds_switch && (
  675. id->gds_base != job->gds_base ||
  676. id->gds_size != job->gds_size ||
  677. id->gws_base != job->gws_base ||
  678. id->gws_size != job->gws_size ||
  679. id->oa_base != job->oa_base ||
  680. id->oa_size != job->oa_size);
  681. if (amdgpu_vm_had_gpu_reset(adev, id))
  682. return true;
  683. return vm_flush_needed || gds_switch_needed;
  684. }
  685. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  686. {
  687. return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
  688. }
  689. /**
  690. * amdgpu_vm_flush - hardware flush the vm
  691. *
  692. * @ring: ring to use for flush
  693. * @vm_id: vmid number to use
  694. * @pd_addr: address of the page directory
  695. *
  696. * Emit a VM flush when it is necessary.
  697. */
  698. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  699. {
  700. struct amdgpu_device *adev = ring->adev;
  701. unsigned vmhub = ring->funcs->vmhub;
  702. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  703. struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
  704. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  705. id->gds_base != job->gds_base ||
  706. id->gds_size != job->gds_size ||
  707. id->gws_base != job->gws_base ||
  708. id->gws_size != job->gws_size ||
  709. id->oa_base != job->oa_base ||
  710. id->oa_size != job->oa_size);
  711. bool vm_flush_needed = job->vm_needs_flush;
  712. unsigned patch_offset = 0;
  713. int r;
  714. if (amdgpu_vm_had_gpu_reset(adev, id)) {
  715. gds_switch_needed = true;
  716. vm_flush_needed = true;
  717. }
  718. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  719. return 0;
  720. if (ring->funcs->init_cond_exec)
  721. patch_offset = amdgpu_ring_init_cond_exec(ring);
  722. if (need_pipe_sync)
  723. amdgpu_ring_emit_pipeline_sync(ring);
  724. if (ring->funcs->emit_vm_flush && vm_flush_needed) {
  725. struct dma_fence *fence;
  726. trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  727. amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  728. r = amdgpu_fence_emit(ring, &fence);
  729. if (r)
  730. return r;
  731. mutex_lock(&id_mgr->lock);
  732. dma_fence_put(id->last_flush);
  733. id->last_flush = fence;
  734. id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
  735. mutex_unlock(&id_mgr->lock);
  736. }
  737. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  738. id->gds_base = job->gds_base;
  739. id->gds_size = job->gds_size;
  740. id->gws_base = job->gws_base;
  741. id->gws_size = job->gws_size;
  742. id->oa_base = job->oa_base;
  743. id->oa_size = job->oa_size;
  744. amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
  745. job->gds_size, job->gws_base,
  746. job->gws_size, job->oa_base,
  747. job->oa_size);
  748. }
  749. if (ring->funcs->patch_cond_exec)
  750. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  751. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  752. if (ring->funcs->emit_switch_buffer) {
  753. amdgpu_ring_emit_switch_buffer(ring);
  754. amdgpu_ring_emit_switch_buffer(ring);
  755. }
  756. return 0;
  757. }
  758. /**
  759. * amdgpu_vm_reset_id - reset VMID to zero
  760. *
  761. * @adev: amdgpu device structure
  762. * @vm_id: vmid number to use
  763. *
  764. * Reset saved GDW, GWS and OA to force switch on next flush.
  765. */
  766. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
  767. unsigned vmid)
  768. {
  769. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  770. struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
  771. atomic64_set(&id->owner, 0);
  772. id->gds_base = 0;
  773. id->gds_size = 0;
  774. id->gws_base = 0;
  775. id->gws_size = 0;
  776. id->oa_base = 0;
  777. id->oa_size = 0;
  778. }
  779. /**
  780. * amdgpu_vm_reset_all_id - reset VMID to zero
  781. *
  782. * @adev: amdgpu device structure
  783. *
  784. * Reset VMID to force flush on next use
  785. */
  786. void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
  787. {
  788. unsigned i, j;
  789. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  790. struct amdgpu_vm_id_manager *id_mgr =
  791. &adev->vm_manager.id_mgr[i];
  792. for (j = 1; j < id_mgr->num_ids; ++j)
  793. amdgpu_vm_reset_id(adev, i, j);
  794. }
  795. }
  796. /**
  797. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  798. *
  799. * @vm: requested vm
  800. * @bo: requested buffer object
  801. *
  802. * Find @bo inside the requested vm.
  803. * Search inside the @bos vm list for the requested vm
  804. * Returns the found bo_va or NULL if none is found
  805. *
  806. * Object has to be reserved!
  807. */
  808. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  809. struct amdgpu_bo *bo)
  810. {
  811. struct amdgpu_bo_va *bo_va;
  812. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  813. if (bo_va->base.vm == vm) {
  814. return bo_va;
  815. }
  816. }
  817. return NULL;
  818. }
  819. /**
  820. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  821. *
  822. * @params: see amdgpu_pte_update_params definition
  823. * @pe: addr of the page entry
  824. * @addr: dst addr to write into pe
  825. * @count: number of page entries to update
  826. * @incr: increase next addr by incr bytes
  827. * @flags: hw access flags
  828. *
  829. * Traces the parameters and calls the right asic functions
  830. * to setup the page table using the DMA.
  831. */
  832. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  833. uint64_t pe, uint64_t addr,
  834. unsigned count, uint32_t incr,
  835. uint64_t flags)
  836. {
  837. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  838. if (count < 3) {
  839. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  840. addr | flags, count, incr);
  841. } else {
  842. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  843. count, incr, flags);
  844. }
  845. }
  846. /**
  847. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  848. *
  849. * @params: see amdgpu_pte_update_params definition
  850. * @pe: addr of the page entry
  851. * @addr: dst addr to write into pe
  852. * @count: number of page entries to update
  853. * @incr: increase next addr by incr bytes
  854. * @flags: hw access flags
  855. *
  856. * Traces the parameters and calls the DMA function to copy the PTEs.
  857. */
  858. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  859. uint64_t pe, uint64_t addr,
  860. unsigned count, uint32_t incr,
  861. uint64_t flags)
  862. {
  863. uint64_t src = (params->src + (addr >> 12) * 8);
  864. trace_amdgpu_vm_copy_ptes(pe, src, count);
  865. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  866. }
  867. /**
  868. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  869. *
  870. * @pages_addr: optional DMA address to use for lookup
  871. * @addr: the unmapped addr
  872. *
  873. * Look up the physical address of the page that the pte resolves
  874. * to and return the pointer for the page table entry.
  875. */
  876. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  877. {
  878. uint64_t result;
  879. /* page table offset */
  880. result = pages_addr[addr >> PAGE_SHIFT];
  881. /* in case cpu page size != gpu page size*/
  882. result |= addr & (~PAGE_MASK);
  883. result &= 0xFFFFFFFFFFFFF000ULL;
  884. return result;
  885. }
  886. /**
  887. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  888. *
  889. * @params: see amdgpu_pte_update_params definition
  890. * @pe: kmap addr of the page entry
  891. * @addr: dst addr to write into pe
  892. * @count: number of page entries to update
  893. * @incr: increase next addr by incr bytes
  894. * @flags: hw access flags
  895. *
  896. * Write count number of PT/PD entries directly.
  897. */
  898. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  899. uint64_t pe, uint64_t addr,
  900. unsigned count, uint32_t incr,
  901. uint64_t flags)
  902. {
  903. unsigned int i;
  904. uint64_t value;
  905. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  906. for (i = 0; i < count; i++) {
  907. value = params->pages_addr ?
  908. amdgpu_vm_map_gart(params->pages_addr, addr) :
  909. addr;
  910. amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  911. i, value, flags);
  912. addr += incr;
  913. }
  914. }
  915. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  916. void *owner)
  917. {
  918. struct amdgpu_sync sync;
  919. int r;
  920. amdgpu_sync_create(&sync);
  921. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
  922. r = amdgpu_sync_wait(&sync, true);
  923. amdgpu_sync_free(&sync);
  924. return r;
  925. }
  926. /*
  927. * amdgpu_vm_update_pde - update a single level in the hierarchy
  928. *
  929. * @param: parameters for the update
  930. * @vm: requested vm
  931. * @parent: parent directory
  932. * @entry: entry to update
  933. *
  934. * Makes sure the requested entry in parent is up to date.
  935. */
  936. static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
  937. struct amdgpu_vm *vm,
  938. struct amdgpu_vm_pt *parent,
  939. struct amdgpu_vm_pt *entry)
  940. {
  941. struct amdgpu_bo *bo = entry->base.bo, *shadow = NULL;
  942. uint64_t pd_addr, shadow_addr = 0;
  943. uint64_t pde, pt;
  944. /* Don't update huge pages here */
  945. if (entry->huge)
  946. return;
  947. if (vm->use_cpu_for_update) {
  948. pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
  949. } else {
  950. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
  951. shadow = parent->base.bo->shadow;
  952. if (shadow)
  953. shadow_addr = amdgpu_bo_gpu_offset(shadow);
  954. }
  955. pt = amdgpu_bo_gpu_offset(bo);
  956. pt = amdgpu_gart_get_vm_pde(params->adev, pt);
  957. if (shadow) {
  958. pde = shadow_addr + (entry - parent->entries) * 8;
  959. params->func(params, pde, pt, 1, 0, AMDGPU_PTE_VALID);
  960. }
  961. pde = pd_addr + (entry - parent->entries) * 8;
  962. params->func(params, pde, pt, 1, 0, AMDGPU_PTE_VALID);
  963. }
  964. /*
  965. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  966. *
  967. * @parent: parent PD
  968. *
  969. * Mark all PD level as invalid after an error.
  970. */
  971. static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
  972. struct amdgpu_vm *vm,
  973. struct amdgpu_vm_pt *parent,
  974. unsigned level)
  975. {
  976. unsigned pt_idx, num_entries;
  977. /*
  978. * Recurse into the subdirectories. This recursion is harmless because
  979. * we only have a maximum of 5 layers.
  980. */
  981. num_entries = amdgpu_vm_num_entries(adev, level);
  982. for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
  983. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  984. if (!entry->base.bo)
  985. continue;
  986. spin_lock(&vm->status_lock);
  987. if (list_empty(&entry->base.vm_status))
  988. list_add(&entry->base.vm_status, &vm->relocated);
  989. spin_unlock(&vm->status_lock);
  990. amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
  991. }
  992. }
  993. /*
  994. * amdgpu_vm_update_directories - make sure that all directories are valid
  995. *
  996. * @adev: amdgpu_device pointer
  997. * @vm: requested vm
  998. *
  999. * Makes sure all directories are up to date.
  1000. * Returns 0 for success, error for failure.
  1001. */
  1002. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  1003. struct amdgpu_vm *vm)
  1004. {
  1005. struct amdgpu_pte_update_params params;
  1006. struct amdgpu_job *job;
  1007. unsigned ndw = 0;
  1008. int r = 0;
  1009. if (list_empty(&vm->relocated))
  1010. return 0;
  1011. restart:
  1012. memset(&params, 0, sizeof(params));
  1013. params.adev = adev;
  1014. if (vm->use_cpu_for_update) {
  1015. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  1016. if (unlikely(r))
  1017. return r;
  1018. params.func = amdgpu_vm_cpu_set_ptes;
  1019. } else {
  1020. ndw = 512 * 8;
  1021. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1022. if (r)
  1023. return r;
  1024. params.ib = &job->ibs[0];
  1025. params.func = amdgpu_vm_do_set_ptes;
  1026. }
  1027. spin_lock(&vm->status_lock);
  1028. while (!list_empty(&vm->relocated)) {
  1029. struct amdgpu_vm_bo_base *bo_base, *parent;
  1030. struct amdgpu_vm_pt *pt, *entry;
  1031. struct amdgpu_bo *bo;
  1032. bo_base = list_first_entry(&vm->relocated,
  1033. struct amdgpu_vm_bo_base,
  1034. vm_status);
  1035. list_del_init(&bo_base->vm_status);
  1036. spin_unlock(&vm->status_lock);
  1037. bo = bo_base->bo->parent;
  1038. if (!bo) {
  1039. spin_lock(&vm->status_lock);
  1040. continue;
  1041. }
  1042. parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
  1043. bo_list);
  1044. pt = container_of(parent, struct amdgpu_vm_pt, base);
  1045. entry = container_of(bo_base, struct amdgpu_vm_pt, base);
  1046. amdgpu_vm_update_pde(&params, vm, pt, entry);
  1047. spin_lock(&vm->status_lock);
  1048. if (!vm->use_cpu_for_update &&
  1049. (ndw - params.ib->length_dw) < 32)
  1050. break;
  1051. }
  1052. spin_unlock(&vm->status_lock);
  1053. if (vm->use_cpu_for_update) {
  1054. /* Flush HDP */
  1055. mb();
  1056. amdgpu_gart_flush_gpu_tlb(adev, 0);
  1057. } else if (params.ib->length_dw == 0) {
  1058. amdgpu_job_free(job);
  1059. } else {
  1060. struct amdgpu_bo *root = vm->root.base.bo;
  1061. struct amdgpu_ring *ring;
  1062. struct dma_fence *fence;
  1063. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  1064. sched);
  1065. amdgpu_ring_pad_ib(ring, params.ib);
  1066. amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
  1067. AMDGPU_FENCE_OWNER_VM, false);
  1068. if (root->shadow)
  1069. amdgpu_sync_resv(adev, &job->sync,
  1070. root->shadow->tbo.resv,
  1071. AMDGPU_FENCE_OWNER_VM, false);
  1072. WARN_ON(params.ib->length_dw > ndw);
  1073. r = amdgpu_job_submit(job, ring, &vm->entity,
  1074. AMDGPU_FENCE_OWNER_VM, &fence);
  1075. if (r)
  1076. goto error;
  1077. amdgpu_bo_fence(root, fence, true);
  1078. dma_fence_put(vm->last_update);
  1079. vm->last_update = fence;
  1080. }
  1081. if (!list_empty(&vm->relocated))
  1082. goto restart;
  1083. return 0;
  1084. error:
  1085. amdgpu_vm_invalidate_level(adev, vm, &vm->root, 0);
  1086. amdgpu_job_free(job);
  1087. return r;
  1088. }
  1089. /**
  1090. * amdgpu_vm_find_entry - find the entry for an address
  1091. *
  1092. * @p: see amdgpu_pte_update_params definition
  1093. * @addr: virtual address in question
  1094. * @entry: resulting entry or NULL
  1095. * @parent: parent entry
  1096. *
  1097. * Find the vm_pt entry and it's parent for the given address.
  1098. */
  1099. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  1100. struct amdgpu_vm_pt **entry,
  1101. struct amdgpu_vm_pt **parent)
  1102. {
  1103. unsigned level = 0;
  1104. *parent = NULL;
  1105. *entry = &p->vm->root;
  1106. while ((*entry)->entries) {
  1107. unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
  1108. *parent = *entry;
  1109. *entry = &(*entry)->entries[addr >> shift];
  1110. addr &= (1ULL << shift) - 1;
  1111. }
  1112. if (level != p->adev->vm_manager.num_level)
  1113. *entry = NULL;
  1114. }
  1115. /**
  1116. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  1117. *
  1118. * @p: see amdgpu_pte_update_params definition
  1119. * @entry: vm_pt entry to check
  1120. * @parent: parent entry
  1121. * @nptes: number of PTEs updated with this operation
  1122. * @dst: destination address where the PTEs should point to
  1123. * @flags: access flags fro the PTEs
  1124. *
  1125. * Check if we can update the PD with a huge page.
  1126. */
  1127. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  1128. struct amdgpu_vm_pt *entry,
  1129. struct amdgpu_vm_pt *parent,
  1130. unsigned nptes, uint64_t dst,
  1131. uint64_t flags)
  1132. {
  1133. bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
  1134. uint64_t pd_addr, pde;
  1135. /* In the case of a mixed PT the PDE must point to it*/
  1136. if (p->adev->asic_type < CHIP_VEGA10 ||
  1137. nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
  1138. p->src ||
  1139. !(flags & AMDGPU_PTE_VALID)) {
  1140. dst = amdgpu_bo_gpu_offset(entry->base.bo);
  1141. dst = amdgpu_gart_get_vm_pde(p->adev, dst);
  1142. flags = AMDGPU_PTE_VALID;
  1143. } else {
  1144. /* Set the huge page flag to stop scanning at this PDE */
  1145. flags |= AMDGPU_PDE_PTE;
  1146. }
  1147. if (!entry->huge && !(flags & AMDGPU_PDE_PTE))
  1148. return;
  1149. entry->huge = !!(flags & AMDGPU_PDE_PTE);
  1150. if (use_cpu_update) {
  1151. /* In case a huge page is replaced with a system
  1152. * memory mapping, p->pages_addr != NULL and
  1153. * amdgpu_vm_cpu_set_ptes would try to translate dst
  1154. * through amdgpu_vm_map_gart. But dst is already a
  1155. * GPU address (of the page table). Disable
  1156. * amdgpu_vm_map_gart temporarily.
  1157. */
  1158. dma_addr_t *tmp;
  1159. tmp = p->pages_addr;
  1160. p->pages_addr = NULL;
  1161. pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
  1162. pde = pd_addr + (entry - parent->entries) * 8;
  1163. amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
  1164. p->pages_addr = tmp;
  1165. } else {
  1166. if (parent->base.bo->shadow) {
  1167. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
  1168. pde = pd_addr + (entry - parent->entries) * 8;
  1169. amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
  1170. }
  1171. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
  1172. pde = pd_addr + (entry - parent->entries) * 8;
  1173. amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
  1174. }
  1175. }
  1176. /**
  1177. * amdgpu_vm_update_ptes - make sure that page tables are valid
  1178. *
  1179. * @params: see amdgpu_pte_update_params definition
  1180. * @vm: requested vm
  1181. * @start: start of GPU address range
  1182. * @end: end of GPU address range
  1183. * @dst: destination address to map to, the next dst inside the function
  1184. * @flags: mapping flags
  1185. *
  1186. * Update the page tables in the range @start - @end.
  1187. * Returns 0 for success, -EINVAL for failure.
  1188. */
  1189. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  1190. uint64_t start, uint64_t end,
  1191. uint64_t dst, uint64_t flags)
  1192. {
  1193. struct amdgpu_device *adev = params->adev;
  1194. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  1195. uint64_t addr, pe_start;
  1196. struct amdgpu_bo *pt;
  1197. unsigned nptes;
  1198. bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
  1199. /* walk over the address space and update the page tables */
  1200. for (addr = start; addr < end; addr += nptes,
  1201. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  1202. struct amdgpu_vm_pt *entry, *parent;
  1203. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  1204. if (!entry)
  1205. return -ENOENT;
  1206. if ((addr & ~mask) == (end & ~mask))
  1207. nptes = end - addr;
  1208. else
  1209. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  1210. amdgpu_vm_handle_huge_pages(params, entry, parent,
  1211. nptes, dst, flags);
  1212. /* We don't need to update PTEs for huge pages */
  1213. if (entry->huge)
  1214. continue;
  1215. pt = entry->base.bo;
  1216. if (use_cpu_update) {
  1217. pe_start = (unsigned long)amdgpu_bo_kptr(pt);
  1218. } else {
  1219. if (pt->shadow) {
  1220. pe_start = amdgpu_bo_gpu_offset(pt->shadow);
  1221. pe_start += (addr & mask) * 8;
  1222. params->func(params, pe_start, dst, nptes,
  1223. AMDGPU_GPU_PAGE_SIZE, flags);
  1224. }
  1225. pe_start = amdgpu_bo_gpu_offset(pt);
  1226. }
  1227. pe_start += (addr & mask) * 8;
  1228. params->func(params, pe_start, dst, nptes,
  1229. AMDGPU_GPU_PAGE_SIZE, flags);
  1230. }
  1231. return 0;
  1232. }
  1233. /*
  1234. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  1235. *
  1236. * @params: see amdgpu_pte_update_params definition
  1237. * @vm: requested vm
  1238. * @start: first PTE to handle
  1239. * @end: last PTE to handle
  1240. * @dst: addr those PTEs should point to
  1241. * @flags: hw mapping flags
  1242. * Returns 0 for success, -EINVAL for failure.
  1243. */
  1244. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1245. uint64_t start, uint64_t end,
  1246. uint64_t dst, uint64_t flags)
  1247. {
  1248. /**
  1249. * The MC L1 TLB supports variable sized pages, based on a fragment
  1250. * field in the PTE. When this field is set to a non-zero value, page
  1251. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1252. * flags are considered valid for all PTEs within the fragment range
  1253. * and corresponding mappings are assumed to be physically contiguous.
  1254. *
  1255. * The L1 TLB can store a single PTE for the whole fragment,
  1256. * significantly increasing the space available for translation
  1257. * caching. This leads to large improvements in throughput when the
  1258. * TLB is under pressure.
  1259. *
  1260. * The L2 TLB distributes small and large fragments into two
  1261. * asymmetric partitions. The large fragment cache is significantly
  1262. * larger. Thus, we try to use large fragments wherever possible.
  1263. * Userspace can support this by aligning virtual base address and
  1264. * allocation size to the fragment size.
  1265. */
  1266. unsigned max_frag = params->adev->vm_manager.fragment_size;
  1267. int r;
  1268. /* system pages are non continuously */
  1269. if (params->src || !(flags & AMDGPU_PTE_VALID))
  1270. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1271. while (start != end) {
  1272. uint64_t frag_flags, frag_end;
  1273. unsigned frag;
  1274. /* This intentionally wraps around if no bit is set */
  1275. frag = min((unsigned)ffs(start) - 1,
  1276. (unsigned)fls64(end - start) - 1);
  1277. if (frag >= max_frag) {
  1278. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  1279. frag_end = end & ~((1ULL << max_frag) - 1);
  1280. } else {
  1281. frag_flags = AMDGPU_PTE_FRAG(frag);
  1282. frag_end = start + (1 << frag);
  1283. }
  1284. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  1285. flags | frag_flags);
  1286. if (r)
  1287. return r;
  1288. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  1289. start = frag_end;
  1290. }
  1291. return 0;
  1292. }
  1293. /**
  1294. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1295. *
  1296. * @adev: amdgpu_device pointer
  1297. * @exclusive: fence we need to sync to
  1298. * @pages_addr: DMA addresses to use for mapping
  1299. * @vm: requested vm
  1300. * @start: start of mapped range
  1301. * @last: last mapped entry
  1302. * @flags: flags for the entries
  1303. * @addr: addr to set the area to
  1304. * @fence: optional resulting fence
  1305. *
  1306. * Fill in the page table entries between @start and @last.
  1307. * Returns 0 for success, -EINVAL for failure.
  1308. */
  1309. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1310. struct dma_fence *exclusive,
  1311. dma_addr_t *pages_addr,
  1312. struct amdgpu_vm *vm,
  1313. uint64_t start, uint64_t last,
  1314. uint64_t flags, uint64_t addr,
  1315. struct dma_fence **fence)
  1316. {
  1317. struct amdgpu_ring *ring;
  1318. void *owner = AMDGPU_FENCE_OWNER_VM;
  1319. unsigned nptes, ncmds, ndw;
  1320. struct amdgpu_job *job;
  1321. struct amdgpu_pte_update_params params;
  1322. struct dma_fence *f = NULL;
  1323. int r;
  1324. memset(&params, 0, sizeof(params));
  1325. params.adev = adev;
  1326. params.vm = vm;
  1327. /* sync to everything on unmapping */
  1328. if (!(flags & AMDGPU_PTE_VALID))
  1329. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1330. if (vm->use_cpu_for_update) {
  1331. /* params.src is used as flag to indicate system Memory */
  1332. if (pages_addr)
  1333. params.src = ~0;
  1334. /* Wait for PT BOs to be free. PTs share the same resv. object
  1335. * as the root PD BO
  1336. */
  1337. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1338. if (unlikely(r))
  1339. return r;
  1340. params.func = amdgpu_vm_cpu_set_ptes;
  1341. params.pages_addr = pages_addr;
  1342. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1343. addr, flags);
  1344. }
  1345. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1346. nptes = last - start + 1;
  1347. /*
  1348. * reserve space for two commands every (1 << BLOCK_SIZE)
  1349. * entries or 2k dwords (whatever is smaller)
  1350. *
  1351. * The second command is for the shadow pagetables.
  1352. */
  1353. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1354. /* padding, etc. */
  1355. ndw = 64;
  1356. /* one PDE write for each huge page */
  1357. ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;
  1358. if (pages_addr) {
  1359. /* copy commands needed */
  1360. ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
  1361. /* and also PTEs */
  1362. ndw += nptes * 2;
  1363. params.func = amdgpu_vm_do_copy_ptes;
  1364. } else {
  1365. /* set page commands needed */
  1366. ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1367. /* extra commands for begin/end fragments */
  1368. ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
  1369. * adev->vm_manager.fragment_size;
  1370. params.func = amdgpu_vm_do_set_ptes;
  1371. }
  1372. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1373. if (r)
  1374. return r;
  1375. params.ib = &job->ibs[0];
  1376. if (pages_addr) {
  1377. uint64_t *pte;
  1378. unsigned i;
  1379. /* Put the PTEs at the end of the IB. */
  1380. i = ndw - nptes * 2;
  1381. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1382. params.src = job->ibs->gpu_addr + i * 4;
  1383. for (i = 0; i < nptes; ++i) {
  1384. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1385. AMDGPU_GPU_PAGE_SIZE);
  1386. pte[i] |= flags;
  1387. }
  1388. addr = 0;
  1389. }
  1390. r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
  1391. if (r)
  1392. goto error_free;
  1393. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1394. owner, false);
  1395. if (r)
  1396. goto error_free;
  1397. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1398. if (r)
  1399. goto error_free;
  1400. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1401. if (r)
  1402. goto error_free;
  1403. amdgpu_ring_pad_ib(ring, params.ib);
  1404. WARN_ON(params.ib->length_dw > ndw);
  1405. r = amdgpu_job_submit(job, ring, &vm->entity,
  1406. AMDGPU_FENCE_OWNER_VM, &f);
  1407. if (r)
  1408. goto error_free;
  1409. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1410. dma_fence_put(*fence);
  1411. *fence = f;
  1412. return 0;
  1413. error_free:
  1414. amdgpu_job_free(job);
  1415. amdgpu_vm_invalidate_level(adev, vm, &vm->root, 0);
  1416. return r;
  1417. }
  1418. /**
  1419. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1420. *
  1421. * @adev: amdgpu_device pointer
  1422. * @exclusive: fence we need to sync to
  1423. * @pages_addr: DMA addresses to use for mapping
  1424. * @vm: requested vm
  1425. * @mapping: mapped range and flags to use for the update
  1426. * @flags: HW flags for the mapping
  1427. * @nodes: array of drm_mm_nodes with the MC addresses
  1428. * @fence: optional resulting fence
  1429. *
  1430. * Split the mapping into smaller chunks so that each update fits
  1431. * into a SDMA IB.
  1432. * Returns 0 for success, -EINVAL for failure.
  1433. */
  1434. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1435. struct dma_fence *exclusive,
  1436. dma_addr_t *pages_addr,
  1437. struct amdgpu_vm *vm,
  1438. struct amdgpu_bo_va_mapping *mapping,
  1439. uint64_t flags,
  1440. struct drm_mm_node *nodes,
  1441. struct dma_fence **fence)
  1442. {
  1443. unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
  1444. uint64_t pfn, start = mapping->start;
  1445. int r;
  1446. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1447. * but in case of something, we filter the flags in first place
  1448. */
  1449. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1450. flags &= ~AMDGPU_PTE_READABLE;
  1451. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1452. flags &= ~AMDGPU_PTE_WRITEABLE;
  1453. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1454. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1455. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1456. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1457. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1458. (adev->asic_type >= CHIP_VEGA10)) {
  1459. flags |= AMDGPU_PTE_PRT;
  1460. flags &= ~AMDGPU_PTE_VALID;
  1461. }
  1462. trace_amdgpu_vm_bo_update(mapping);
  1463. pfn = mapping->offset >> PAGE_SHIFT;
  1464. if (nodes) {
  1465. while (pfn >= nodes->size) {
  1466. pfn -= nodes->size;
  1467. ++nodes;
  1468. }
  1469. }
  1470. do {
  1471. dma_addr_t *dma_addr = NULL;
  1472. uint64_t max_entries;
  1473. uint64_t addr, last;
  1474. if (nodes) {
  1475. addr = nodes->start << PAGE_SHIFT;
  1476. max_entries = (nodes->size - pfn) *
  1477. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1478. } else {
  1479. addr = 0;
  1480. max_entries = S64_MAX;
  1481. }
  1482. if (pages_addr) {
  1483. uint64_t count;
  1484. max_entries = min(max_entries, 16ull * 1024ull);
  1485. for (count = 1; count < max_entries; ++count) {
  1486. uint64_t idx = pfn + count;
  1487. if (pages_addr[idx] !=
  1488. (pages_addr[idx - 1] + PAGE_SIZE))
  1489. break;
  1490. }
  1491. if (count < min_linear_pages) {
  1492. addr = pfn << PAGE_SHIFT;
  1493. dma_addr = pages_addr;
  1494. } else {
  1495. addr = pages_addr[pfn];
  1496. max_entries = count;
  1497. }
  1498. } else if (flags & AMDGPU_PTE_VALID) {
  1499. addr += adev->vm_manager.vram_base_offset;
  1500. addr += pfn << PAGE_SHIFT;
  1501. }
  1502. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1503. r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
  1504. start, last, flags, addr,
  1505. fence);
  1506. if (r)
  1507. return r;
  1508. pfn += last - start + 1;
  1509. if (nodes && nodes->size == pfn) {
  1510. pfn = 0;
  1511. ++nodes;
  1512. }
  1513. start = last + 1;
  1514. } while (unlikely(start != mapping->last + 1));
  1515. return 0;
  1516. }
  1517. /**
  1518. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1519. *
  1520. * @adev: amdgpu_device pointer
  1521. * @bo_va: requested BO and VM object
  1522. * @clear: if true clear the entries
  1523. *
  1524. * Fill in the page table entries for @bo_va.
  1525. * Returns 0 for success, -EINVAL for failure.
  1526. */
  1527. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1528. struct amdgpu_bo_va *bo_va,
  1529. bool clear)
  1530. {
  1531. struct amdgpu_bo *bo = bo_va->base.bo;
  1532. struct amdgpu_vm *vm = bo_va->base.vm;
  1533. struct amdgpu_bo_va_mapping *mapping;
  1534. dma_addr_t *pages_addr = NULL;
  1535. struct ttm_mem_reg *mem;
  1536. struct drm_mm_node *nodes;
  1537. struct dma_fence *exclusive, **last_update;
  1538. uint64_t flags;
  1539. int r;
  1540. if (clear || !bo_va->base.bo) {
  1541. mem = NULL;
  1542. nodes = NULL;
  1543. exclusive = NULL;
  1544. } else {
  1545. struct ttm_dma_tt *ttm;
  1546. mem = &bo_va->base.bo->tbo.mem;
  1547. nodes = mem->mm_node;
  1548. if (mem->mem_type == TTM_PL_TT) {
  1549. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1550. struct ttm_dma_tt, ttm);
  1551. pages_addr = ttm->dma_address;
  1552. }
  1553. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1554. }
  1555. if (bo)
  1556. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1557. else
  1558. flags = 0x0;
  1559. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1560. last_update = &vm->last_update;
  1561. else
  1562. last_update = &bo_va->last_pt_update;
  1563. if (!clear && bo_va->base.moved) {
  1564. bo_va->base.moved = false;
  1565. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1566. } else if (bo_va->cleared != clear) {
  1567. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1568. }
  1569. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1570. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1571. mapping, flags, nodes,
  1572. last_update);
  1573. if (r)
  1574. return r;
  1575. }
  1576. if (vm->use_cpu_for_update) {
  1577. /* Flush HDP */
  1578. mb();
  1579. amdgpu_gart_flush_gpu_tlb(adev, 0);
  1580. }
  1581. spin_lock(&vm->status_lock);
  1582. list_del_init(&bo_va->base.vm_status);
  1583. spin_unlock(&vm->status_lock);
  1584. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1585. bo_va->cleared = clear;
  1586. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1587. list_for_each_entry(mapping, &bo_va->valids, list)
  1588. trace_amdgpu_vm_bo_mapping(mapping);
  1589. }
  1590. return 0;
  1591. }
  1592. /**
  1593. * amdgpu_vm_update_prt_state - update the global PRT state
  1594. */
  1595. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1596. {
  1597. unsigned long flags;
  1598. bool enable;
  1599. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1600. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1601. adev->gart.gart_funcs->set_prt(adev, enable);
  1602. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1603. }
  1604. /**
  1605. * amdgpu_vm_prt_get - add a PRT user
  1606. */
  1607. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1608. {
  1609. if (!adev->gart.gart_funcs->set_prt)
  1610. return;
  1611. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1612. amdgpu_vm_update_prt_state(adev);
  1613. }
  1614. /**
  1615. * amdgpu_vm_prt_put - drop a PRT user
  1616. */
  1617. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1618. {
  1619. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1620. amdgpu_vm_update_prt_state(adev);
  1621. }
  1622. /**
  1623. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1624. */
  1625. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1626. {
  1627. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1628. amdgpu_vm_prt_put(cb->adev);
  1629. kfree(cb);
  1630. }
  1631. /**
  1632. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1633. */
  1634. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1635. struct dma_fence *fence)
  1636. {
  1637. struct amdgpu_prt_cb *cb;
  1638. if (!adev->gart.gart_funcs->set_prt)
  1639. return;
  1640. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1641. if (!cb) {
  1642. /* Last resort when we are OOM */
  1643. if (fence)
  1644. dma_fence_wait(fence, false);
  1645. amdgpu_vm_prt_put(adev);
  1646. } else {
  1647. cb->adev = adev;
  1648. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1649. amdgpu_vm_prt_cb))
  1650. amdgpu_vm_prt_cb(fence, &cb->cb);
  1651. }
  1652. }
  1653. /**
  1654. * amdgpu_vm_free_mapping - free a mapping
  1655. *
  1656. * @adev: amdgpu_device pointer
  1657. * @vm: requested vm
  1658. * @mapping: mapping to be freed
  1659. * @fence: fence of the unmap operation
  1660. *
  1661. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1662. */
  1663. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1664. struct amdgpu_vm *vm,
  1665. struct amdgpu_bo_va_mapping *mapping,
  1666. struct dma_fence *fence)
  1667. {
  1668. if (mapping->flags & AMDGPU_PTE_PRT)
  1669. amdgpu_vm_add_prt_cb(adev, fence);
  1670. kfree(mapping);
  1671. }
  1672. /**
  1673. * amdgpu_vm_prt_fini - finish all prt mappings
  1674. *
  1675. * @adev: amdgpu_device pointer
  1676. * @vm: requested vm
  1677. *
  1678. * Register a cleanup callback to disable PRT support after VM dies.
  1679. */
  1680. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1681. {
  1682. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1683. struct dma_fence *excl, **shared;
  1684. unsigned i, shared_count;
  1685. int r;
  1686. r = reservation_object_get_fences_rcu(resv, &excl,
  1687. &shared_count, &shared);
  1688. if (r) {
  1689. /* Not enough memory to grab the fence list, as last resort
  1690. * block for all the fences to complete.
  1691. */
  1692. reservation_object_wait_timeout_rcu(resv, true, false,
  1693. MAX_SCHEDULE_TIMEOUT);
  1694. return;
  1695. }
  1696. /* Add a callback for each fence in the reservation object */
  1697. amdgpu_vm_prt_get(adev);
  1698. amdgpu_vm_add_prt_cb(adev, excl);
  1699. for (i = 0; i < shared_count; ++i) {
  1700. amdgpu_vm_prt_get(adev);
  1701. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1702. }
  1703. kfree(shared);
  1704. }
  1705. /**
  1706. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1707. *
  1708. * @adev: amdgpu_device pointer
  1709. * @vm: requested vm
  1710. * @fence: optional resulting fence (unchanged if no work needed to be done
  1711. * or if an error occurred)
  1712. *
  1713. * Make sure all freed BOs are cleared in the PT.
  1714. * Returns 0 for success.
  1715. *
  1716. * PTs have to be reserved and mutex must be locked!
  1717. */
  1718. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1719. struct amdgpu_vm *vm,
  1720. struct dma_fence **fence)
  1721. {
  1722. struct amdgpu_bo_va_mapping *mapping;
  1723. struct dma_fence *f = NULL;
  1724. int r;
  1725. uint64_t init_pte_value = 0;
  1726. while (!list_empty(&vm->freed)) {
  1727. mapping = list_first_entry(&vm->freed,
  1728. struct amdgpu_bo_va_mapping, list);
  1729. list_del(&mapping->list);
  1730. if (vm->pte_support_ats)
  1731. init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
  1732. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1733. mapping->start, mapping->last,
  1734. init_pte_value, 0, &f);
  1735. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1736. if (r) {
  1737. dma_fence_put(f);
  1738. return r;
  1739. }
  1740. }
  1741. if (fence && f) {
  1742. dma_fence_put(*fence);
  1743. *fence = f;
  1744. } else {
  1745. dma_fence_put(f);
  1746. }
  1747. return 0;
  1748. }
  1749. /**
  1750. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1751. *
  1752. * @adev: amdgpu_device pointer
  1753. * @vm: requested vm
  1754. * @sync: sync object to add fences to
  1755. *
  1756. * Make sure all BOs which are moved are updated in the PTs.
  1757. * Returns 0 for success.
  1758. *
  1759. * PTs have to be reserved!
  1760. */
  1761. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1762. struct amdgpu_vm *vm)
  1763. {
  1764. bool clear;
  1765. int r = 0;
  1766. spin_lock(&vm->status_lock);
  1767. while (!list_empty(&vm->moved)) {
  1768. struct amdgpu_bo_va *bo_va;
  1769. bo_va = list_first_entry(&vm->moved,
  1770. struct amdgpu_bo_va, base.vm_status);
  1771. spin_unlock(&vm->status_lock);
  1772. /* Per VM BOs never need to bo cleared in the page tables */
  1773. clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;
  1774. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1775. if (r)
  1776. return r;
  1777. spin_lock(&vm->status_lock);
  1778. }
  1779. spin_unlock(&vm->status_lock);
  1780. return r;
  1781. }
  1782. /**
  1783. * amdgpu_vm_bo_add - add a bo to a specific vm
  1784. *
  1785. * @adev: amdgpu_device pointer
  1786. * @vm: requested vm
  1787. * @bo: amdgpu buffer object
  1788. *
  1789. * Add @bo into the requested vm.
  1790. * Add @bo to the list of bos associated with the vm
  1791. * Returns newly added bo_va or NULL for failure
  1792. *
  1793. * Object has to be reserved!
  1794. */
  1795. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1796. struct amdgpu_vm *vm,
  1797. struct amdgpu_bo *bo)
  1798. {
  1799. struct amdgpu_bo_va *bo_va;
  1800. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1801. if (bo_va == NULL) {
  1802. return NULL;
  1803. }
  1804. bo_va->base.vm = vm;
  1805. bo_va->base.bo = bo;
  1806. INIT_LIST_HEAD(&bo_va->base.bo_list);
  1807. INIT_LIST_HEAD(&bo_va->base.vm_status);
  1808. bo_va->ref_count = 1;
  1809. INIT_LIST_HEAD(&bo_va->valids);
  1810. INIT_LIST_HEAD(&bo_va->invalids);
  1811. if (bo)
  1812. list_add_tail(&bo_va->base.bo_list, &bo->va);
  1813. return bo_va;
  1814. }
  1815. /**
  1816. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1817. *
  1818. * @adev: amdgpu_device pointer
  1819. * @bo_va: bo_va to store the address
  1820. * @mapping: the mapping to insert
  1821. *
  1822. * Insert a new mapping into all structures.
  1823. */
  1824. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1825. struct amdgpu_bo_va *bo_va,
  1826. struct amdgpu_bo_va_mapping *mapping)
  1827. {
  1828. struct amdgpu_vm *vm = bo_va->base.vm;
  1829. struct amdgpu_bo *bo = bo_va->base.bo;
  1830. mapping->bo_va = bo_va;
  1831. list_add(&mapping->list, &bo_va->invalids);
  1832. amdgpu_vm_it_insert(mapping, &vm->va);
  1833. if (mapping->flags & AMDGPU_PTE_PRT)
  1834. amdgpu_vm_prt_get(adev);
  1835. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1836. spin_lock(&vm->status_lock);
  1837. if (list_empty(&bo_va->base.vm_status))
  1838. list_add(&bo_va->base.vm_status, &vm->moved);
  1839. spin_unlock(&vm->status_lock);
  1840. }
  1841. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1842. }
  1843. /**
  1844. * amdgpu_vm_bo_map - map bo inside a vm
  1845. *
  1846. * @adev: amdgpu_device pointer
  1847. * @bo_va: bo_va to store the address
  1848. * @saddr: where to map the BO
  1849. * @offset: requested offset in the BO
  1850. * @flags: attributes of pages (read/write/valid/etc.)
  1851. *
  1852. * Add a mapping of the BO at the specefied addr into the VM.
  1853. * Returns 0 for success, error for failure.
  1854. *
  1855. * Object has to be reserved and unreserved outside!
  1856. */
  1857. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1858. struct amdgpu_bo_va *bo_va,
  1859. uint64_t saddr, uint64_t offset,
  1860. uint64_t size, uint64_t flags)
  1861. {
  1862. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1863. struct amdgpu_bo *bo = bo_va->base.bo;
  1864. struct amdgpu_vm *vm = bo_va->base.vm;
  1865. uint64_t eaddr;
  1866. /* validate the parameters */
  1867. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1868. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1869. return -EINVAL;
  1870. /* make sure object fit at this offset */
  1871. eaddr = saddr + size - 1;
  1872. if (saddr >= eaddr ||
  1873. (bo && offset + size > amdgpu_bo_size(bo)))
  1874. return -EINVAL;
  1875. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1876. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1877. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1878. if (tmp) {
  1879. /* bo and tmp overlap, invalid addr */
  1880. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1881. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1882. tmp->start, tmp->last + 1);
  1883. return -EINVAL;
  1884. }
  1885. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1886. if (!mapping)
  1887. return -ENOMEM;
  1888. mapping->start = saddr;
  1889. mapping->last = eaddr;
  1890. mapping->offset = offset;
  1891. mapping->flags = flags;
  1892. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1893. return 0;
  1894. }
  1895. /**
  1896. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1897. *
  1898. * @adev: amdgpu_device pointer
  1899. * @bo_va: bo_va to store the address
  1900. * @saddr: where to map the BO
  1901. * @offset: requested offset in the BO
  1902. * @flags: attributes of pages (read/write/valid/etc.)
  1903. *
  1904. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1905. * mappings as we do so.
  1906. * Returns 0 for success, error for failure.
  1907. *
  1908. * Object has to be reserved and unreserved outside!
  1909. */
  1910. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1911. struct amdgpu_bo_va *bo_va,
  1912. uint64_t saddr, uint64_t offset,
  1913. uint64_t size, uint64_t flags)
  1914. {
  1915. struct amdgpu_bo_va_mapping *mapping;
  1916. struct amdgpu_bo *bo = bo_va->base.bo;
  1917. uint64_t eaddr;
  1918. int r;
  1919. /* validate the parameters */
  1920. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1921. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1922. return -EINVAL;
  1923. /* make sure object fit at this offset */
  1924. eaddr = saddr + size - 1;
  1925. if (saddr >= eaddr ||
  1926. (bo && offset + size > amdgpu_bo_size(bo)))
  1927. return -EINVAL;
  1928. /* Allocate all the needed memory */
  1929. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1930. if (!mapping)
  1931. return -ENOMEM;
  1932. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1933. if (r) {
  1934. kfree(mapping);
  1935. return r;
  1936. }
  1937. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1938. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1939. mapping->start = saddr;
  1940. mapping->last = eaddr;
  1941. mapping->offset = offset;
  1942. mapping->flags = flags;
  1943. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1944. return 0;
  1945. }
  1946. /**
  1947. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1948. *
  1949. * @adev: amdgpu_device pointer
  1950. * @bo_va: bo_va to remove the address from
  1951. * @saddr: where to the BO is mapped
  1952. *
  1953. * Remove a mapping of the BO at the specefied addr from the VM.
  1954. * Returns 0 for success, error for failure.
  1955. *
  1956. * Object has to be reserved and unreserved outside!
  1957. */
  1958. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1959. struct amdgpu_bo_va *bo_va,
  1960. uint64_t saddr)
  1961. {
  1962. struct amdgpu_bo_va_mapping *mapping;
  1963. struct amdgpu_vm *vm = bo_va->base.vm;
  1964. bool valid = true;
  1965. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1966. list_for_each_entry(mapping, &bo_va->valids, list) {
  1967. if (mapping->start == saddr)
  1968. break;
  1969. }
  1970. if (&mapping->list == &bo_va->valids) {
  1971. valid = false;
  1972. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1973. if (mapping->start == saddr)
  1974. break;
  1975. }
  1976. if (&mapping->list == &bo_va->invalids)
  1977. return -ENOENT;
  1978. }
  1979. list_del(&mapping->list);
  1980. amdgpu_vm_it_remove(mapping, &vm->va);
  1981. mapping->bo_va = NULL;
  1982. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1983. if (valid)
  1984. list_add(&mapping->list, &vm->freed);
  1985. else
  1986. amdgpu_vm_free_mapping(adev, vm, mapping,
  1987. bo_va->last_pt_update);
  1988. return 0;
  1989. }
  1990. /**
  1991. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1992. *
  1993. * @adev: amdgpu_device pointer
  1994. * @vm: VM structure to use
  1995. * @saddr: start of the range
  1996. * @size: size of the range
  1997. *
  1998. * Remove all mappings in a range, split them as appropriate.
  1999. * Returns 0 for success, error for failure.
  2000. */
  2001. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  2002. struct amdgpu_vm *vm,
  2003. uint64_t saddr, uint64_t size)
  2004. {
  2005. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  2006. LIST_HEAD(removed);
  2007. uint64_t eaddr;
  2008. eaddr = saddr + size - 1;
  2009. saddr /= AMDGPU_GPU_PAGE_SIZE;
  2010. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  2011. /* Allocate all the needed memory */
  2012. before = kzalloc(sizeof(*before), GFP_KERNEL);
  2013. if (!before)
  2014. return -ENOMEM;
  2015. INIT_LIST_HEAD(&before->list);
  2016. after = kzalloc(sizeof(*after), GFP_KERNEL);
  2017. if (!after) {
  2018. kfree(before);
  2019. return -ENOMEM;
  2020. }
  2021. INIT_LIST_HEAD(&after->list);
  2022. /* Now gather all removed mappings */
  2023. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  2024. while (tmp) {
  2025. /* Remember mapping split at the start */
  2026. if (tmp->start < saddr) {
  2027. before->start = tmp->start;
  2028. before->last = saddr - 1;
  2029. before->offset = tmp->offset;
  2030. before->flags = tmp->flags;
  2031. list_add(&before->list, &tmp->list);
  2032. }
  2033. /* Remember mapping split at the end */
  2034. if (tmp->last > eaddr) {
  2035. after->start = eaddr + 1;
  2036. after->last = tmp->last;
  2037. after->offset = tmp->offset;
  2038. after->offset += after->start - tmp->start;
  2039. after->flags = tmp->flags;
  2040. list_add(&after->list, &tmp->list);
  2041. }
  2042. list_del(&tmp->list);
  2043. list_add(&tmp->list, &removed);
  2044. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  2045. }
  2046. /* And free them up */
  2047. list_for_each_entry_safe(tmp, next, &removed, list) {
  2048. amdgpu_vm_it_remove(tmp, &vm->va);
  2049. list_del(&tmp->list);
  2050. if (tmp->start < saddr)
  2051. tmp->start = saddr;
  2052. if (tmp->last > eaddr)
  2053. tmp->last = eaddr;
  2054. tmp->bo_va = NULL;
  2055. list_add(&tmp->list, &vm->freed);
  2056. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  2057. }
  2058. /* Insert partial mapping before the range */
  2059. if (!list_empty(&before->list)) {
  2060. amdgpu_vm_it_insert(before, &vm->va);
  2061. if (before->flags & AMDGPU_PTE_PRT)
  2062. amdgpu_vm_prt_get(adev);
  2063. } else {
  2064. kfree(before);
  2065. }
  2066. /* Insert partial mapping after the range */
  2067. if (!list_empty(&after->list)) {
  2068. amdgpu_vm_it_insert(after, &vm->va);
  2069. if (after->flags & AMDGPU_PTE_PRT)
  2070. amdgpu_vm_prt_get(adev);
  2071. } else {
  2072. kfree(after);
  2073. }
  2074. return 0;
  2075. }
  2076. /**
  2077. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  2078. *
  2079. * @vm: the requested VM
  2080. *
  2081. * Find a mapping by it's address.
  2082. */
  2083. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  2084. uint64_t addr)
  2085. {
  2086. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  2087. }
  2088. /**
  2089. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  2090. *
  2091. * @adev: amdgpu_device pointer
  2092. * @bo_va: requested bo_va
  2093. *
  2094. * Remove @bo_va->bo from the requested vm.
  2095. *
  2096. * Object have to be reserved!
  2097. */
  2098. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2099. struct amdgpu_bo_va *bo_va)
  2100. {
  2101. struct amdgpu_bo_va_mapping *mapping, *next;
  2102. struct amdgpu_vm *vm = bo_va->base.vm;
  2103. list_del(&bo_va->base.bo_list);
  2104. spin_lock(&vm->status_lock);
  2105. list_del(&bo_va->base.vm_status);
  2106. spin_unlock(&vm->status_lock);
  2107. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  2108. list_del(&mapping->list);
  2109. amdgpu_vm_it_remove(mapping, &vm->va);
  2110. mapping->bo_va = NULL;
  2111. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  2112. list_add(&mapping->list, &vm->freed);
  2113. }
  2114. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  2115. list_del(&mapping->list);
  2116. amdgpu_vm_it_remove(mapping, &vm->va);
  2117. amdgpu_vm_free_mapping(adev, vm, mapping,
  2118. bo_va->last_pt_update);
  2119. }
  2120. dma_fence_put(bo_va->last_pt_update);
  2121. kfree(bo_va);
  2122. }
  2123. /**
  2124. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  2125. *
  2126. * @adev: amdgpu_device pointer
  2127. * @vm: requested vm
  2128. * @bo: amdgpu buffer object
  2129. *
  2130. * Mark @bo as invalid.
  2131. */
  2132. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2133. struct amdgpu_bo *bo, bool evicted)
  2134. {
  2135. struct amdgpu_vm_bo_base *bo_base;
  2136. list_for_each_entry(bo_base, &bo->va, bo_list) {
  2137. struct amdgpu_vm *vm = bo_base->vm;
  2138. bo_base->moved = true;
  2139. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  2140. spin_lock(&bo_base->vm->status_lock);
  2141. if (bo->tbo.type == ttm_bo_type_kernel)
  2142. list_move(&bo_base->vm_status, &vm->evicted);
  2143. else
  2144. list_move_tail(&bo_base->vm_status,
  2145. &vm->evicted);
  2146. spin_unlock(&bo_base->vm->status_lock);
  2147. continue;
  2148. }
  2149. if (bo->tbo.type == ttm_bo_type_kernel) {
  2150. spin_lock(&bo_base->vm->status_lock);
  2151. if (list_empty(&bo_base->vm_status))
  2152. list_add(&bo_base->vm_status, &vm->relocated);
  2153. spin_unlock(&bo_base->vm->status_lock);
  2154. continue;
  2155. }
  2156. spin_lock(&bo_base->vm->status_lock);
  2157. if (list_empty(&bo_base->vm_status))
  2158. list_add(&bo_base->vm_status, &vm->moved);
  2159. spin_unlock(&bo_base->vm->status_lock);
  2160. }
  2161. }
  2162. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  2163. {
  2164. /* Total bits covered by PD + PTs */
  2165. unsigned bits = ilog2(vm_size) + 18;
  2166. /* Make sure the PD is 4K in size up to 8GB address space.
  2167. Above that split equal between PD and PTs */
  2168. if (vm_size <= 8)
  2169. return (bits - 9);
  2170. else
  2171. return ((bits + 3) / 2);
  2172. }
  2173. /**
  2174. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  2175. *
  2176. * @adev: amdgpu_device pointer
  2177. * @vm_size: the default vm size if it's set auto
  2178. */
  2179. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  2180. uint32_t fragment_size_default, unsigned max_level,
  2181. unsigned max_bits)
  2182. {
  2183. uint64_t tmp;
  2184. /* adjust vm size first */
  2185. if (amdgpu_vm_size != -1) {
  2186. unsigned max_size = 1 << (max_bits - 30);
  2187. vm_size = amdgpu_vm_size;
  2188. if (vm_size > max_size) {
  2189. dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
  2190. amdgpu_vm_size, max_size);
  2191. vm_size = max_size;
  2192. }
  2193. }
  2194. adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
  2195. tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
  2196. if (amdgpu_vm_block_size != -1)
  2197. tmp >>= amdgpu_vm_block_size - 9;
  2198. tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
  2199. adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
  2200. /* block size depends on vm size and hw setup*/
  2201. if (amdgpu_vm_block_size != -1)
  2202. adev->vm_manager.block_size =
  2203. min((unsigned)amdgpu_vm_block_size, max_bits
  2204. - AMDGPU_GPU_PAGE_SHIFT
  2205. - 9 * adev->vm_manager.num_level);
  2206. else if (adev->vm_manager.num_level > 1)
  2207. adev->vm_manager.block_size = 9;
  2208. else
  2209. adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
  2210. if (amdgpu_vm_fragment_size == -1)
  2211. adev->vm_manager.fragment_size = fragment_size_default;
  2212. else
  2213. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  2214. DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
  2215. vm_size, adev->vm_manager.num_level + 1,
  2216. adev->vm_manager.block_size,
  2217. adev->vm_manager.fragment_size);
  2218. }
  2219. /**
  2220. * amdgpu_vm_init - initialize a vm instance
  2221. *
  2222. * @adev: amdgpu_device pointer
  2223. * @vm: requested vm
  2224. * @vm_context: Indicates if it GFX or Compute context
  2225. *
  2226. * Init @vm fields.
  2227. */
  2228. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  2229. int vm_context, unsigned int pasid)
  2230. {
  2231. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  2232. AMDGPU_VM_PTE_COUNT(adev) * 8);
  2233. unsigned ring_instance;
  2234. struct amdgpu_ring *ring;
  2235. struct drm_sched_rq *rq;
  2236. int r, i;
  2237. u64 flags;
  2238. uint64_t init_pde_value = 0;
  2239. vm->va = RB_ROOT_CACHED;
  2240. vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
  2241. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2242. vm->reserved_vmid[i] = NULL;
  2243. spin_lock_init(&vm->status_lock);
  2244. INIT_LIST_HEAD(&vm->evicted);
  2245. INIT_LIST_HEAD(&vm->relocated);
  2246. INIT_LIST_HEAD(&vm->moved);
  2247. INIT_LIST_HEAD(&vm->freed);
  2248. /* create scheduler entity for page table updates */
  2249. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  2250. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  2251. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  2252. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  2253. r = drm_sched_entity_init(&ring->sched, &vm->entity,
  2254. rq, amdgpu_sched_jobs, NULL);
  2255. if (r)
  2256. return r;
  2257. vm->pte_support_ats = false;
  2258. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  2259. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2260. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2261. if (adev->asic_type == CHIP_RAVEN) {
  2262. vm->pte_support_ats = true;
  2263. init_pde_value = AMDGPU_PTE_DEFAULT_ATC
  2264. | AMDGPU_PDE_PTE;
  2265. }
  2266. } else
  2267. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2268. AMDGPU_VM_USE_CPU_FOR_GFX);
  2269. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2270. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2271. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2272. "CPU update of VM recommended only for large BAR system\n");
  2273. vm->last_update = NULL;
  2274. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  2275. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  2276. if (vm->use_cpu_for_update)
  2277. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  2278. else
  2279. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  2280. AMDGPU_GEM_CREATE_SHADOW);
  2281. r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
  2282. AMDGPU_GEM_DOMAIN_VRAM,
  2283. flags,
  2284. NULL, NULL, init_pde_value, &vm->root.base.bo);
  2285. if (r)
  2286. goto error_free_sched_entity;
  2287. vm->root.base.vm = vm;
  2288. list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
  2289. INIT_LIST_HEAD(&vm->root.base.vm_status);
  2290. if (vm->use_cpu_for_update) {
  2291. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  2292. if (r)
  2293. goto error_free_root;
  2294. r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
  2295. amdgpu_bo_unreserve(vm->root.base.bo);
  2296. if (r)
  2297. goto error_free_root;
  2298. }
  2299. if (pasid) {
  2300. unsigned long flags;
  2301. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2302. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2303. GFP_ATOMIC);
  2304. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2305. if (r < 0)
  2306. goto error_free_root;
  2307. vm->pasid = pasid;
  2308. }
  2309. INIT_KFIFO(vm->faults);
  2310. vm->fault_credit = 16;
  2311. return 0;
  2312. error_free_root:
  2313. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2314. amdgpu_bo_unref(&vm->root.base.bo);
  2315. vm->root.base.bo = NULL;
  2316. error_free_sched_entity:
  2317. drm_sched_entity_fini(&ring->sched, &vm->entity);
  2318. return r;
  2319. }
  2320. /**
  2321. * amdgpu_vm_free_levels - free PD/PT levels
  2322. *
  2323. * @adev: amdgpu device structure
  2324. * @parent: PD/PT starting level to free
  2325. * @level: level of parent structure
  2326. *
  2327. * Free the page directory or page table level and all sub levels.
  2328. */
  2329. static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
  2330. struct amdgpu_vm_pt *parent,
  2331. unsigned level)
  2332. {
  2333. unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
  2334. if (parent->base.bo) {
  2335. list_del(&parent->base.bo_list);
  2336. list_del(&parent->base.vm_status);
  2337. amdgpu_bo_unref(&parent->base.bo->shadow);
  2338. amdgpu_bo_unref(&parent->base.bo);
  2339. }
  2340. if (parent->entries)
  2341. for (i = 0; i < num_entries; i++)
  2342. amdgpu_vm_free_levels(adev, &parent->entries[i],
  2343. level + 1);
  2344. kvfree(parent->entries);
  2345. }
  2346. /**
  2347. * amdgpu_vm_fini - tear down a vm instance
  2348. *
  2349. * @adev: amdgpu_device pointer
  2350. * @vm: requested vm
  2351. *
  2352. * Tear down @vm.
  2353. * Unbind the VM and remove all bos from the vm bo list
  2354. */
  2355. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2356. {
  2357. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2358. bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
  2359. struct amdgpu_bo *root;
  2360. u64 fault;
  2361. int i, r;
  2362. /* Clear pending page faults from IH when the VM is destroyed */
  2363. while (kfifo_get(&vm->faults, &fault))
  2364. amdgpu_ih_clear_fault(adev, fault);
  2365. if (vm->pasid) {
  2366. unsigned long flags;
  2367. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2368. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2369. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2370. }
  2371. drm_sched_entity_fini(vm->entity.sched, &vm->entity);
  2372. if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
  2373. dev_err(adev->dev, "still active bo inside vm\n");
  2374. }
  2375. rbtree_postorder_for_each_entry_safe(mapping, tmp,
  2376. &vm->va.rb_root, rb) {
  2377. list_del(&mapping->list);
  2378. amdgpu_vm_it_remove(mapping, &vm->va);
  2379. kfree(mapping);
  2380. }
  2381. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2382. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2383. amdgpu_vm_prt_fini(adev, vm);
  2384. prt_fini_needed = false;
  2385. }
  2386. list_del(&mapping->list);
  2387. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2388. }
  2389. root = amdgpu_bo_ref(vm->root.base.bo);
  2390. r = amdgpu_bo_reserve(root, true);
  2391. if (r) {
  2392. dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
  2393. } else {
  2394. amdgpu_vm_free_levels(adev, &vm->root, 0);
  2395. amdgpu_bo_unreserve(root);
  2396. }
  2397. amdgpu_bo_unref(&root);
  2398. dma_fence_put(vm->last_update);
  2399. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2400. amdgpu_vm_free_reserved_vmid(adev, vm, i);
  2401. }
  2402. /**
  2403. * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
  2404. *
  2405. * @adev: amdgpu_device pointer
  2406. * @pasid: PASID do identify the VM
  2407. *
  2408. * This function is expected to be called in interrupt context. Returns
  2409. * true if there was fault credit, false otherwise
  2410. */
  2411. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  2412. unsigned int pasid)
  2413. {
  2414. struct amdgpu_vm *vm;
  2415. spin_lock(&adev->vm_manager.pasid_lock);
  2416. vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
  2417. spin_unlock(&adev->vm_manager.pasid_lock);
  2418. if (!vm)
  2419. /* VM not found, can't track fault credit */
  2420. return true;
  2421. /* No lock needed. only accessed by IRQ handler */
  2422. if (!vm->fault_credit)
  2423. /* Too many faults in this VM */
  2424. return false;
  2425. vm->fault_credit--;
  2426. return true;
  2427. }
  2428. /**
  2429. * amdgpu_vm_manager_init - init the VM manager
  2430. *
  2431. * @adev: amdgpu_device pointer
  2432. *
  2433. * Initialize the VM manager structures
  2434. */
  2435. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2436. {
  2437. unsigned i, j;
  2438. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2439. struct amdgpu_vm_id_manager *id_mgr =
  2440. &adev->vm_manager.id_mgr[i];
  2441. mutex_init(&id_mgr->lock);
  2442. INIT_LIST_HEAD(&id_mgr->ids_lru);
  2443. atomic_set(&id_mgr->reserved_vmid_num, 0);
  2444. /* skip over VMID 0, since it is the system VM */
  2445. for (j = 1; j < id_mgr->num_ids; ++j) {
  2446. amdgpu_vm_reset_id(adev, i, j);
  2447. amdgpu_sync_create(&id_mgr->ids[i].active);
  2448. list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
  2449. }
  2450. }
  2451. adev->vm_manager.fence_context =
  2452. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2453. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2454. adev->vm_manager.seqno[i] = 0;
  2455. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2456. atomic64_set(&adev->vm_manager.client_counter, 0);
  2457. spin_lock_init(&adev->vm_manager.prt_lock);
  2458. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2459. /* If not overridden by the user, by default, only in large BAR systems
  2460. * Compute VM tables will be updated by CPU
  2461. */
  2462. #ifdef CONFIG_X86_64
  2463. if (amdgpu_vm_update_mode == -1) {
  2464. if (amdgpu_vm_is_large_bar(adev))
  2465. adev->vm_manager.vm_update_mode =
  2466. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2467. else
  2468. adev->vm_manager.vm_update_mode = 0;
  2469. } else
  2470. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2471. #else
  2472. adev->vm_manager.vm_update_mode = 0;
  2473. #endif
  2474. idr_init(&adev->vm_manager.pasid_idr);
  2475. spin_lock_init(&adev->vm_manager.pasid_lock);
  2476. }
  2477. /**
  2478. * amdgpu_vm_manager_fini - cleanup VM manager
  2479. *
  2480. * @adev: amdgpu_device pointer
  2481. *
  2482. * Cleanup the VM manager and free resources.
  2483. */
  2484. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2485. {
  2486. unsigned i, j;
  2487. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2488. idr_destroy(&adev->vm_manager.pasid_idr);
  2489. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2490. struct amdgpu_vm_id_manager *id_mgr =
  2491. &adev->vm_manager.id_mgr[i];
  2492. mutex_destroy(&id_mgr->lock);
  2493. for (j = 0; j < AMDGPU_NUM_VM; ++j) {
  2494. struct amdgpu_vm_id *id = &id_mgr->ids[j];
  2495. amdgpu_sync_free(&id->active);
  2496. dma_fence_put(id->flushed_updates);
  2497. dma_fence_put(id->last_flush);
  2498. }
  2499. }
  2500. }
  2501. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2502. {
  2503. union drm_amdgpu_vm *args = data;
  2504. struct amdgpu_device *adev = dev->dev_private;
  2505. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2506. int r;
  2507. switch (args->in.op) {
  2508. case AMDGPU_VM_OP_RESERVE_VMID:
  2509. /* current, we only have requirement to reserve vmid from gfxhub */
  2510. r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
  2511. AMDGPU_GFXHUB);
  2512. if (r)
  2513. return r;
  2514. break;
  2515. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2516. amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2517. break;
  2518. default:
  2519. return -EINVAL;
  2520. }
  2521. return 0;
  2522. }