amdgpu_drv.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include "drm_crtc_helper.h"
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  48. * at the end of IBs.
  49. * - 3.3.0 - Add VM support for UVD on supported hardware.
  50. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  51. * - 3.5.0 - Add support for new UVD_NO_OP register.
  52. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  53. * - 3.7.0 - Add support for VCE clock list packet
  54. * - 3.8.0 - Add support raster config init in the kernel
  55. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  56. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  57. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  58. * - 3.12.0 - Add query for double offchip LDS buffers
  59. * - 3.13.0 - Add PRT support
  60. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  61. * - 3.15.0 - Export more gpu info for gfx9
  62. * - 3.16.0 - Add reserved vmid support
  63. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  64. */
  65. #define KMS_DRIVER_MAJOR 3
  66. #define KMS_DRIVER_MINOR 17
  67. #define KMS_DRIVER_PATCHLEVEL 0
  68. int amdgpu_vram_limit = 0;
  69. int amdgpu_gart_size = -1; /* auto */
  70. int amdgpu_moverate = -1; /* auto */
  71. int amdgpu_benchmarking = 0;
  72. int amdgpu_testing = 0;
  73. int amdgpu_audio = -1;
  74. int amdgpu_disp_priority = 0;
  75. int amdgpu_hw_i2c = 0;
  76. int amdgpu_pcie_gen2 = -1;
  77. int amdgpu_msi = -1;
  78. int amdgpu_lockup_timeout = 0;
  79. int amdgpu_dpm = -1;
  80. int amdgpu_fw_load_type = -1;
  81. int amdgpu_aspm = -1;
  82. int amdgpu_runtime_pm = -1;
  83. unsigned amdgpu_ip_block_mask = 0xffffffff;
  84. int amdgpu_bapm = -1;
  85. int amdgpu_deep_color = 0;
  86. int amdgpu_vm_size = -1;
  87. int amdgpu_vm_block_size = -1;
  88. int amdgpu_vm_fault_stop = 0;
  89. int amdgpu_vm_debug = 0;
  90. int amdgpu_vram_page_split = 512;
  91. int amdgpu_exp_hw_support = 0;
  92. int amdgpu_sched_jobs = 32;
  93. int amdgpu_sched_hw_submission = 2;
  94. int amdgpu_no_evict = 0;
  95. int amdgpu_direct_gma_size = 0;
  96. unsigned amdgpu_pcie_gen_cap = 0;
  97. unsigned amdgpu_pcie_lane_cap = 0;
  98. unsigned amdgpu_cg_mask = 0xffffffff;
  99. unsigned amdgpu_pg_mask = 0xffffffff;
  100. char *amdgpu_disable_cu = NULL;
  101. char *amdgpu_virtual_display = NULL;
  102. unsigned amdgpu_pp_feature_mask = 0xffffffff;
  103. int amdgpu_ngg = 0;
  104. int amdgpu_prim_buf_per_se = 0;
  105. int amdgpu_pos_buf_per_se = 0;
  106. int amdgpu_cntl_sb_buf_per_se = 0;
  107. int amdgpu_param_buf_per_se = 0;
  108. int amdgpu_job_hang_limit = 0;
  109. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  110. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  111. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  112. module_param_named(gartsize, amdgpu_gart_size, int, 0600);
  113. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  114. module_param_named(moverate, amdgpu_moverate, int, 0600);
  115. MODULE_PARM_DESC(benchmark, "Run benchmark");
  116. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  117. MODULE_PARM_DESC(test, "Run tests");
  118. module_param_named(test, amdgpu_testing, int, 0444);
  119. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  120. module_param_named(audio, amdgpu_audio, int, 0444);
  121. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  122. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  123. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  124. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  125. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  126. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  127. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  128. module_param_named(msi, amdgpu_msi, int, 0444);
  129. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
  130. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  131. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  132. module_param_named(dpm, amdgpu_dpm, int, 0444);
  133. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  134. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  135. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  136. module_param_named(aspm, amdgpu_aspm, int, 0444);
  137. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  138. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  139. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  140. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  141. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  142. module_param_named(bapm, amdgpu_bapm, int, 0444);
  143. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  144. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  145. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  146. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  147. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  148. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  149. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  150. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  151. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  152. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  153. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)");
  154. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  155. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  156. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  157. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  158. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  159. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  160. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  161. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  162. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444);
  163. MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
  164. module_param_named(no_evict, amdgpu_no_evict, int, 0444);
  165. MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
  166. module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
  167. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  168. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  169. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  170. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  171. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  172. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  173. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  174. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  175. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  176. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  177. MODULE_PARM_DESC(virtual_display,
  178. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  179. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  180. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  181. module_param_named(ngg, amdgpu_ngg, int, 0444);
  182. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  183. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  184. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  185. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  186. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  187. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  188. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  189. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  190. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  191. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  192. static const struct pci_device_id pciidlist[] = {
  193. #ifdef CONFIG_DRM_AMDGPU_SI
  194. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  195. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  196. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  197. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  198. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  199. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  200. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  201. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  202. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  203. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  204. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  205. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  206. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  207. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  208. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  209. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  210. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  211. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  212. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  213. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  214. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  215. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  216. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  217. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  218. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  219. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  220. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  221. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  222. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  223. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  224. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  225. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  226. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  227. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  228. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  229. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  230. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  231. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  232. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  233. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  234. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  235. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  236. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  237. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  238. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  239. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  240. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  241. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  242. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  243. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  244. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  245. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  246. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  247. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  248. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  249. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  250. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  251. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  252. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  253. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  254. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  255. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  256. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  257. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  258. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  259. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  260. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  261. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  262. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  263. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  264. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  265. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  266. #endif
  267. #ifdef CONFIG_DRM_AMDGPU_CIK
  268. /* Kaveri */
  269. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  270. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  271. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  272. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  273. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  274. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  275. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  276. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  277. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  278. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  279. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  280. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  281. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  282. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  283. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  284. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  285. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  286. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  287. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  288. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  289. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  290. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  291. /* Bonaire */
  292. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  293. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  294. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  295. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  296. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  297. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  298. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  299. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  300. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  301. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  302. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  303. /* Hawaii */
  304. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  305. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  306. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  307. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  308. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  309. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  310. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  311. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  312. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  313. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  314. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  315. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  316. /* Kabini */
  317. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  318. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  319. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  320. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  321. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  322. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  323. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  324. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  325. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  326. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  327. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  328. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  329. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  330. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  331. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  332. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  333. /* mullins */
  334. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  335. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  336. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  337. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  338. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  339. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  340. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  341. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  342. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  343. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  344. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  345. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  346. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  347. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  348. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  349. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  350. #endif
  351. /* topaz */
  352. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  353. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  354. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  355. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  356. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  357. /* tonga */
  358. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  359. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  360. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  361. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  362. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  363. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  364. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  365. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  366. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  367. /* fiji */
  368. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  369. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  370. /* carrizo */
  371. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  372. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  373. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  374. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  375. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  376. /* stoney */
  377. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  378. /* Polaris11 */
  379. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  380. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  381. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  382. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  383. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  384. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  385. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  386. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  387. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  388. /* Polaris10 */
  389. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  390. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  391. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  392. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  393. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  394. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  395. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  396. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  397. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  398. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  399. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  400. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  401. /* Polaris12 */
  402. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  403. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  404. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  405. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  406. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  407. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  408. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  409. /* Vega 10 */
  410. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  411. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  412. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  413. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  414. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  415. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  416. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  417. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  418. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
  419. /* Raven */
  420. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU|AMD_EXP_HW_SUPPORT},
  421. {0, 0, 0}
  422. };
  423. MODULE_DEVICE_TABLE(pci, pciidlist);
  424. static struct drm_driver kms_driver;
  425. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  426. {
  427. struct apertures_struct *ap;
  428. bool primary = false;
  429. ap = alloc_apertures(1);
  430. if (!ap)
  431. return -ENOMEM;
  432. ap->ranges[0].base = pci_resource_start(pdev, 0);
  433. ap->ranges[0].size = pci_resource_len(pdev, 0);
  434. #ifdef CONFIG_X86
  435. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  436. #endif
  437. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  438. kfree(ap);
  439. return 0;
  440. }
  441. static int amdgpu_pci_probe(struct pci_dev *pdev,
  442. const struct pci_device_id *ent)
  443. {
  444. unsigned long flags = ent->driver_data;
  445. int ret;
  446. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  447. DRM_INFO("This hardware requires experimental hardware support.\n"
  448. "See modparam exp_hw_support\n");
  449. return -ENODEV;
  450. }
  451. /*
  452. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  453. * defer radeon probing
  454. */
  455. ret = amdgpu_amdkfd_init();
  456. if (ret == -EPROBE_DEFER)
  457. return ret;
  458. /* Get rid of things like offb */
  459. ret = amdgpu_kick_out_firmware_fb(pdev);
  460. if (ret)
  461. return ret;
  462. return drm_get_pci_dev(pdev, ent, &kms_driver);
  463. }
  464. static void
  465. amdgpu_pci_remove(struct pci_dev *pdev)
  466. {
  467. struct drm_device *dev = pci_get_drvdata(pdev);
  468. drm_put_dev(dev);
  469. }
  470. static void
  471. amdgpu_pci_shutdown(struct pci_dev *pdev)
  472. {
  473. struct drm_device *dev = pci_get_drvdata(pdev);
  474. struct amdgpu_device *adev = dev->dev_private;
  475. /* if we are running in a VM, make sure the device
  476. * torn down properly on reboot/shutdown.
  477. * unfortunately we can't detect certain
  478. * hypervisors so just do this all the time.
  479. */
  480. amdgpu_suspend(adev);
  481. }
  482. static int amdgpu_pmops_suspend(struct device *dev)
  483. {
  484. struct pci_dev *pdev = to_pci_dev(dev);
  485. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  486. return amdgpu_device_suspend(drm_dev, true, true);
  487. }
  488. static int amdgpu_pmops_resume(struct device *dev)
  489. {
  490. struct pci_dev *pdev = to_pci_dev(dev);
  491. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  492. /* GPU comes up enabled by the bios on resume */
  493. if (amdgpu_device_is_px(drm_dev)) {
  494. pm_runtime_disable(dev);
  495. pm_runtime_set_active(dev);
  496. pm_runtime_enable(dev);
  497. }
  498. return amdgpu_device_resume(drm_dev, true, true);
  499. }
  500. static int amdgpu_pmops_freeze(struct device *dev)
  501. {
  502. struct pci_dev *pdev = to_pci_dev(dev);
  503. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  504. return amdgpu_device_suspend(drm_dev, false, true);
  505. }
  506. static int amdgpu_pmops_thaw(struct device *dev)
  507. {
  508. struct pci_dev *pdev = to_pci_dev(dev);
  509. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  510. return amdgpu_device_resume(drm_dev, false, true);
  511. }
  512. static int amdgpu_pmops_poweroff(struct device *dev)
  513. {
  514. struct pci_dev *pdev = to_pci_dev(dev);
  515. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  516. return amdgpu_device_suspend(drm_dev, true, true);
  517. }
  518. static int amdgpu_pmops_restore(struct device *dev)
  519. {
  520. struct pci_dev *pdev = to_pci_dev(dev);
  521. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  522. return amdgpu_device_resume(drm_dev, false, true);
  523. }
  524. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  525. {
  526. struct pci_dev *pdev = to_pci_dev(dev);
  527. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  528. int ret;
  529. if (!amdgpu_device_is_px(drm_dev)) {
  530. pm_runtime_forbid(dev);
  531. return -EBUSY;
  532. }
  533. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  534. drm_kms_helper_poll_disable(drm_dev);
  535. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  536. ret = amdgpu_device_suspend(drm_dev, false, false);
  537. pci_save_state(pdev);
  538. pci_disable_device(pdev);
  539. pci_ignore_hotplug(pdev);
  540. if (amdgpu_is_atpx_hybrid())
  541. pci_set_power_state(pdev, PCI_D3cold);
  542. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  543. pci_set_power_state(pdev, PCI_D3hot);
  544. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  545. return 0;
  546. }
  547. static int amdgpu_pmops_runtime_resume(struct device *dev)
  548. {
  549. struct pci_dev *pdev = to_pci_dev(dev);
  550. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  551. int ret;
  552. if (!amdgpu_device_is_px(drm_dev))
  553. return -EINVAL;
  554. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  555. if (amdgpu_is_atpx_hybrid() ||
  556. !amdgpu_has_atpx_dgpu_power_cntl())
  557. pci_set_power_state(pdev, PCI_D0);
  558. pci_restore_state(pdev);
  559. ret = pci_enable_device(pdev);
  560. if (ret)
  561. return ret;
  562. pci_set_master(pdev);
  563. ret = amdgpu_device_resume(drm_dev, false, false);
  564. drm_kms_helper_poll_enable(drm_dev);
  565. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  566. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  567. return 0;
  568. }
  569. static int amdgpu_pmops_runtime_idle(struct device *dev)
  570. {
  571. struct pci_dev *pdev = to_pci_dev(dev);
  572. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  573. struct drm_crtc *crtc;
  574. if (!amdgpu_device_is_px(drm_dev)) {
  575. pm_runtime_forbid(dev);
  576. return -EBUSY;
  577. }
  578. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  579. if (crtc->enabled) {
  580. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  581. return -EBUSY;
  582. }
  583. }
  584. pm_runtime_mark_last_busy(dev);
  585. pm_runtime_autosuspend(dev);
  586. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  587. return 1;
  588. }
  589. long amdgpu_drm_ioctl(struct file *filp,
  590. unsigned int cmd, unsigned long arg)
  591. {
  592. struct drm_file *file_priv = filp->private_data;
  593. struct drm_device *dev;
  594. long ret;
  595. dev = file_priv->minor->dev;
  596. ret = pm_runtime_get_sync(dev->dev);
  597. if (ret < 0)
  598. return ret;
  599. ret = drm_ioctl(filp, cmd, arg);
  600. pm_runtime_mark_last_busy(dev->dev);
  601. pm_runtime_put_autosuspend(dev->dev);
  602. return ret;
  603. }
  604. static const struct dev_pm_ops amdgpu_pm_ops = {
  605. .suspend = amdgpu_pmops_suspend,
  606. .resume = amdgpu_pmops_resume,
  607. .freeze = amdgpu_pmops_freeze,
  608. .thaw = amdgpu_pmops_thaw,
  609. .poweroff = amdgpu_pmops_poweroff,
  610. .restore = amdgpu_pmops_restore,
  611. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  612. .runtime_resume = amdgpu_pmops_runtime_resume,
  613. .runtime_idle = amdgpu_pmops_runtime_idle,
  614. };
  615. static const struct file_operations amdgpu_driver_kms_fops = {
  616. .owner = THIS_MODULE,
  617. .open = drm_open,
  618. .release = drm_release,
  619. .unlocked_ioctl = amdgpu_drm_ioctl,
  620. .mmap = amdgpu_mmap,
  621. .poll = drm_poll,
  622. .read = drm_read,
  623. #ifdef CONFIG_COMPAT
  624. .compat_ioctl = amdgpu_kms_compat_ioctl,
  625. #endif
  626. };
  627. static bool
  628. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  629. bool in_vblank_irq, int *vpos, int *hpos,
  630. ktime_t *stime, ktime_t *etime,
  631. const struct drm_display_mode *mode)
  632. {
  633. return amdgpu_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  634. stime, etime, mode);
  635. }
  636. static struct drm_driver kms_driver = {
  637. .driver_features =
  638. DRIVER_USE_AGP |
  639. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  640. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
  641. .load = amdgpu_driver_load_kms,
  642. .open = amdgpu_driver_open_kms,
  643. .postclose = amdgpu_driver_postclose_kms,
  644. .lastclose = amdgpu_driver_lastclose_kms,
  645. .set_busid = drm_pci_set_busid,
  646. .unload = amdgpu_driver_unload_kms,
  647. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  648. .enable_vblank = amdgpu_enable_vblank_kms,
  649. .disable_vblank = amdgpu_disable_vblank_kms,
  650. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  651. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  652. #if defined(CONFIG_DEBUG_FS)
  653. .debugfs_init = amdgpu_debugfs_init,
  654. #endif
  655. .irq_preinstall = amdgpu_irq_preinstall,
  656. .irq_postinstall = amdgpu_irq_postinstall,
  657. .irq_uninstall = amdgpu_irq_uninstall,
  658. .irq_handler = amdgpu_irq_handler,
  659. .ioctls = amdgpu_ioctls_kms,
  660. .gem_free_object_unlocked = amdgpu_gem_object_free,
  661. .gem_open_object = amdgpu_gem_object_open,
  662. .gem_close_object = amdgpu_gem_object_close,
  663. .dumb_create = amdgpu_mode_dumb_create,
  664. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  665. .dumb_destroy = drm_gem_dumb_destroy,
  666. .fops = &amdgpu_driver_kms_fops,
  667. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  668. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  669. .gem_prime_export = amdgpu_gem_prime_export,
  670. .gem_prime_import = drm_gem_prime_import,
  671. .gem_prime_pin = amdgpu_gem_prime_pin,
  672. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  673. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  674. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  675. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  676. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  677. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  678. .name = DRIVER_NAME,
  679. .desc = DRIVER_DESC,
  680. .date = DRIVER_DATE,
  681. .major = KMS_DRIVER_MAJOR,
  682. .minor = KMS_DRIVER_MINOR,
  683. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  684. };
  685. static struct drm_driver *driver;
  686. static struct pci_driver *pdriver;
  687. static struct pci_driver amdgpu_kms_pci_driver = {
  688. .name = DRIVER_NAME,
  689. .id_table = pciidlist,
  690. .probe = amdgpu_pci_probe,
  691. .remove = amdgpu_pci_remove,
  692. .shutdown = amdgpu_pci_shutdown,
  693. .driver.pm = &amdgpu_pm_ops,
  694. };
  695. static int __init amdgpu_init(void)
  696. {
  697. int r;
  698. r = amdgpu_sync_init();
  699. if (r)
  700. goto error_sync;
  701. r = amdgpu_fence_slab_init();
  702. if (r)
  703. goto error_fence;
  704. r = amd_sched_fence_slab_init();
  705. if (r)
  706. goto error_sched;
  707. if (vgacon_text_force()) {
  708. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  709. return -EINVAL;
  710. }
  711. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  712. driver = &kms_driver;
  713. pdriver = &amdgpu_kms_pci_driver;
  714. driver->num_ioctls = amdgpu_max_kms_ioctl;
  715. amdgpu_register_atpx_handler();
  716. /* let modprobe override vga console setting */
  717. return drm_pci_init(driver, pdriver);
  718. error_sched:
  719. amdgpu_fence_slab_fini();
  720. error_fence:
  721. amdgpu_sync_fini();
  722. error_sync:
  723. return r;
  724. }
  725. static void __exit amdgpu_exit(void)
  726. {
  727. amdgpu_amdkfd_fini();
  728. drm_pci_exit(driver, pdriver);
  729. amdgpu_unregister_atpx_handler();
  730. amdgpu_sync_fini();
  731. amd_sched_fence_slab_fini();
  732. amdgpu_fence_slab_fini();
  733. }
  734. module_init(amdgpu_init);
  735. module_exit(amdgpu_exit);
  736. MODULE_AUTHOR(DRIVER_AUTHOR);
  737. MODULE_DESCRIPTION(DRIVER_DESC);
  738. MODULE_LICENSE("GPL and additional rights");