intel_ringbuffer.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. static void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. struct intel_engine_cs *ring = req->ring;
  87. u32 cmd;
  88. int ret;
  89. cmd = MI_FLUSH;
  90. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  91. cmd |= MI_NO_WRITE_FLUSH;
  92. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  93. cmd |= MI_READ_FLUSH;
  94. ret = intel_ring_begin(req, 2);
  95. if (ret)
  96. return ret;
  97. intel_ring_emit(ring, cmd);
  98. intel_ring_emit(ring, MI_NOOP);
  99. intel_ring_advance(ring);
  100. return 0;
  101. }
  102. static int
  103. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  104. u32 invalidate_domains,
  105. u32 flush_domains)
  106. {
  107. struct intel_engine_cs *ring = req->ring;
  108. struct drm_device *dev = ring->dev;
  109. u32 cmd;
  110. int ret;
  111. /*
  112. * read/write caches:
  113. *
  114. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  115. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  116. * also flushed at 2d versus 3d pipeline switches.
  117. *
  118. * read-only caches:
  119. *
  120. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  121. * MI_READ_FLUSH is set, and is always flushed on 965.
  122. *
  123. * I915_GEM_DOMAIN_COMMAND may not exist?
  124. *
  125. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  126. * invalidated when MI_EXE_FLUSH is set.
  127. *
  128. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  129. * invalidated with every MI_FLUSH.
  130. *
  131. * TLBs:
  132. *
  133. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  134. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  135. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  136. * are flushed at any MI_FLUSH.
  137. */
  138. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  139. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  140. cmd &= ~MI_NO_WRITE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  142. cmd |= MI_EXE_FLUSH;
  143. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  144. (IS_G4X(dev) || IS_GEN5(dev)))
  145. cmd |= MI_INVALIDATE_ISP;
  146. ret = intel_ring_begin(req, 2);
  147. if (ret)
  148. return ret;
  149. intel_ring_emit(ring, cmd);
  150. intel_ring_emit(ring, MI_NOOP);
  151. intel_ring_advance(ring);
  152. return 0;
  153. }
  154. /**
  155. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  156. * implementing two workarounds on gen6. From section 1.4.7.1
  157. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  158. *
  159. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  160. * produced by non-pipelined state commands), software needs to first
  161. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  162. * 0.
  163. *
  164. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  165. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  166. *
  167. * And the workaround for these two requires this workaround first:
  168. *
  169. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  170. * BEFORE the pipe-control with a post-sync op and no write-cache
  171. * flushes.
  172. *
  173. * And this last workaround is tricky because of the requirements on
  174. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  175. * volume 2 part 1:
  176. *
  177. * "1 of the following must also be set:
  178. * - Render Target Cache Flush Enable ([12] of DW1)
  179. * - Depth Cache Flush Enable ([0] of DW1)
  180. * - Stall at Pixel Scoreboard ([1] of DW1)
  181. * - Depth Stall ([13] of DW1)
  182. * - Post-Sync Operation ([13] of DW1)
  183. * - Notify Enable ([8] of DW1)"
  184. *
  185. * The cache flushes require the workaround flush that triggered this
  186. * one, so we can't use it. Depth stall would trigger the same.
  187. * Post-sync nonzero is what triggered this second workaround, so we
  188. * can't use that one either. Notify enable is IRQs, which aren't
  189. * really our business. That leaves only stall at scoreboard.
  190. */
  191. static int
  192. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  193. {
  194. struct intel_engine_cs *ring = req->ring;
  195. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  196. int ret;
  197. ret = intel_ring_begin(req, 6);
  198. if (ret)
  199. return ret;
  200. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  201. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  202. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  204. intel_ring_emit(ring, 0); /* low dword */
  205. intel_ring_emit(ring, 0); /* high dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. ret = intel_ring_begin(req, 6);
  209. if (ret)
  210. return ret;
  211. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  212. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  213. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  214. intel_ring_emit(ring, 0);
  215. intel_ring_emit(ring, 0);
  216. intel_ring_emit(ring, MI_NOOP);
  217. intel_ring_advance(ring);
  218. return 0;
  219. }
  220. static int
  221. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  222. u32 invalidate_domains, u32 flush_domains)
  223. {
  224. struct intel_engine_cs *ring = req->ring;
  225. u32 flags = 0;
  226. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  227. int ret;
  228. /* Force SNB workarounds for PIPE_CONTROL flushes */
  229. ret = intel_emit_post_sync_nonzero_flush(req);
  230. if (ret)
  231. return ret;
  232. /* Just flush everything. Experiments have shown that reducing the
  233. * number of bits based on the write domains has little performance
  234. * impact.
  235. */
  236. if (flush_domains) {
  237. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  238. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  239. /*
  240. * Ensure that any following seqno writes only happen
  241. * when the render cache is indeed flushed.
  242. */
  243. flags |= PIPE_CONTROL_CS_STALL;
  244. }
  245. if (invalidate_domains) {
  246. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  247. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  248. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  249. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  250. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  251. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  252. /*
  253. * TLB invalidate requires a post-sync write.
  254. */
  255. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  256. }
  257. ret = intel_ring_begin(req, 4);
  258. if (ret)
  259. return ret;
  260. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  261. intel_ring_emit(ring, flags);
  262. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  263. intel_ring_emit(ring, 0);
  264. intel_ring_advance(ring);
  265. return 0;
  266. }
  267. static int
  268. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  269. {
  270. struct intel_engine_cs *ring = req->ring;
  271. int ret;
  272. ret = intel_ring_begin(req, 4);
  273. if (ret)
  274. return ret;
  275. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  276. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  277. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  278. intel_ring_emit(ring, 0);
  279. intel_ring_emit(ring, 0);
  280. intel_ring_advance(ring);
  281. return 0;
  282. }
  283. static int
  284. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  285. u32 invalidate_domains, u32 flush_domains)
  286. {
  287. struct intel_engine_cs *ring = req->ring;
  288. u32 flags = 0;
  289. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  290. int ret;
  291. /*
  292. * Ensure that any following seqno writes only happen when the render
  293. * cache is indeed flushed.
  294. *
  295. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  296. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  297. * don't try to be clever and just set it unconditionally.
  298. */
  299. flags |= PIPE_CONTROL_CS_STALL;
  300. /* Just flush everything. Experiments have shown that reducing the
  301. * number of bits based on the write domains has little performance
  302. * impact.
  303. */
  304. if (flush_domains) {
  305. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  306. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  307. }
  308. if (invalidate_domains) {
  309. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  310. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  311. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  312. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  313. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  314. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  316. /*
  317. * TLB invalidate requires a post-sync write.
  318. */
  319. flags |= PIPE_CONTROL_QW_WRITE;
  320. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  321. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  322. /* Workaround: we must issue a pipe_control with CS-stall bit
  323. * set before a pipe_control command that has the state cache
  324. * invalidate bit set. */
  325. gen7_render_ring_cs_stall_wa(req);
  326. }
  327. ret = intel_ring_begin(req, 4);
  328. if (ret)
  329. return ret;
  330. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  331. intel_ring_emit(ring, flags);
  332. intel_ring_emit(ring, scratch_addr);
  333. intel_ring_emit(ring, 0);
  334. intel_ring_advance(ring);
  335. return 0;
  336. }
  337. static int
  338. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  339. u32 flags, u32 scratch_addr)
  340. {
  341. struct intel_engine_cs *ring = req->ring;
  342. int ret;
  343. ret = intel_ring_begin(req, 6);
  344. if (ret)
  345. return ret;
  346. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  347. intel_ring_emit(ring, flags);
  348. intel_ring_emit(ring, scratch_addr);
  349. intel_ring_emit(ring, 0);
  350. intel_ring_emit(ring, 0);
  351. intel_ring_emit(ring, 0);
  352. intel_ring_advance(ring);
  353. return 0;
  354. }
  355. static int
  356. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  357. u32 invalidate_domains, u32 flush_domains)
  358. {
  359. u32 flags = 0;
  360. u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  361. int ret;
  362. flags |= PIPE_CONTROL_CS_STALL;
  363. if (flush_domains) {
  364. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  365. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  366. }
  367. if (invalidate_domains) {
  368. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  369. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  370. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  371. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  372. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_QW_WRITE;
  375. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  376. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  377. ret = gen8_emit_pipe_control(req,
  378. PIPE_CONTROL_CS_STALL |
  379. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  380. 0);
  381. if (ret)
  382. return ret;
  383. }
  384. return gen8_emit_pipe_control(req, flags, scratch_addr);
  385. }
  386. static void ring_write_tail(struct intel_engine_cs *ring,
  387. u32 value)
  388. {
  389. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  390. I915_WRITE_TAIL(ring, value);
  391. }
  392. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  393. {
  394. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  395. u64 acthd;
  396. if (INTEL_INFO(ring->dev)->gen >= 8)
  397. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  398. RING_ACTHD_UDW(ring->mmio_base));
  399. else if (INTEL_INFO(ring->dev)->gen >= 4)
  400. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  401. else
  402. acthd = I915_READ(ACTHD);
  403. return acthd;
  404. }
  405. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  406. {
  407. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  408. u32 addr;
  409. addr = dev_priv->status_page_dmah->busaddr;
  410. if (INTEL_INFO(ring->dev)->gen >= 4)
  411. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  412. I915_WRITE(HWS_PGA, addr);
  413. }
  414. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  415. {
  416. struct drm_device *dev = ring->dev;
  417. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  418. u32 mmio = 0;
  419. /* The ring status page addresses are no longer next to the rest of
  420. * the ring registers as of gen7.
  421. */
  422. if (IS_GEN7(dev)) {
  423. switch (ring->id) {
  424. case RCS:
  425. mmio = RENDER_HWS_PGA_GEN7;
  426. break;
  427. case BCS:
  428. mmio = BLT_HWS_PGA_GEN7;
  429. break;
  430. /*
  431. * VCS2 actually doesn't exist on Gen7. Only shut up
  432. * gcc switch check warning
  433. */
  434. case VCS2:
  435. case VCS:
  436. mmio = BSD_HWS_PGA_GEN7;
  437. break;
  438. case VECS:
  439. mmio = VEBOX_HWS_PGA_GEN7;
  440. break;
  441. }
  442. } else if (IS_GEN6(ring->dev)) {
  443. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  444. } else {
  445. /* XXX: gen8 returns to sanity */
  446. mmio = RING_HWS_PGA(ring->mmio_base);
  447. }
  448. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  449. POSTING_READ(mmio);
  450. /*
  451. * Flush the TLB for this page
  452. *
  453. * FIXME: These two bits have disappeared on gen8, so a question
  454. * arises: do we still need this and if so how should we go about
  455. * invalidating the TLB?
  456. */
  457. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  458. u32 reg = RING_INSTPM(ring->mmio_base);
  459. /* ring should be idle before issuing a sync flush*/
  460. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  461. I915_WRITE(reg,
  462. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  463. INSTPM_SYNC_FLUSH));
  464. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  465. 1000))
  466. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  467. ring->name);
  468. }
  469. }
  470. static bool stop_ring(struct intel_engine_cs *ring)
  471. {
  472. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  473. if (!IS_GEN2(ring->dev)) {
  474. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  475. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  476. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  477. /* Sometimes we observe that the idle flag is not
  478. * set even though the ring is empty. So double
  479. * check before giving up.
  480. */
  481. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  482. return false;
  483. }
  484. }
  485. I915_WRITE_CTL(ring, 0);
  486. I915_WRITE_HEAD(ring, 0);
  487. ring->write_tail(ring, 0);
  488. if (!IS_GEN2(ring->dev)) {
  489. (void)I915_READ_CTL(ring);
  490. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  491. }
  492. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  493. }
  494. static int init_ring_common(struct intel_engine_cs *ring)
  495. {
  496. struct drm_device *dev = ring->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_ringbuffer *ringbuf = ring->buffer;
  499. struct drm_i915_gem_object *obj = ringbuf->obj;
  500. int ret = 0;
  501. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  502. if (!stop_ring(ring)) {
  503. /* G45 ring initialization often fails to reset head to zero */
  504. DRM_DEBUG_KMS("%s head not reset to zero "
  505. "ctl %08x head %08x tail %08x start %08x\n",
  506. ring->name,
  507. I915_READ_CTL(ring),
  508. I915_READ_HEAD(ring),
  509. I915_READ_TAIL(ring),
  510. I915_READ_START(ring));
  511. if (!stop_ring(ring)) {
  512. DRM_ERROR("failed to set %s head to zero "
  513. "ctl %08x head %08x tail %08x start %08x\n",
  514. ring->name,
  515. I915_READ_CTL(ring),
  516. I915_READ_HEAD(ring),
  517. I915_READ_TAIL(ring),
  518. I915_READ_START(ring));
  519. ret = -EIO;
  520. goto out;
  521. }
  522. }
  523. if (I915_NEED_GFX_HWS(dev))
  524. intel_ring_setup_status_page(ring);
  525. else
  526. ring_setup_phys_status_page(ring);
  527. /* Enforce ordering by reading HEAD register back */
  528. I915_READ_HEAD(ring);
  529. /* Initialize the ring. This must happen _after_ we've cleared the ring
  530. * registers with the above sequence (the readback of the HEAD registers
  531. * also enforces ordering), otherwise the hw might lose the new ring
  532. * register values. */
  533. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  534. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  535. if (I915_READ_HEAD(ring))
  536. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  537. ring->name, I915_READ_HEAD(ring));
  538. I915_WRITE_HEAD(ring, 0);
  539. (void)I915_READ_HEAD(ring);
  540. I915_WRITE_CTL(ring,
  541. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  542. | RING_VALID);
  543. /* If the head is still not zero, the ring is dead */
  544. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  545. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  546. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  547. DRM_ERROR("%s initialization failed "
  548. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  549. ring->name,
  550. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  551. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  552. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  553. ret = -EIO;
  554. goto out;
  555. }
  556. ringbuf->last_retired_head = -1;
  557. ringbuf->head = I915_READ_HEAD(ring);
  558. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  559. intel_ring_update_space(ringbuf);
  560. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  561. out:
  562. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  563. return ret;
  564. }
  565. void
  566. intel_fini_pipe_control(struct intel_engine_cs *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. if (ring->scratch.obj == NULL)
  570. return;
  571. if (INTEL_INFO(dev)->gen >= 5) {
  572. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  573. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  574. }
  575. drm_gem_object_unreference(&ring->scratch.obj->base);
  576. ring->scratch.obj = NULL;
  577. }
  578. int
  579. intel_init_pipe_control(struct intel_engine_cs *ring)
  580. {
  581. int ret;
  582. WARN_ON(ring->scratch.obj);
  583. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  584. if (ring->scratch.obj == NULL) {
  585. DRM_ERROR("Failed to allocate seqno page\n");
  586. ret = -ENOMEM;
  587. goto err;
  588. }
  589. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  590. if (ret)
  591. goto err_unref;
  592. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  593. if (ret)
  594. goto err_unref;
  595. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  596. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  597. if (ring->scratch.cpu_page == NULL) {
  598. ret = -ENOMEM;
  599. goto err_unpin;
  600. }
  601. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  602. ring->name, ring->scratch.gtt_offset);
  603. return 0;
  604. err_unpin:
  605. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  606. err_unref:
  607. drm_gem_object_unreference(&ring->scratch.obj->base);
  608. err:
  609. return ret;
  610. }
  611. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  612. {
  613. int ret, i;
  614. struct intel_engine_cs *ring = req->ring;
  615. struct drm_device *dev = ring->dev;
  616. struct drm_i915_private *dev_priv = dev->dev_private;
  617. struct i915_workarounds *w = &dev_priv->workarounds;
  618. if (WARN_ON_ONCE(w->count == 0))
  619. return 0;
  620. ring->gpu_caches_dirty = true;
  621. ret = intel_ring_flush_all_caches(req);
  622. if (ret)
  623. return ret;
  624. ret = intel_ring_begin(req, (w->count * 2 + 2));
  625. if (ret)
  626. return ret;
  627. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  628. for (i = 0; i < w->count; i++) {
  629. intel_ring_emit(ring, w->reg[i].addr);
  630. intel_ring_emit(ring, w->reg[i].value);
  631. }
  632. intel_ring_emit(ring, MI_NOOP);
  633. intel_ring_advance(ring);
  634. ring->gpu_caches_dirty = true;
  635. ret = intel_ring_flush_all_caches(req);
  636. if (ret)
  637. return ret;
  638. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  639. return 0;
  640. }
  641. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  642. {
  643. int ret;
  644. ret = intel_ring_workarounds_emit(req);
  645. if (ret != 0)
  646. return ret;
  647. ret = i915_gem_render_state_init(req);
  648. if (ret)
  649. DRM_ERROR("init render state: %d\n", ret);
  650. return ret;
  651. }
  652. static int wa_add(struct drm_i915_private *dev_priv,
  653. const u32 addr, const u32 mask, const u32 val)
  654. {
  655. const u32 idx = dev_priv->workarounds.count;
  656. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  657. return -ENOSPC;
  658. dev_priv->workarounds.reg[idx].addr = addr;
  659. dev_priv->workarounds.reg[idx].value = val;
  660. dev_priv->workarounds.reg[idx].mask = mask;
  661. dev_priv->workarounds.count++;
  662. return 0;
  663. }
  664. #define WA_REG(addr, mask, val) do { \
  665. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  666. if (r) \
  667. return r; \
  668. } while (0)
  669. #define WA_SET_BIT_MASKED(addr, mask) \
  670. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  671. #define WA_CLR_BIT_MASKED(addr, mask) \
  672. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  673. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  674. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  675. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  676. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  677. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  678. static int gen8_init_workarounds(struct intel_engine_cs *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  683. return 0;
  684. }
  685. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  686. {
  687. int ret;
  688. struct drm_device *dev = ring->dev;
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. ret = gen8_init_workarounds(ring);
  691. if (ret)
  692. return ret;
  693. /* WaDisableAsyncFlipPerfMode:bdw */
  694. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  695. /* WaDisablePartialInstShootdown:bdw */
  696. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  697. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  698. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  699. STALL_DOP_GATING_DISABLE);
  700. /* WaDisableDopClockGating:bdw */
  701. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  702. DOP_CLOCK_GATING_DISABLE);
  703. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  704. GEN8_SAMPLER_POWER_BYPASS_DIS);
  705. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  706. * workaround for for a possible hang in the unlikely event a TLB
  707. * invalidation occurs during a PSD flush.
  708. */
  709. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  710. /* WaForceEnableNonCoherent:bdw */
  711. HDC_FORCE_NON_COHERENT |
  712. /* WaForceContextSaveRestoreNonCoherent:bdw */
  713. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  714. /* WaHdcDisableFetchWhenMasked:bdw */
  715. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  716. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  717. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  718. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  719. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  720. * polygons in the same 8x4 pixel/sample area to be processed without
  721. * stalling waiting for the earlier ones to write to Hierarchical Z
  722. * buffer."
  723. *
  724. * This optimization is off by default for Broadwell; turn it on.
  725. */
  726. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  727. /* Wa4x4STCOptimizationDisable:bdw */
  728. WA_SET_BIT_MASKED(CACHE_MODE_1,
  729. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  730. /*
  731. * BSpec recommends 8x4 when MSAA is used,
  732. * however in practice 16x4 seems fastest.
  733. *
  734. * Note that PS/WM thread counts depend on the WIZ hashing
  735. * disable bit, which we don't touch here, but it's good
  736. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  737. */
  738. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  739. GEN6_WIZ_HASHING_MASK,
  740. GEN6_WIZ_HASHING_16x4);
  741. return 0;
  742. }
  743. static int chv_init_workarounds(struct intel_engine_cs *ring)
  744. {
  745. int ret;
  746. struct drm_device *dev = ring->dev;
  747. struct drm_i915_private *dev_priv = dev->dev_private;
  748. ret = gen8_init_workarounds(ring);
  749. if (ret)
  750. return ret;
  751. /* WaDisableAsyncFlipPerfMode:chv */
  752. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  753. /* WaDisablePartialInstShootdown:chv */
  754. /* WaDisableThreadStallDopClockGating:chv */
  755. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  756. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  757. STALL_DOP_GATING_DISABLE);
  758. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  759. * workaround for a possible hang in the unlikely event a TLB
  760. * invalidation occurs during a PSD flush.
  761. */
  762. /* WaForceEnableNonCoherent:chv */
  763. /* WaHdcDisableFetchWhenMasked:chv */
  764. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  765. HDC_FORCE_NON_COHERENT |
  766. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  767. /* According to the CACHE_MODE_0 default value documentation, some
  768. * CHV platforms disable this optimization by default. Turn it on.
  769. */
  770. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  771. /* Wa4x4STCOptimizationDisable:chv */
  772. WA_SET_BIT_MASKED(CACHE_MODE_1,
  773. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  774. /* Improve HiZ throughput on CHV. */
  775. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  776. /*
  777. * BSpec recommends 8x4 when MSAA is used,
  778. * however in practice 16x4 seems fastest.
  779. *
  780. * Note that PS/WM thread counts depend on the WIZ hashing
  781. * disable bit, which we don't touch here, but it's good
  782. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  783. */
  784. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  785. GEN6_WIZ_HASHING_MASK,
  786. GEN6_WIZ_HASHING_16x4);
  787. return 0;
  788. }
  789. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  790. {
  791. struct drm_device *dev = ring->dev;
  792. struct drm_i915_private *dev_priv = dev->dev_private;
  793. uint32_t tmp;
  794. /* WaDisablePartialInstShootdown:skl,bxt */
  795. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  796. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  797. /* Syncing dependencies between camera and graphics:skl,bxt */
  798. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  799. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  800. if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
  801. INTEL_REVID(dev) == SKL_REVID_B0)) ||
  802. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  803. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  804. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  805. GEN9_DG_MIRROR_FIX_ENABLE);
  806. }
  807. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
  808. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  809. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  810. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  811. GEN9_RHWO_OPTIMIZATION_DISABLE);
  812. /*
  813. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  814. * but we do that in per ctx batchbuffer as there is an issue
  815. * with this register not getting restored on ctx restore
  816. */
  817. }
  818. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
  819. IS_BROXTON(dev)) {
  820. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  821. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  822. GEN9_ENABLE_YV12_BUGFIX);
  823. }
  824. /* Wa4x4STCOptimizationDisable:skl,bxt */
  825. /* WaDisablePartialResolveInVc:skl,bxt */
  826. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  827. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  828. /* WaCcsTlbPrefetchDisable:skl,bxt */
  829. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  830. GEN9_CCS_TLB_PREFETCH_ENABLE);
  831. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  832. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
  833. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
  834. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  835. PIXEL_MASK_CAMMING_DISABLE);
  836. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  837. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  838. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
  839. (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
  840. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  841. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  842. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
  843. if (IS_SKYLAKE(dev) ||
  844. (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
  845. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  846. GEN8_SAMPLER_POWER_BYPASS_DIS);
  847. }
  848. /* WaDisableSTUnitPowerOptimization:skl,bxt */
  849. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  850. return 0;
  851. }
  852. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  853. {
  854. struct drm_device *dev = ring->dev;
  855. struct drm_i915_private *dev_priv = dev->dev_private;
  856. u8 vals[3] = { 0, 0, 0 };
  857. unsigned int i;
  858. for (i = 0; i < 3; i++) {
  859. u8 ss;
  860. /*
  861. * Only consider slices where one, and only one, subslice has 7
  862. * EUs
  863. */
  864. if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
  865. continue;
  866. /*
  867. * subslice_7eu[i] != 0 (because of the check above) and
  868. * ss_max == 4 (maximum number of subslices possible per slice)
  869. *
  870. * -> 0 <= ss <= 3;
  871. */
  872. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  873. vals[i] = 3 - ss;
  874. }
  875. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  876. return 0;
  877. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  878. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  879. GEN9_IZ_HASHING_MASK(2) |
  880. GEN9_IZ_HASHING_MASK(1) |
  881. GEN9_IZ_HASHING_MASK(0),
  882. GEN9_IZ_HASHING(2, vals[2]) |
  883. GEN9_IZ_HASHING(1, vals[1]) |
  884. GEN9_IZ_HASHING(0, vals[0]));
  885. return 0;
  886. }
  887. static int skl_init_workarounds(struct intel_engine_cs *ring)
  888. {
  889. int ret;
  890. struct drm_device *dev = ring->dev;
  891. struct drm_i915_private *dev_priv = dev->dev_private;
  892. ret = gen9_init_workarounds(ring);
  893. if (ret)
  894. return ret;
  895. /* WaDisablePowerCompilerClockGating:skl */
  896. if (INTEL_REVID(dev) == SKL_REVID_B0)
  897. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  898. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  899. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  900. /*
  901. *Use Force Non-Coherent whenever executing a 3D context. This
  902. * is a workaround for a possible hang in the unlikely event
  903. * a TLB invalidation occurs during a PSD flush.
  904. */
  905. /* WaForceEnableNonCoherent:skl */
  906. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  907. HDC_FORCE_NON_COHERENT);
  908. }
  909. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  910. INTEL_REVID(dev) == SKL_REVID_D0)
  911. /* WaBarrierPerformanceFixDisable:skl */
  912. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  913. HDC_FENCE_DEST_SLM_DISABLE |
  914. HDC_BARRIER_PERFORMANCE_DISABLE);
  915. /* WaDisableSbeCacheDispatchPortSharing:skl */
  916. if (INTEL_REVID(dev) <= SKL_REVID_F0) {
  917. WA_SET_BIT_MASKED(
  918. GEN7_HALF_SLICE_CHICKEN1,
  919. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  920. }
  921. return skl_tune_iz_hashing(ring);
  922. }
  923. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  924. {
  925. int ret;
  926. struct drm_device *dev = ring->dev;
  927. struct drm_i915_private *dev_priv = dev->dev_private;
  928. ret = gen9_init_workarounds(ring);
  929. if (ret)
  930. return ret;
  931. /* WaDisableThreadStallDopClockGating:bxt */
  932. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  933. STALL_DOP_GATING_DISABLE);
  934. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  935. if (INTEL_REVID(dev) <= BXT_REVID_B0) {
  936. WA_SET_BIT_MASKED(
  937. GEN7_HALF_SLICE_CHICKEN1,
  938. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  939. }
  940. return 0;
  941. }
  942. int init_workarounds_ring(struct intel_engine_cs *ring)
  943. {
  944. struct drm_device *dev = ring->dev;
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. WARN_ON(ring->id != RCS);
  947. dev_priv->workarounds.count = 0;
  948. if (IS_BROADWELL(dev))
  949. return bdw_init_workarounds(ring);
  950. if (IS_CHERRYVIEW(dev))
  951. return chv_init_workarounds(ring);
  952. if (IS_SKYLAKE(dev))
  953. return skl_init_workarounds(ring);
  954. if (IS_BROXTON(dev))
  955. return bxt_init_workarounds(ring);
  956. return 0;
  957. }
  958. static int init_render_ring(struct intel_engine_cs *ring)
  959. {
  960. struct drm_device *dev = ring->dev;
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. int ret = init_ring_common(ring);
  963. if (ret)
  964. return ret;
  965. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  966. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  967. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  968. /* We need to disable the AsyncFlip performance optimisations in order
  969. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  970. * programmed to '1' on all products.
  971. *
  972. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  973. */
  974. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  975. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  976. /* Required for the hardware to program scanline values for waiting */
  977. /* WaEnableFlushTlbInvalidationMode:snb */
  978. if (INTEL_INFO(dev)->gen == 6)
  979. I915_WRITE(GFX_MODE,
  980. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  981. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  982. if (IS_GEN7(dev))
  983. I915_WRITE(GFX_MODE_GEN7,
  984. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  985. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  986. if (IS_GEN6(dev)) {
  987. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  988. * "If this bit is set, STCunit will have LRA as replacement
  989. * policy. [...] This bit must be reset. LRA replacement
  990. * policy is not supported."
  991. */
  992. I915_WRITE(CACHE_MODE_0,
  993. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  994. }
  995. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  996. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  997. if (HAS_L3_DPF(dev))
  998. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  999. return init_workarounds_ring(ring);
  1000. }
  1001. static void render_ring_cleanup(struct intel_engine_cs *ring)
  1002. {
  1003. struct drm_device *dev = ring->dev;
  1004. struct drm_i915_private *dev_priv = dev->dev_private;
  1005. if (dev_priv->semaphore_obj) {
  1006. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1007. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  1008. dev_priv->semaphore_obj = NULL;
  1009. }
  1010. intel_fini_pipe_control(ring);
  1011. }
  1012. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  1013. unsigned int num_dwords)
  1014. {
  1015. #define MBOX_UPDATE_DWORDS 8
  1016. struct intel_engine_cs *signaller = signaller_req->ring;
  1017. struct drm_device *dev = signaller->dev;
  1018. struct drm_i915_private *dev_priv = dev->dev_private;
  1019. struct intel_engine_cs *waiter;
  1020. int i, ret, num_rings;
  1021. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1022. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1023. #undef MBOX_UPDATE_DWORDS
  1024. ret = intel_ring_begin(signaller_req, num_dwords);
  1025. if (ret)
  1026. return ret;
  1027. for_each_ring(waiter, dev_priv, i) {
  1028. u32 seqno;
  1029. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1030. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1031. continue;
  1032. seqno = i915_gem_request_get_seqno(signaller_req);
  1033. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1034. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1035. PIPE_CONTROL_QW_WRITE |
  1036. PIPE_CONTROL_FLUSH_ENABLE);
  1037. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1038. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1039. intel_ring_emit(signaller, seqno);
  1040. intel_ring_emit(signaller, 0);
  1041. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1042. MI_SEMAPHORE_TARGET(waiter->id));
  1043. intel_ring_emit(signaller, 0);
  1044. }
  1045. return 0;
  1046. }
  1047. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1048. unsigned int num_dwords)
  1049. {
  1050. #define MBOX_UPDATE_DWORDS 6
  1051. struct intel_engine_cs *signaller = signaller_req->ring;
  1052. struct drm_device *dev = signaller->dev;
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. struct intel_engine_cs *waiter;
  1055. int i, ret, num_rings;
  1056. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1057. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1058. #undef MBOX_UPDATE_DWORDS
  1059. ret = intel_ring_begin(signaller_req, num_dwords);
  1060. if (ret)
  1061. return ret;
  1062. for_each_ring(waiter, dev_priv, i) {
  1063. u32 seqno;
  1064. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1065. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1066. continue;
  1067. seqno = i915_gem_request_get_seqno(signaller_req);
  1068. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1069. MI_FLUSH_DW_OP_STOREDW);
  1070. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1071. MI_FLUSH_DW_USE_GTT);
  1072. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1073. intel_ring_emit(signaller, seqno);
  1074. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1075. MI_SEMAPHORE_TARGET(waiter->id));
  1076. intel_ring_emit(signaller, 0);
  1077. }
  1078. return 0;
  1079. }
  1080. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1081. unsigned int num_dwords)
  1082. {
  1083. struct intel_engine_cs *signaller = signaller_req->ring;
  1084. struct drm_device *dev = signaller->dev;
  1085. struct drm_i915_private *dev_priv = dev->dev_private;
  1086. struct intel_engine_cs *useless;
  1087. int i, ret, num_rings;
  1088. #define MBOX_UPDATE_DWORDS 3
  1089. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1090. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1091. #undef MBOX_UPDATE_DWORDS
  1092. ret = intel_ring_begin(signaller_req, num_dwords);
  1093. if (ret)
  1094. return ret;
  1095. for_each_ring(useless, dev_priv, i) {
  1096. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1097. if (mbox_reg != GEN6_NOSYNC) {
  1098. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1099. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1100. intel_ring_emit(signaller, mbox_reg);
  1101. intel_ring_emit(signaller, seqno);
  1102. }
  1103. }
  1104. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1105. if (num_rings % 2 == 0)
  1106. intel_ring_emit(signaller, MI_NOOP);
  1107. return 0;
  1108. }
  1109. /**
  1110. * gen6_add_request - Update the semaphore mailbox registers
  1111. *
  1112. * @request - request to write to the ring
  1113. *
  1114. * Update the mailbox registers in the *other* rings with the current seqno.
  1115. * This acts like a signal in the canonical semaphore.
  1116. */
  1117. static int
  1118. gen6_add_request(struct drm_i915_gem_request *req)
  1119. {
  1120. struct intel_engine_cs *ring = req->ring;
  1121. int ret;
  1122. if (ring->semaphore.signal)
  1123. ret = ring->semaphore.signal(req, 4);
  1124. else
  1125. ret = intel_ring_begin(req, 4);
  1126. if (ret)
  1127. return ret;
  1128. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1129. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1130. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1131. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1132. __intel_ring_advance(ring);
  1133. return 0;
  1134. }
  1135. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1136. u32 seqno)
  1137. {
  1138. struct drm_i915_private *dev_priv = dev->dev_private;
  1139. return dev_priv->last_seqno < seqno;
  1140. }
  1141. /**
  1142. * intel_ring_sync - sync the waiter to the signaller on seqno
  1143. *
  1144. * @waiter - ring that is waiting
  1145. * @signaller - ring which has, or will signal
  1146. * @seqno - seqno which the waiter will block on
  1147. */
  1148. static int
  1149. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1150. struct intel_engine_cs *signaller,
  1151. u32 seqno)
  1152. {
  1153. struct intel_engine_cs *waiter = waiter_req->ring;
  1154. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1155. int ret;
  1156. ret = intel_ring_begin(waiter_req, 4);
  1157. if (ret)
  1158. return ret;
  1159. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1160. MI_SEMAPHORE_GLOBAL_GTT |
  1161. MI_SEMAPHORE_POLL |
  1162. MI_SEMAPHORE_SAD_GTE_SDD);
  1163. intel_ring_emit(waiter, seqno);
  1164. intel_ring_emit(waiter,
  1165. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1166. intel_ring_emit(waiter,
  1167. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1168. intel_ring_advance(waiter);
  1169. return 0;
  1170. }
  1171. static int
  1172. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1173. struct intel_engine_cs *signaller,
  1174. u32 seqno)
  1175. {
  1176. struct intel_engine_cs *waiter = waiter_req->ring;
  1177. u32 dw1 = MI_SEMAPHORE_MBOX |
  1178. MI_SEMAPHORE_COMPARE |
  1179. MI_SEMAPHORE_REGISTER;
  1180. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1181. int ret;
  1182. /* Throughout all of the GEM code, seqno passed implies our current
  1183. * seqno is >= the last seqno executed. However for hardware the
  1184. * comparison is strictly greater than.
  1185. */
  1186. seqno -= 1;
  1187. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1188. ret = intel_ring_begin(waiter_req, 4);
  1189. if (ret)
  1190. return ret;
  1191. /* If seqno wrap happened, omit the wait with no-ops */
  1192. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1193. intel_ring_emit(waiter, dw1 | wait_mbox);
  1194. intel_ring_emit(waiter, seqno);
  1195. intel_ring_emit(waiter, 0);
  1196. intel_ring_emit(waiter, MI_NOOP);
  1197. } else {
  1198. intel_ring_emit(waiter, MI_NOOP);
  1199. intel_ring_emit(waiter, MI_NOOP);
  1200. intel_ring_emit(waiter, MI_NOOP);
  1201. intel_ring_emit(waiter, MI_NOOP);
  1202. }
  1203. intel_ring_advance(waiter);
  1204. return 0;
  1205. }
  1206. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1207. do { \
  1208. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1209. PIPE_CONTROL_DEPTH_STALL); \
  1210. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1211. intel_ring_emit(ring__, 0); \
  1212. intel_ring_emit(ring__, 0); \
  1213. } while (0)
  1214. static int
  1215. pc_render_add_request(struct drm_i915_gem_request *req)
  1216. {
  1217. struct intel_engine_cs *ring = req->ring;
  1218. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1219. int ret;
  1220. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1221. * incoherent with writes to memory, i.e. completely fubar,
  1222. * so we need to use PIPE_NOTIFY instead.
  1223. *
  1224. * However, we also need to workaround the qword write
  1225. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1226. * memory before requesting an interrupt.
  1227. */
  1228. ret = intel_ring_begin(req, 32);
  1229. if (ret)
  1230. return ret;
  1231. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1232. PIPE_CONTROL_WRITE_FLUSH |
  1233. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1234. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1235. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1236. intel_ring_emit(ring, 0);
  1237. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1238. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1239. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1240. scratch_addr += 2 * CACHELINE_BYTES;
  1241. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1242. scratch_addr += 2 * CACHELINE_BYTES;
  1243. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1244. scratch_addr += 2 * CACHELINE_BYTES;
  1245. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1246. scratch_addr += 2 * CACHELINE_BYTES;
  1247. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1248. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1249. PIPE_CONTROL_WRITE_FLUSH |
  1250. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1251. PIPE_CONTROL_NOTIFY);
  1252. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1253. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1254. intel_ring_emit(ring, 0);
  1255. __intel_ring_advance(ring);
  1256. return 0;
  1257. }
  1258. static u32
  1259. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1260. {
  1261. /* Workaround to force correct ordering between irq and seqno writes on
  1262. * ivb (and maybe also on snb) by reading from a CS register (like
  1263. * ACTHD) before reading the status page. */
  1264. if (!lazy_coherency) {
  1265. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1266. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1267. }
  1268. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1269. }
  1270. static u32
  1271. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1272. {
  1273. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1274. }
  1275. static void
  1276. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1277. {
  1278. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1279. }
  1280. static u32
  1281. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1282. {
  1283. return ring->scratch.cpu_page[0];
  1284. }
  1285. static void
  1286. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1287. {
  1288. ring->scratch.cpu_page[0] = seqno;
  1289. }
  1290. static bool
  1291. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1292. {
  1293. struct drm_device *dev = ring->dev;
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. unsigned long flags;
  1296. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1297. return false;
  1298. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1299. if (ring->irq_refcount++ == 0)
  1300. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1301. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1302. return true;
  1303. }
  1304. static void
  1305. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1306. {
  1307. struct drm_device *dev = ring->dev;
  1308. struct drm_i915_private *dev_priv = dev->dev_private;
  1309. unsigned long flags;
  1310. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1311. if (--ring->irq_refcount == 0)
  1312. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1313. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1314. }
  1315. static bool
  1316. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1317. {
  1318. struct drm_device *dev = ring->dev;
  1319. struct drm_i915_private *dev_priv = dev->dev_private;
  1320. unsigned long flags;
  1321. if (!intel_irqs_enabled(dev_priv))
  1322. return false;
  1323. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1324. if (ring->irq_refcount++ == 0) {
  1325. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1326. I915_WRITE(IMR, dev_priv->irq_mask);
  1327. POSTING_READ(IMR);
  1328. }
  1329. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1330. return true;
  1331. }
  1332. static void
  1333. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1334. {
  1335. struct drm_device *dev = ring->dev;
  1336. struct drm_i915_private *dev_priv = dev->dev_private;
  1337. unsigned long flags;
  1338. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1339. if (--ring->irq_refcount == 0) {
  1340. dev_priv->irq_mask |= ring->irq_enable_mask;
  1341. I915_WRITE(IMR, dev_priv->irq_mask);
  1342. POSTING_READ(IMR);
  1343. }
  1344. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1345. }
  1346. static bool
  1347. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1348. {
  1349. struct drm_device *dev = ring->dev;
  1350. struct drm_i915_private *dev_priv = dev->dev_private;
  1351. unsigned long flags;
  1352. if (!intel_irqs_enabled(dev_priv))
  1353. return false;
  1354. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1355. if (ring->irq_refcount++ == 0) {
  1356. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1357. I915_WRITE16(IMR, dev_priv->irq_mask);
  1358. POSTING_READ16(IMR);
  1359. }
  1360. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1361. return true;
  1362. }
  1363. static void
  1364. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1365. {
  1366. struct drm_device *dev = ring->dev;
  1367. struct drm_i915_private *dev_priv = dev->dev_private;
  1368. unsigned long flags;
  1369. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1370. if (--ring->irq_refcount == 0) {
  1371. dev_priv->irq_mask |= ring->irq_enable_mask;
  1372. I915_WRITE16(IMR, dev_priv->irq_mask);
  1373. POSTING_READ16(IMR);
  1374. }
  1375. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1376. }
  1377. static int
  1378. bsd_ring_flush(struct drm_i915_gem_request *req,
  1379. u32 invalidate_domains,
  1380. u32 flush_domains)
  1381. {
  1382. struct intel_engine_cs *ring = req->ring;
  1383. int ret;
  1384. ret = intel_ring_begin(req, 2);
  1385. if (ret)
  1386. return ret;
  1387. intel_ring_emit(ring, MI_FLUSH);
  1388. intel_ring_emit(ring, MI_NOOP);
  1389. intel_ring_advance(ring);
  1390. return 0;
  1391. }
  1392. static int
  1393. i9xx_add_request(struct drm_i915_gem_request *req)
  1394. {
  1395. struct intel_engine_cs *ring = req->ring;
  1396. int ret;
  1397. ret = intel_ring_begin(req, 4);
  1398. if (ret)
  1399. return ret;
  1400. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1401. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1402. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1403. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1404. __intel_ring_advance(ring);
  1405. return 0;
  1406. }
  1407. static bool
  1408. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1409. {
  1410. struct drm_device *dev = ring->dev;
  1411. struct drm_i915_private *dev_priv = dev->dev_private;
  1412. unsigned long flags;
  1413. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1414. return false;
  1415. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1416. if (ring->irq_refcount++ == 0) {
  1417. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1418. I915_WRITE_IMR(ring,
  1419. ~(ring->irq_enable_mask |
  1420. GT_PARITY_ERROR(dev)));
  1421. else
  1422. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1423. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1424. }
  1425. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1426. return true;
  1427. }
  1428. static void
  1429. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1430. {
  1431. struct drm_device *dev = ring->dev;
  1432. struct drm_i915_private *dev_priv = dev->dev_private;
  1433. unsigned long flags;
  1434. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1435. if (--ring->irq_refcount == 0) {
  1436. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1437. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1438. else
  1439. I915_WRITE_IMR(ring, ~0);
  1440. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1441. }
  1442. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1443. }
  1444. static bool
  1445. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1446. {
  1447. struct drm_device *dev = ring->dev;
  1448. struct drm_i915_private *dev_priv = dev->dev_private;
  1449. unsigned long flags;
  1450. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1451. return false;
  1452. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1453. if (ring->irq_refcount++ == 0) {
  1454. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1455. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1456. }
  1457. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1458. return true;
  1459. }
  1460. static void
  1461. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1462. {
  1463. struct drm_device *dev = ring->dev;
  1464. struct drm_i915_private *dev_priv = dev->dev_private;
  1465. unsigned long flags;
  1466. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1467. if (--ring->irq_refcount == 0) {
  1468. I915_WRITE_IMR(ring, ~0);
  1469. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1470. }
  1471. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1472. }
  1473. static bool
  1474. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1475. {
  1476. struct drm_device *dev = ring->dev;
  1477. struct drm_i915_private *dev_priv = dev->dev_private;
  1478. unsigned long flags;
  1479. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1480. return false;
  1481. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1482. if (ring->irq_refcount++ == 0) {
  1483. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1484. I915_WRITE_IMR(ring,
  1485. ~(ring->irq_enable_mask |
  1486. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1487. } else {
  1488. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1489. }
  1490. POSTING_READ(RING_IMR(ring->mmio_base));
  1491. }
  1492. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1493. return true;
  1494. }
  1495. static void
  1496. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1497. {
  1498. struct drm_device *dev = ring->dev;
  1499. struct drm_i915_private *dev_priv = dev->dev_private;
  1500. unsigned long flags;
  1501. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1502. if (--ring->irq_refcount == 0) {
  1503. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1504. I915_WRITE_IMR(ring,
  1505. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1506. } else {
  1507. I915_WRITE_IMR(ring, ~0);
  1508. }
  1509. POSTING_READ(RING_IMR(ring->mmio_base));
  1510. }
  1511. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1512. }
  1513. static int
  1514. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1515. u64 offset, u32 length,
  1516. unsigned dispatch_flags)
  1517. {
  1518. struct intel_engine_cs *ring = req->ring;
  1519. int ret;
  1520. ret = intel_ring_begin(req, 2);
  1521. if (ret)
  1522. return ret;
  1523. intel_ring_emit(ring,
  1524. MI_BATCH_BUFFER_START |
  1525. MI_BATCH_GTT |
  1526. (dispatch_flags & I915_DISPATCH_SECURE ?
  1527. 0 : MI_BATCH_NON_SECURE_I965));
  1528. intel_ring_emit(ring, offset);
  1529. intel_ring_advance(ring);
  1530. return 0;
  1531. }
  1532. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1533. #define I830_BATCH_LIMIT (256*1024)
  1534. #define I830_TLB_ENTRIES (2)
  1535. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1536. static int
  1537. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1538. u64 offset, u32 len,
  1539. unsigned dispatch_flags)
  1540. {
  1541. struct intel_engine_cs *ring = req->ring;
  1542. u32 cs_offset = ring->scratch.gtt_offset;
  1543. int ret;
  1544. ret = intel_ring_begin(req, 6);
  1545. if (ret)
  1546. return ret;
  1547. /* Evict the invalid PTE TLBs */
  1548. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1549. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1550. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1551. intel_ring_emit(ring, cs_offset);
  1552. intel_ring_emit(ring, 0xdeadbeef);
  1553. intel_ring_emit(ring, MI_NOOP);
  1554. intel_ring_advance(ring);
  1555. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1556. if (len > I830_BATCH_LIMIT)
  1557. return -ENOSPC;
  1558. ret = intel_ring_begin(req, 6 + 2);
  1559. if (ret)
  1560. return ret;
  1561. /* Blit the batch (which has now all relocs applied) to the
  1562. * stable batch scratch bo area (so that the CS never
  1563. * stumbles over its tlb invalidation bug) ...
  1564. */
  1565. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1566. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1567. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1568. intel_ring_emit(ring, cs_offset);
  1569. intel_ring_emit(ring, 4096);
  1570. intel_ring_emit(ring, offset);
  1571. intel_ring_emit(ring, MI_FLUSH);
  1572. intel_ring_emit(ring, MI_NOOP);
  1573. intel_ring_advance(ring);
  1574. /* ... and execute it. */
  1575. offset = cs_offset;
  1576. }
  1577. ret = intel_ring_begin(req, 4);
  1578. if (ret)
  1579. return ret;
  1580. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1581. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1582. 0 : MI_BATCH_NON_SECURE));
  1583. intel_ring_emit(ring, offset + len - 8);
  1584. intel_ring_emit(ring, MI_NOOP);
  1585. intel_ring_advance(ring);
  1586. return 0;
  1587. }
  1588. static int
  1589. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1590. u64 offset, u32 len,
  1591. unsigned dispatch_flags)
  1592. {
  1593. struct intel_engine_cs *ring = req->ring;
  1594. int ret;
  1595. ret = intel_ring_begin(req, 2);
  1596. if (ret)
  1597. return ret;
  1598. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1599. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1600. 0 : MI_BATCH_NON_SECURE));
  1601. intel_ring_advance(ring);
  1602. return 0;
  1603. }
  1604. static void cleanup_status_page(struct intel_engine_cs *ring)
  1605. {
  1606. struct drm_i915_gem_object *obj;
  1607. obj = ring->status_page.obj;
  1608. if (obj == NULL)
  1609. return;
  1610. kunmap(sg_page(obj->pages->sgl));
  1611. i915_gem_object_ggtt_unpin(obj);
  1612. drm_gem_object_unreference(&obj->base);
  1613. ring->status_page.obj = NULL;
  1614. }
  1615. static int init_status_page(struct intel_engine_cs *ring)
  1616. {
  1617. struct drm_i915_gem_object *obj;
  1618. if ((obj = ring->status_page.obj) == NULL) {
  1619. unsigned flags;
  1620. int ret;
  1621. obj = i915_gem_alloc_object(ring->dev, 4096);
  1622. if (obj == NULL) {
  1623. DRM_ERROR("Failed to allocate status page\n");
  1624. return -ENOMEM;
  1625. }
  1626. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1627. if (ret)
  1628. goto err_unref;
  1629. flags = 0;
  1630. if (!HAS_LLC(ring->dev))
  1631. /* On g33, we cannot place HWS above 256MiB, so
  1632. * restrict its pinning to the low mappable arena.
  1633. * Though this restriction is not documented for
  1634. * gen4, gen5, or byt, they also behave similarly
  1635. * and hang if the HWS is placed at the top of the
  1636. * GTT. To generalise, it appears that all !llc
  1637. * platforms have issues with us placing the HWS
  1638. * above the mappable region (even though we never
  1639. * actualy map it).
  1640. */
  1641. flags |= PIN_MAPPABLE;
  1642. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1643. if (ret) {
  1644. err_unref:
  1645. drm_gem_object_unreference(&obj->base);
  1646. return ret;
  1647. }
  1648. ring->status_page.obj = obj;
  1649. }
  1650. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1651. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1652. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1653. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1654. ring->name, ring->status_page.gfx_addr);
  1655. return 0;
  1656. }
  1657. static int init_phys_status_page(struct intel_engine_cs *ring)
  1658. {
  1659. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1660. if (!dev_priv->status_page_dmah) {
  1661. dev_priv->status_page_dmah =
  1662. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1663. if (!dev_priv->status_page_dmah)
  1664. return -ENOMEM;
  1665. }
  1666. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1667. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1668. return 0;
  1669. }
  1670. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1671. {
  1672. iounmap(ringbuf->virtual_start);
  1673. ringbuf->virtual_start = NULL;
  1674. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1675. }
  1676. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1677. struct intel_ringbuffer *ringbuf)
  1678. {
  1679. struct drm_i915_private *dev_priv = to_i915(dev);
  1680. struct drm_i915_gem_object *obj = ringbuf->obj;
  1681. int ret;
  1682. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1683. if (ret)
  1684. return ret;
  1685. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1686. if (ret) {
  1687. i915_gem_object_ggtt_unpin(obj);
  1688. return ret;
  1689. }
  1690. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1691. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1692. if (ringbuf->virtual_start == NULL) {
  1693. i915_gem_object_ggtt_unpin(obj);
  1694. return -EINVAL;
  1695. }
  1696. return 0;
  1697. }
  1698. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1699. {
  1700. drm_gem_object_unreference(&ringbuf->obj->base);
  1701. ringbuf->obj = NULL;
  1702. }
  1703. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1704. struct intel_ringbuffer *ringbuf)
  1705. {
  1706. struct drm_i915_gem_object *obj;
  1707. obj = NULL;
  1708. if (!HAS_LLC(dev))
  1709. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1710. if (obj == NULL)
  1711. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1712. if (obj == NULL)
  1713. return -ENOMEM;
  1714. /* mark ring buffers as read-only from GPU side by default */
  1715. obj->gt_ro = 1;
  1716. ringbuf->obj = obj;
  1717. return 0;
  1718. }
  1719. struct intel_ringbuffer *
  1720. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1721. {
  1722. struct intel_ringbuffer *ring;
  1723. int ret;
  1724. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1725. if (ring == NULL)
  1726. return ERR_PTR(-ENOMEM);
  1727. ring->ring = engine;
  1728. ring->size = size;
  1729. /* Workaround an erratum on the i830 which causes a hang if
  1730. * the TAIL pointer points to within the last 2 cachelines
  1731. * of the buffer.
  1732. */
  1733. ring->effective_size = size;
  1734. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1735. ring->effective_size -= 2 * CACHELINE_BYTES;
  1736. ring->last_retired_head = -1;
  1737. intel_ring_update_space(ring);
  1738. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1739. if (ret) {
  1740. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1741. engine->name, ret);
  1742. kfree(ring);
  1743. return ERR_PTR(ret);
  1744. }
  1745. return ring;
  1746. }
  1747. void
  1748. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1749. {
  1750. intel_destroy_ringbuffer_obj(ring);
  1751. kfree(ring);
  1752. }
  1753. static int intel_init_ring_buffer(struct drm_device *dev,
  1754. struct intel_engine_cs *ring)
  1755. {
  1756. struct intel_ringbuffer *ringbuf;
  1757. int ret;
  1758. WARN_ON(ring->buffer);
  1759. ring->dev = dev;
  1760. INIT_LIST_HEAD(&ring->active_list);
  1761. INIT_LIST_HEAD(&ring->request_list);
  1762. INIT_LIST_HEAD(&ring->execlist_queue);
  1763. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1764. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1765. init_waitqueue_head(&ring->irq_queue);
  1766. ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
  1767. if (IS_ERR(ringbuf))
  1768. return PTR_ERR(ringbuf);
  1769. ring->buffer = ringbuf;
  1770. if (I915_NEED_GFX_HWS(dev)) {
  1771. ret = init_status_page(ring);
  1772. if (ret)
  1773. goto error;
  1774. } else {
  1775. BUG_ON(ring->id != RCS);
  1776. ret = init_phys_status_page(ring);
  1777. if (ret)
  1778. goto error;
  1779. }
  1780. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1781. if (ret) {
  1782. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1783. ring->name, ret);
  1784. intel_destroy_ringbuffer_obj(ringbuf);
  1785. goto error;
  1786. }
  1787. ret = i915_cmd_parser_init_ring(ring);
  1788. if (ret)
  1789. goto error;
  1790. return 0;
  1791. error:
  1792. intel_ringbuffer_free(ringbuf);
  1793. ring->buffer = NULL;
  1794. return ret;
  1795. }
  1796. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1797. {
  1798. struct drm_i915_private *dev_priv;
  1799. if (!intel_ring_initialized(ring))
  1800. return;
  1801. dev_priv = to_i915(ring->dev);
  1802. intel_stop_ring_buffer(ring);
  1803. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1804. intel_unpin_ringbuffer_obj(ring->buffer);
  1805. intel_ringbuffer_free(ring->buffer);
  1806. ring->buffer = NULL;
  1807. if (ring->cleanup)
  1808. ring->cleanup(ring);
  1809. cleanup_status_page(ring);
  1810. i915_cmd_parser_fini_ring(ring);
  1811. i915_gem_batch_pool_fini(&ring->batch_pool);
  1812. }
  1813. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1814. {
  1815. struct intel_ringbuffer *ringbuf = ring->buffer;
  1816. struct drm_i915_gem_request *request;
  1817. unsigned space;
  1818. int ret;
  1819. if (intel_ring_space(ringbuf) >= n)
  1820. return 0;
  1821. /* The whole point of reserving space is to not wait! */
  1822. WARN_ON(ringbuf->reserved_in_use);
  1823. list_for_each_entry(request, &ring->request_list, list) {
  1824. space = __intel_ring_space(request->postfix, ringbuf->tail,
  1825. ringbuf->size);
  1826. if (space >= n)
  1827. break;
  1828. }
  1829. if (WARN_ON(&request->list == &ring->request_list))
  1830. return -ENOSPC;
  1831. ret = i915_wait_request(request);
  1832. if (ret)
  1833. return ret;
  1834. ringbuf->space = space;
  1835. return 0;
  1836. }
  1837. static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
  1838. {
  1839. uint32_t __iomem *virt;
  1840. int rem = ringbuf->size - ringbuf->tail;
  1841. virt = ringbuf->virtual_start + ringbuf->tail;
  1842. rem /= 4;
  1843. while (rem--)
  1844. iowrite32(MI_NOOP, virt++);
  1845. ringbuf->tail = 0;
  1846. intel_ring_update_space(ringbuf);
  1847. }
  1848. int intel_ring_idle(struct intel_engine_cs *ring)
  1849. {
  1850. struct drm_i915_gem_request *req;
  1851. /* Wait upon the last request to be completed */
  1852. if (list_empty(&ring->request_list))
  1853. return 0;
  1854. req = list_entry(ring->request_list.prev,
  1855. struct drm_i915_gem_request,
  1856. list);
  1857. /* Make sure we do not trigger any retires */
  1858. return __i915_wait_request(req,
  1859. atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
  1860. to_i915(ring->dev)->mm.interruptible,
  1861. NULL, NULL);
  1862. }
  1863. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1864. {
  1865. request->ringbuf = request->ring->buffer;
  1866. return 0;
  1867. }
  1868. int intel_ring_reserve_space(struct drm_i915_gem_request *request)
  1869. {
  1870. /*
  1871. * The first call merely notes the reserve request and is common for
  1872. * all back ends. The subsequent localised _begin() call actually
  1873. * ensures that the reservation is available. Without the begin, if
  1874. * the request creator immediately submitted the request without
  1875. * adding any commands to it then there might not actually be
  1876. * sufficient room for the submission commands.
  1877. */
  1878. intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
  1879. return intel_ring_begin(request, 0);
  1880. }
  1881. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  1882. {
  1883. WARN_ON(ringbuf->reserved_size);
  1884. WARN_ON(ringbuf->reserved_in_use);
  1885. ringbuf->reserved_size = size;
  1886. }
  1887. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  1888. {
  1889. WARN_ON(ringbuf->reserved_in_use);
  1890. ringbuf->reserved_size = 0;
  1891. ringbuf->reserved_in_use = false;
  1892. }
  1893. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  1894. {
  1895. WARN_ON(ringbuf->reserved_in_use);
  1896. ringbuf->reserved_in_use = true;
  1897. ringbuf->reserved_tail = ringbuf->tail;
  1898. }
  1899. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  1900. {
  1901. WARN_ON(!ringbuf->reserved_in_use);
  1902. if (ringbuf->tail > ringbuf->reserved_tail) {
  1903. WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
  1904. "request reserved size too small: %d vs %d!\n",
  1905. ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
  1906. } else {
  1907. /*
  1908. * The ring was wrapped while the reserved space was in use.
  1909. * That means that some unknown amount of the ring tail was
  1910. * no-op filled and skipped. Thus simply adding the ring size
  1911. * to the tail and doing the above space check will not work.
  1912. * Rather than attempt to track how much tail was skipped,
  1913. * it is much simpler to say that also skipping the sanity
  1914. * check every once in a while is not a big issue.
  1915. */
  1916. }
  1917. ringbuf->reserved_size = 0;
  1918. ringbuf->reserved_in_use = false;
  1919. }
  1920. static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
  1921. {
  1922. struct intel_ringbuffer *ringbuf = ring->buffer;
  1923. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  1924. int remain_actual = ringbuf->size - ringbuf->tail;
  1925. int ret, total_bytes, wait_bytes = 0;
  1926. bool need_wrap = false;
  1927. if (ringbuf->reserved_in_use)
  1928. total_bytes = bytes;
  1929. else
  1930. total_bytes = bytes + ringbuf->reserved_size;
  1931. if (unlikely(bytes > remain_usable)) {
  1932. /*
  1933. * Not enough space for the basic request. So need to flush
  1934. * out the remainder and then wait for base + reserved.
  1935. */
  1936. wait_bytes = remain_actual + total_bytes;
  1937. need_wrap = true;
  1938. } else {
  1939. if (unlikely(total_bytes > remain_usable)) {
  1940. /*
  1941. * The base request will fit but the reserved space
  1942. * falls off the end. So only need to to wait for the
  1943. * reserved size after flushing out the remainder.
  1944. */
  1945. wait_bytes = remain_actual + ringbuf->reserved_size;
  1946. need_wrap = true;
  1947. } else if (total_bytes > ringbuf->space) {
  1948. /* No wrapping required, just waiting. */
  1949. wait_bytes = total_bytes;
  1950. }
  1951. }
  1952. if (wait_bytes) {
  1953. ret = ring_wait_for_space(ring, wait_bytes);
  1954. if (unlikely(ret))
  1955. return ret;
  1956. if (need_wrap)
  1957. __wrap_ring_buffer(ringbuf);
  1958. }
  1959. return 0;
  1960. }
  1961. int intel_ring_begin(struct drm_i915_gem_request *req,
  1962. int num_dwords)
  1963. {
  1964. struct intel_engine_cs *ring;
  1965. struct drm_i915_private *dev_priv;
  1966. int ret;
  1967. WARN_ON(req == NULL);
  1968. ring = req->ring;
  1969. dev_priv = ring->dev->dev_private;
  1970. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1971. dev_priv->mm.interruptible);
  1972. if (ret)
  1973. return ret;
  1974. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1975. if (ret)
  1976. return ret;
  1977. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1978. return 0;
  1979. }
  1980. /* Align the ring tail to a cacheline boundary */
  1981. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1982. {
  1983. struct intel_engine_cs *ring = req->ring;
  1984. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1985. int ret;
  1986. if (num_dwords == 0)
  1987. return 0;
  1988. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1989. ret = intel_ring_begin(req, num_dwords);
  1990. if (ret)
  1991. return ret;
  1992. while (num_dwords--)
  1993. intel_ring_emit(ring, MI_NOOP);
  1994. intel_ring_advance(ring);
  1995. return 0;
  1996. }
  1997. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1998. {
  1999. struct drm_device *dev = ring->dev;
  2000. struct drm_i915_private *dev_priv = dev->dev_private;
  2001. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  2002. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  2003. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  2004. if (HAS_VEBOX(dev))
  2005. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  2006. }
  2007. ring->set_seqno(ring, seqno);
  2008. ring->hangcheck.seqno = seqno;
  2009. }
  2010. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  2011. u32 value)
  2012. {
  2013. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  2014. /* Every tail move must follow the sequence below */
  2015. /* Disable notification that the ring is IDLE. The GT
  2016. * will then assume that it is busy and bring it out of rc6.
  2017. */
  2018. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2019. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2020. /* Clear the context id. Here be magic! */
  2021. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2022. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2023. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2024. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2025. 50))
  2026. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2027. /* Now that the ring is fully powered up, update the tail */
  2028. I915_WRITE_TAIL(ring, value);
  2029. POSTING_READ(RING_TAIL(ring->mmio_base));
  2030. /* Let the ring send IDLE messages to the GT again,
  2031. * and so let it sleep to conserve power when idle.
  2032. */
  2033. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2034. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2035. }
  2036. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2037. u32 invalidate, u32 flush)
  2038. {
  2039. struct intel_engine_cs *ring = req->ring;
  2040. uint32_t cmd;
  2041. int ret;
  2042. ret = intel_ring_begin(req, 4);
  2043. if (ret)
  2044. return ret;
  2045. cmd = MI_FLUSH_DW;
  2046. if (INTEL_INFO(ring->dev)->gen >= 8)
  2047. cmd += 1;
  2048. /* We always require a command barrier so that subsequent
  2049. * commands, such as breadcrumb interrupts, are strictly ordered
  2050. * wrt the contents of the write cache being flushed to memory
  2051. * (and thus being coherent from the CPU).
  2052. */
  2053. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2054. /*
  2055. * Bspec vol 1c.5 - video engine command streamer:
  2056. * "If ENABLED, all TLBs will be invalidated once the flush
  2057. * operation is complete. This bit is only valid when the
  2058. * Post-Sync Operation field is a value of 1h or 3h."
  2059. */
  2060. if (invalidate & I915_GEM_GPU_DOMAINS)
  2061. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2062. intel_ring_emit(ring, cmd);
  2063. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2064. if (INTEL_INFO(ring->dev)->gen >= 8) {
  2065. intel_ring_emit(ring, 0); /* upper addr */
  2066. intel_ring_emit(ring, 0); /* value */
  2067. } else {
  2068. intel_ring_emit(ring, 0);
  2069. intel_ring_emit(ring, MI_NOOP);
  2070. }
  2071. intel_ring_advance(ring);
  2072. return 0;
  2073. }
  2074. static int
  2075. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2076. u64 offset, u32 len,
  2077. unsigned dispatch_flags)
  2078. {
  2079. struct intel_engine_cs *ring = req->ring;
  2080. bool ppgtt = USES_PPGTT(ring->dev) &&
  2081. !(dispatch_flags & I915_DISPATCH_SECURE);
  2082. int ret;
  2083. ret = intel_ring_begin(req, 4);
  2084. if (ret)
  2085. return ret;
  2086. /* FIXME(BDW): Address space and security selectors. */
  2087. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2088. (dispatch_flags & I915_DISPATCH_RS ?
  2089. MI_BATCH_RESOURCE_STREAMER : 0));
  2090. intel_ring_emit(ring, lower_32_bits(offset));
  2091. intel_ring_emit(ring, upper_32_bits(offset));
  2092. intel_ring_emit(ring, MI_NOOP);
  2093. intel_ring_advance(ring);
  2094. return 0;
  2095. }
  2096. static int
  2097. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2098. u64 offset, u32 len,
  2099. unsigned dispatch_flags)
  2100. {
  2101. struct intel_engine_cs *ring = req->ring;
  2102. int ret;
  2103. ret = intel_ring_begin(req, 2);
  2104. if (ret)
  2105. return ret;
  2106. intel_ring_emit(ring,
  2107. MI_BATCH_BUFFER_START |
  2108. (dispatch_flags & I915_DISPATCH_SECURE ?
  2109. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2110. (dispatch_flags & I915_DISPATCH_RS ?
  2111. MI_BATCH_RESOURCE_STREAMER : 0));
  2112. /* bit0-7 is the length on GEN6+ */
  2113. intel_ring_emit(ring, offset);
  2114. intel_ring_advance(ring);
  2115. return 0;
  2116. }
  2117. static int
  2118. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2119. u64 offset, u32 len,
  2120. unsigned dispatch_flags)
  2121. {
  2122. struct intel_engine_cs *ring = req->ring;
  2123. int ret;
  2124. ret = intel_ring_begin(req, 2);
  2125. if (ret)
  2126. return ret;
  2127. intel_ring_emit(ring,
  2128. MI_BATCH_BUFFER_START |
  2129. (dispatch_flags & I915_DISPATCH_SECURE ?
  2130. 0 : MI_BATCH_NON_SECURE_I965));
  2131. /* bit0-7 is the length on GEN6+ */
  2132. intel_ring_emit(ring, offset);
  2133. intel_ring_advance(ring);
  2134. return 0;
  2135. }
  2136. /* Blitter support (SandyBridge+) */
  2137. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2138. u32 invalidate, u32 flush)
  2139. {
  2140. struct intel_engine_cs *ring = req->ring;
  2141. struct drm_device *dev = ring->dev;
  2142. uint32_t cmd;
  2143. int ret;
  2144. ret = intel_ring_begin(req, 4);
  2145. if (ret)
  2146. return ret;
  2147. cmd = MI_FLUSH_DW;
  2148. if (INTEL_INFO(dev)->gen >= 8)
  2149. cmd += 1;
  2150. /* We always require a command barrier so that subsequent
  2151. * commands, such as breadcrumb interrupts, are strictly ordered
  2152. * wrt the contents of the write cache being flushed to memory
  2153. * (and thus being coherent from the CPU).
  2154. */
  2155. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2156. /*
  2157. * Bspec vol 1c.3 - blitter engine command streamer:
  2158. * "If ENABLED, all TLBs will be invalidated once the flush
  2159. * operation is complete. This bit is only valid when the
  2160. * Post-Sync Operation field is a value of 1h or 3h."
  2161. */
  2162. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2163. cmd |= MI_INVALIDATE_TLB;
  2164. intel_ring_emit(ring, cmd);
  2165. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2166. if (INTEL_INFO(dev)->gen >= 8) {
  2167. intel_ring_emit(ring, 0); /* upper addr */
  2168. intel_ring_emit(ring, 0); /* value */
  2169. } else {
  2170. intel_ring_emit(ring, 0);
  2171. intel_ring_emit(ring, MI_NOOP);
  2172. }
  2173. intel_ring_advance(ring);
  2174. return 0;
  2175. }
  2176. int intel_init_render_ring_buffer(struct drm_device *dev)
  2177. {
  2178. struct drm_i915_private *dev_priv = dev->dev_private;
  2179. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2180. struct drm_i915_gem_object *obj;
  2181. int ret;
  2182. ring->name = "render ring";
  2183. ring->id = RCS;
  2184. ring->mmio_base = RENDER_RING_BASE;
  2185. if (INTEL_INFO(dev)->gen >= 8) {
  2186. if (i915_semaphore_is_enabled(dev)) {
  2187. obj = i915_gem_alloc_object(dev, 4096);
  2188. if (obj == NULL) {
  2189. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2190. i915.semaphores = 0;
  2191. } else {
  2192. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2193. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2194. if (ret != 0) {
  2195. drm_gem_object_unreference(&obj->base);
  2196. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2197. i915.semaphores = 0;
  2198. } else
  2199. dev_priv->semaphore_obj = obj;
  2200. }
  2201. }
  2202. ring->init_context = intel_rcs_ctx_init;
  2203. ring->add_request = gen6_add_request;
  2204. ring->flush = gen8_render_ring_flush;
  2205. ring->irq_get = gen8_ring_get_irq;
  2206. ring->irq_put = gen8_ring_put_irq;
  2207. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2208. ring->get_seqno = gen6_ring_get_seqno;
  2209. ring->set_seqno = ring_set_seqno;
  2210. if (i915_semaphore_is_enabled(dev)) {
  2211. WARN_ON(!dev_priv->semaphore_obj);
  2212. ring->semaphore.sync_to = gen8_ring_sync;
  2213. ring->semaphore.signal = gen8_rcs_signal;
  2214. GEN8_RING_SEMAPHORE_INIT;
  2215. }
  2216. } else if (INTEL_INFO(dev)->gen >= 6) {
  2217. ring->add_request = gen6_add_request;
  2218. ring->flush = gen7_render_ring_flush;
  2219. if (INTEL_INFO(dev)->gen == 6)
  2220. ring->flush = gen6_render_ring_flush;
  2221. ring->irq_get = gen6_ring_get_irq;
  2222. ring->irq_put = gen6_ring_put_irq;
  2223. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2224. ring->get_seqno = gen6_ring_get_seqno;
  2225. ring->set_seqno = ring_set_seqno;
  2226. if (i915_semaphore_is_enabled(dev)) {
  2227. ring->semaphore.sync_to = gen6_ring_sync;
  2228. ring->semaphore.signal = gen6_signal;
  2229. /*
  2230. * The current semaphore is only applied on pre-gen8
  2231. * platform. And there is no VCS2 ring on the pre-gen8
  2232. * platform. So the semaphore between RCS and VCS2 is
  2233. * initialized as INVALID. Gen8 will initialize the
  2234. * sema between VCS2 and RCS later.
  2235. */
  2236. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2237. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2238. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2239. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2240. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2241. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2242. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2243. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2244. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2245. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2246. }
  2247. } else if (IS_GEN5(dev)) {
  2248. ring->add_request = pc_render_add_request;
  2249. ring->flush = gen4_render_ring_flush;
  2250. ring->get_seqno = pc_render_get_seqno;
  2251. ring->set_seqno = pc_render_set_seqno;
  2252. ring->irq_get = gen5_ring_get_irq;
  2253. ring->irq_put = gen5_ring_put_irq;
  2254. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2255. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2256. } else {
  2257. ring->add_request = i9xx_add_request;
  2258. if (INTEL_INFO(dev)->gen < 4)
  2259. ring->flush = gen2_render_ring_flush;
  2260. else
  2261. ring->flush = gen4_render_ring_flush;
  2262. ring->get_seqno = ring_get_seqno;
  2263. ring->set_seqno = ring_set_seqno;
  2264. if (IS_GEN2(dev)) {
  2265. ring->irq_get = i8xx_ring_get_irq;
  2266. ring->irq_put = i8xx_ring_put_irq;
  2267. } else {
  2268. ring->irq_get = i9xx_ring_get_irq;
  2269. ring->irq_put = i9xx_ring_put_irq;
  2270. }
  2271. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2272. }
  2273. ring->write_tail = ring_write_tail;
  2274. if (IS_HASWELL(dev))
  2275. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2276. else if (IS_GEN8(dev))
  2277. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2278. else if (INTEL_INFO(dev)->gen >= 6)
  2279. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2280. else if (INTEL_INFO(dev)->gen >= 4)
  2281. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2282. else if (IS_I830(dev) || IS_845G(dev))
  2283. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2284. else
  2285. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2286. ring->init_hw = init_render_ring;
  2287. ring->cleanup = render_ring_cleanup;
  2288. /* Workaround batchbuffer to combat CS tlb bug. */
  2289. if (HAS_BROKEN_CS_TLB(dev)) {
  2290. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2291. if (obj == NULL) {
  2292. DRM_ERROR("Failed to allocate batch bo\n");
  2293. return -ENOMEM;
  2294. }
  2295. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2296. if (ret != 0) {
  2297. drm_gem_object_unreference(&obj->base);
  2298. DRM_ERROR("Failed to ping batch bo\n");
  2299. return ret;
  2300. }
  2301. ring->scratch.obj = obj;
  2302. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2303. }
  2304. ret = intel_init_ring_buffer(dev, ring);
  2305. if (ret)
  2306. return ret;
  2307. if (INTEL_INFO(dev)->gen >= 5) {
  2308. ret = intel_init_pipe_control(ring);
  2309. if (ret)
  2310. return ret;
  2311. }
  2312. return 0;
  2313. }
  2314. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2315. {
  2316. struct drm_i915_private *dev_priv = dev->dev_private;
  2317. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2318. ring->name = "bsd ring";
  2319. ring->id = VCS;
  2320. ring->write_tail = ring_write_tail;
  2321. if (INTEL_INFO(dev)->gen >= 6) {
  2322. ring->mmio_base = GEN6_BSD_RING_BASE;
  2323. /* gen6 bsd needs a special wa for tail updates */
  2324. if (IS_GEN6(dev))
  2325. ring->write_tail = gen6_bsd_ring_write_tail;
  2326. ring->flush = gen6_bsd_ring_flush;
  2327. ring->add_request = gen6_add_request;
  2328. ring->get_seqno = gen6_ring_get_seqno;
  2329. ring->set_seqno = ring_set_seqno;
  2330. if (INTEL_INFO(dev)->gen >= 8) {
  2331. ring->irq_enable_mask =
  2332. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2333. ring->irq_get = gen8_ring_get_irq;
  2334. ring->irq_put = gen8_ring_put_irq;
  2335. ring->dispatch_execbuffer =
  2336. gen8_ring_dispatch_execbuffer;
  2337. if (i915_semaphore_is_enabled(dev)) {
  2338. ring->semaphore.sync_to = gen8_ring_sync;
  2339. ring->semaphore.signal = gen8_xcs_signal;
  2340. GEN8_RING_SEMAPHORE_INIT;
  2341. }
  2342. } else {
  2343. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2344. ring->irq_get = gen6_ring_get_irq;
  2345. ring->irq_put = gen6_ring_put_irq;
  2346. ring->dispatch_execbuffer =
  2347. gen6_ring_dispatch_execbuffer;
  2348. if (i915_semaphore_is_enabled(dev)) {
  2349. ring->semaphore.sync_to = gen6_ring_sync;
  2350. ring->semaphore.signal = gen6_signal;
  2351. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2352. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2353. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2354. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2355. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2356. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2357. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2358. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2359. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2360. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2361. }
  2362. }
  2363. } else {
  2364. ring->mmio_base = BSD_RING_BASE;
  2365. ring->flush = bsd_ring_flush;
  2366. ring->add_request = i9xx_add_request;
  2367. ring->get_seqno = ring_get_seqno;
  2368. ring->set_seqno = ring_set_seqno;
  2369. if (IS_GEN5(dev)) {
  2370. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2371. ring->irq_get = gen5_ring_get_irq;
  2372. ring->irq_put = gen5_ring_put_irq;
  2373. } else {
  2374. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2375. ring->irq_get = i9xx_ring_get_irq;
  2376. ring->irq_put = i9xx_ring_put_irq;
  2377. }
  2378. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2379. }
  2380. ring->init_hw = init_ring_common;
  2381. return intel_init_ring_buffer(dev, ring);
  2382. }
  2383. /**
  2384. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2385. */
  2386. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2387. {
  2388. struct drm_i915_private *dev_priv = dev->dev_private;
  2389. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2390. ring->name = "bsd2 ring";
  2391. ring->id = VCS2;
  2392. ring->write_tail = ring_write_tail;
  2393. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2394. ring->flush = gen6_bsd_ring_flush;
  2395. ring->add_request = gen6_add_request;
  2396. ring->get_seqno = gen6_ring_get_seqno;
  2397. ring->set_seqno = ring_set_seqno;
  2398. ring->irq_enable_mask =
  2399. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2400. ring->irq_get = gen8_ring_get_irq;
  2401. ring->irq_put = gen8_ring_put_irq;
  2402. ring->dispatch_execbuffer =
  2403. gen8_ring_dispatch_execbuffer;
  2404. if (i915_semaphore_is_enabled(dev)) {
  2405. ring->semaphore.sync_to = gen8_ring_sync;
  2406. ring->semaphore.signal = gen8_xcs_signal;
  2407. GEN8_RING_SEMAPHORE_INIT;
  2408. }
  2409. ring->init_hw = init_ring_common;
  2410. return intel_init_ring_buffer(dev, ring);
  2411. }
  2412. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2413. {
  2414. struct drm_i915_private *dev_priv = dev->dev_private;
  2415. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2416. ring->name = "blitter ring";
  2417. ring->id = BCS;
  2418. ring->mmio_base = BLT_RING_BASE;
  2419. ring->write_tail = ring_write_tail;
  2420. ring->flush = gen6_ring_flush;
  2421. ring->add_request = gen6_add_request;
  2422. ring->get_seqno = gen6_ring_get_seqno;
  2423. ring->set_seqno = ring_set_seqno;
  2424. if (INTEL_INFO(dev)->gen >= 8) {
  2425. ring->irq_enable_mask =
  2426. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2427. ring->irq_get = gen8_ring_get_irq;
  2428. ring->irq_put = gen8_ring_put_irq;
  2429. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2430. if (i915_semaphore_is_enabled(dev)) {
  2431. ring->semaphore.sync_to = gen8_ring_sync;
  2432. ring->semaphore.signal = gen8_xcs_signal;
  2433. GEN8_RING_SEMAPHORE_INIT;
  2434. }
  2435. } else {
  2436. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2437. ring->irq_get = gen6_ring_get_irq;
  2438. ring->irq_put = gen6_ring_put_irq;
  2439. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2440. if (i915_semaphore_is_enabled(dev)) {
  2441. ring->semaphore.signal = gen6_signal;
  2442. ring->semaphore.sync_to = gen6_ring_sync;
  2443. /*
  2444. * The current semaphore is only applied on pre-gen8
  2445. * platform. And there is no VCS2 ring on the pre-gen8
  2446. * platform. So the semaphore between BCS and VCS2 is
  2447. * initialized as INVALID. Gen8 will initialize the
  2448. * sema between BCS and VCS2 later.
  2449. */
  2450. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2451. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2452. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2453. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2454. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2455. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2456. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2457. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2458. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2459. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2460. }
  2461. }
  2462. ring->init_hw = init_ring_common;
  2463. return intel_init_ring_buffer(dev, ring);
  2464. }
  2465. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2466. {
  2467. struct drm_i915_private *dev_priv = dev->dev_private;
  2468. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2469. ring->name = "video enhancement ring";
  2470. ring->id = VECS;
  2471. ring->mmio_base = VEBOX_RING_BASE;
  2472. ring->write_tail = ring_write_tail;
  2473. ring->flush = gen6_ring_flush;
  2474. ring->add_request = gen6_add_request;
  2475. ring->get_seqno = gen6_ring_get_seqno;
  2476. ring->set_seqno = ring_set_seqno;
  2477. if (INTEL_INFO(dev)->gen >= 8) {
  2478. ring->irq_enable_mask =
  2479. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2480. ring->irq_get = gen8_ring_get_irq;
  2481. ring->irq_put = gen8_ring_put_irq;
  2482. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2483. if (i915_semaphore_is_enabled(dev)) {
  2484. ring->semaphore.sync_to = gen8_ring_sync;
  2485. ring->semaphore.signal = gen8_xcs_signal;
  2486. GEN8_RING_SEMAPHORE_INIT;
  2487. }
  2488. } else {
  2489. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2490. ring->irq_get = hsw_vebox_get_irq;
  2491. ring->irq_put = hsw_vebox_put_irq;
  2492. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2493. if (i915_semaphore_is_enabled(dev)) {
  2494. ring->semaphore.sync_to = gen6_ring_sync;
  2495. ring->semaphore.signal = gen6_signal;
  2496. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2497. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2498. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2499. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2500. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2501. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2502. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2503. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2504. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2505. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2506. }
  2507. }
  2508. ring->init_hw = init_ring_common;
  2509. return intel_init_ring_buffer(dev, ring);
  2510. }
  2511. int
  2512. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2513. {
  2514. struct intel_engine_cs *ring = req->ring;
  2515. int ret;
  2516. if (!ring->gpu_caches_dirty)
  2517. return 0;
  2518. ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2519. if (ret)
  2520. return ret;
  2521. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2522. ring->gpu_caches_dirty = false;
  2523. return 0;
  2524. }
  2525. int
  2526. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2527. {
  2528. struct intel_engine_cs *ring = req->ring;
  2529. uint32_t flush_domains;
  2530. int ret;
  2531. flush_domains = 0;
  2532. if (ring->gpu_caches_dirty)
  2533. flush_domains = I915_GEM_GPU_DOMAINS;
  2534. ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2535. if (ret)
  2536. return ret;
  2537. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2538. ring->gpu_caches_dirty = false;
  2539. return 0;
  2540. }
  2541. void
  2542. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2543. {
  2544. int ret;
  2545. if (!intel_ring_initialized(ring))
  2546. return;
  2547. ret = intel_ring_idle(ring);
  2548. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2549. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2550. ring->name, ret);
  2551. stop_ring(ring);
  2552. }