vcn_v1_0.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. #include "ivsrcid/vcn/irqsrcs_vcn_1_0.h"
  36. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev);
  40. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr);
  42. /**
  43. * vcn_v1_0_early_init - set function pointers
  44. *
  45. * @handle: amdgpu_device pointer
  46. *
  47. * Set ring and irq function pointers
  48. */
  49. static int vcn_v1_0_early_init(void *handle)
  50. {
  51. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  52. adev->vcn.num_enc_rings = 2;
  53. vcn_v1_0_set_dec_ring_funcs(adev);
  54. vcn_v1_0_set_enc_ring_funcs(adev);
  55. vcn_v1_0_set_jpeg_ring_funcs(adev);
  56. vcn_v1_0_set_irq_funcs(adev);
  57. return 0;
  58. }
  59. /**
  60. * vcn_v1_0_sw_init - sw init for VCN block
  61. *
  62. * @handle: amdgpu_device pointer
  63. *
  64. * Load firmware and sw initialization
  65. */
  66. static int vcn_v1_0_sw_init(void *handle)
  67. {
  68. struct amdgpu_ring *ring;
  69. int i, r;
  70. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  71. /* VCN DEC TRAP */
  72. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, VCN_1_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->vcn.irq);
  73. if (r)
  74. return r;
  75. /* VCN ENC TRAP */
  76. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  77. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + VCN_1_0__SRCID__UVD_ENC_GENERAL_PURPOSE,
  78. &adev->vcn.irq);
  79. if (r)
  80. return r;
  81. }
  82. /* VCN JPEG TRAP */
  83. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->vcn.irq);
  84. if (r)
  85. return r;
  86. r = amdgpu_vcn_sw_init(adev);
  87. if (r)
  88. return r;
  89. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  90. const struct common_firmware_header *hdr;
  91. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  92. adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].ucode_id = AMDGPU_UCODE_ID_VCN;
  93. adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].fw = adev->vcn.fw;
  94. adev->firmware.fw_size +=
  95. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  96. DRM_INFO("PSP loading VCN firmware\n");
  97. }
  98. r = amdgpu_vcn_resume(adev);
  99. if (r)
  100. return r;
  101. ring = &adev->vcn.ring_dec;
  102. sprintf(ring->name, "vcn_dec");
  103. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  104. if (r)
  105. return r;
  106. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  107. ring = &adev->vcn.ring_enc[i];
  108. sprintf(ring->name, "vcn_enc%d", i);
  109. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  110. if (r)
  111. return r;
  112. }
  113. ring = &adev->vcn.ring_jpeg;
  114. sprintf(ring->name, "vcn_jpeg");
  115. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  116. if (r)
  117. return r;
  118. return r;
  119. }
  120. /**
  121. * vcn_v1_0_sw_fini - sw fini for VCN block
  122. *
  123. * @handle: amdgpu_device pointer
  124. *
  125. * VCN suspend and free up sw allocation
  126. */
  127. static int vcn_v1_0_sw_fini(void *handle)
  128. {
  129. int r;
  130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  131. r = amdgpu_vcn_suspend(adev);
  132. if (r)
  133. return r;
  134. r = amdgpu_vcn_sw_fini(adev);
  135. return r;
  136. }
  137. /**
  138. * vcn_v1_0_hw_init - start and test VCN block
  139. *
  140. * @handle: amdgpu_device pointer
  141. *
  142. * Initialize the hardware, boot up the VCPU and do some testing
  143. */
  144. static int vcn_v1_0_hw_init(void *handle)
  145. {
  146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  147. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  148. int i, r;
  149. ring->ready = true;
  150. r = amdgpu_ring_test_ring(ring);
  151. if (r) {
  152. ring->ready = false;
  153. goto done;
  154. }
  155. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  156. ring = &adev->vcn.ring_enc[i];
  157. ring->ready = true;
  158. r = amdgpu_ring_test_ring(ring);
  159. if (r) {
  160. ring->ready = false;
  161. goto done;
  162. }
  163. }
  164. ring = &adev->vcn.ring_jpeg;
  165. ring->ready = true;
  166. r = amdgpu_ring_test_ring(ring);
  167. if (r) {
  168. ring->ready = false;
  169. goto done;
  170. }
  171. done:
  172. if (!r)
  173. DRM_INFO("VCN decode and encode initialized successfully(under %s).\n",
  174. (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)?"DPG Mode":"SPG Mode");
  175. return r;
  176. }
  177. /**
  178. * vcn_v1_0_hw_fini - stop the hardware block
  179. *
  180. * @handle: amdgpu_device pointer
  181. *
  182. * Stop the VCN block, mark ring as not ready any more
  183. */
  184. static int vcn_v1_0_hw_fini(void *handle)
  185. {
  186. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  187. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  188. if (RREG32_SOC15(VCN, 0, mmUVD_STATUS))
  189. vcn_v1_0_stop(adev);
  190. ring->ready = false;
  191. return 0;
  192. }
  193. /**
  194. * vcn_v1_0_suspend - suspend VCN block
  195. *
  196. * @handle: amdgpu_device pointer
  197. *
  198. * HW fini and suspend VCN block
  199. */
  200. static int vcn_v1_0_suspend(void *handle)
  201. {
  202. int r;
  203. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  204. r = vcn_v1_0_hw_fini(adev);
  205. if (r)
  206. return r;
  207. r = amdgpu_vcn_suspend(adev);
  208. return r;
  209. }
  210. /**
  211. * vcn_v1_0_resume - resume VCN block
  212. *
  213. * @handle: amdgpu_device pointer
  214. *
  215. * Resume firmware and hw init VCN block
  216. */
  217. static int vcn_v1_0_resume(void *handle)
  218. {
  219. int r;
  220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  221. r = amdgpu_vcn_resume(adev);
  222. if (r)
  223. return r;
  224. r = vcn_v1_0_hw_init(adev);
  225. return r;
  226. }
  227. /**
  228. * vcn_v1_0_mc_resume_spg_mode - memory controller programming
  229. *
  230. * @adev: amdgpu_device pointer
  231. *
  232. * Let the VCN memory controller know it's offsets
  233. */
  234. static void vcn_v1_0_mc_resume_spg_mode(struct amdgpu_device *adev)
  235. {
  236. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  237. uint32_t offset;
  238. /* cache window 0: fw */
  239. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  240. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  241. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_lo));
  242. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  243. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_hi));
  244. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0, 0);
  245. offset = 0;
  246. } else {
  247. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  248. lower_32_bits(adev->vcn.gpu_addr));
  249. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  250. upper_32_bits(adev->vcn.gpu_addr));
  251. offset = size;
  252. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  253. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  254. }
  255. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  256. /* cache window 1: stack */
  257. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  258. lower_32_bits(adev->vcn.gpu_addr + offset));
  259. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  260. upper_32_bits(adev->vcn.gpu_addr + offset));
  261. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  262. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE);
  263. /* cache window 2: context */
  264. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  265. lower_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_STACK_SIZE));
  266. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  267. upper_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_STACK_SIZE));
  268. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  269. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE);
  270. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  271. adev->gfx.config.gb_addr_config);
  272. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  273. adev->gfx.config.gb_addr_config);
  274. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  275. adev->gfx.config.gb_addr_config);
  276. }
  277. static void vcn_v1_0_mc_resume_dpg_mode(struct amdgpu_device *adev)
  278. {
  279. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  280. uint32_t offset;
  281. /* cache window 0: fw */
  282. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  283. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  284. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_lo),
  285. 0xFFFFFFFF, 0);
  286. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  287. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_hi),
  288. 0xFFFFFFFF, 0);
  289. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0, 0,
  290. 0xFFFFFFFF, 0);
  291. offset = 0;
  292. } else {
  293. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  294. lower_32_bits(adev->vcn.gpu_addr), 0xFFFFFFFF, 0);
  295. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  296. upper_32_bits(adev->vcn.gpu_addr), 0xFFFFFFFF, 0);
  297. offset = size;
  298. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  299. AMDGPU_UVD_FIRMWARE_OFFSET >> 3, 0xFFFFFFFF, 0);
  300. }
  301. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size, 0xFFFFFFFF, 0);
  302. /* cache window 1: stack */
  303. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  304. lower_32_bits(adev->vcn.gpu_addr + offset), 0xFFFFFFFF, 0);
  305. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  306. upper_32_bits(adev->vcn.gpu_addr + offset), 0xFFFFFFFF, 0);
  307. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0,
  308. 0xFFFFFFFF, 0);
  309. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE,
  310. 0xFFFFFFFF, 0);
  311. /* cache window 2: context */
  312. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  313. lower_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_STACK_SIZE),
  314. 0xFFFFFFFF, 0);
  315. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  316. upper_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_STACK_SIZE),
  317. 0xFFFFFFFF, 0);
  318. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0, 0xFFFFFFFF, 0);
  319. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE,
  320. 0xFFFFFFFF, 0);
  321. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  322. adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
  323. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  324. adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
  325. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  326. adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
  327. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_ADDR_CONFIG,
  328. adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
  329. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_UV_ADDR_CONFIG,
  330. adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
  331. }
  332. /**
  333. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  334. *
  335. * @adev: amdgpu_device pointer
  336. * @sw: enable SW clock gating
  337. *
  338. * Disable clock gating for VCN block
  339. */
  340. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
  341. {
  342. uint32_t data;
  343. /* JPEG disable CGC */
  344. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  345. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  346. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  347. else
  348. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  349. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  350. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  351. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  352. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  353. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  354. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  355. /* UVD disable CGC */
  356. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  357. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  358. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  359. else
  360. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  361. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  362. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  363. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  364. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  365. data &= ~(UVD_CGC_GATE__SYS_MASK
  366. | UVD_CGC_GATE__UDEC_MASK
  367. | UVD_CGC_GATE__MPEG2_MASK
  368. | UVD_CGC_GATE__REGS_MASK
  369. | UVD_CGC_GATE__RBC_MASK
  370. | UVD_CGC_GATE__LMI_MC_MASK
  371. | UVD_CGC_GATE__LMI_UMC_MASK
  372. | UVD_CGC_GATE__IDCT_MASK
  373. | UVD_CGC_GATE__MPRD_MASK
  374. | UVD_CGC_GATE__MPC_MASK
  375. | UVD_CGC_GATE__LBSI_MASK
  376. | UVD_CGC_GATE__LRBBM_MASK
  377. | UVD_CGC_GATE__UDEC_RE_MASK
  378. | UVD_CGC_GATE__UDEC_CM_MASK
  379. | UVD_CGC_GATE__UDEC_IT_MASK
  380. | UVD_CGC_GATE__UDEC_DB_MASK
  381. | UVD_CGC_GATE__UDEC_MP_MASK
  382. | UVD_CGC_GATE__WCB_MASK
  383. | UVD_CGC_GATE__VCPU_MASK
  384. | UVD_CGC_GATE__SCPU_MASK);
  385. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  386. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  387. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  388. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  389. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  390. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  391. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  392. | UVD_CGC_CTRL__SYS_MODE_MASK
  393. | UVD_CGC_CTRL__UDEC_MODE_MASK
  394. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  395. | UVD_CGC_CTRL__REGS_MODE_MASK
  396. | UVD_CGC_CTRL__RBC_MODE_MASK
  397. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  398. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  399. | UVD_CGC_CTRL__IDCT_MODE_MASK
  400. | UVD_CGC_CTRL__MPRD_MODE_MASK
  401. | UVD_CGC_CTRL__MPC_MODE_MASK
  402. | UVD_CGC_CTRL__LBSI_MODE_MASK
  403. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  404. | UVD_CGC_CTRL__WCB_MODE_MASK
  405. | UVD_CGC_CTRL__VCPU_MODE_MASK
  406. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  407. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  408. /* turn on */
  409. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  410. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  411. | UVD_SUVD_CGC_GATE__SIT_MASK
  412. | UVD_SUVD_CGC_GATE__SMP_MASK
  413. | UVD_SUVD_CGC_GATE__SCM_MASK
  414. | UVD_SUVD_CGC_GATE__SDB_MASK
  415. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  416. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  417. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  418. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  419. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  420. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  421. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  422. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  423. | UVD_SUVD_CGC_GATE__SCLR_MASK
  424. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  425. | UVD_SUVD_CGC_GATE__ENT_MASK
  426. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  427. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  428. | UVD_SUVD_CGC_GATE__SITE_MASK
  429. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  430. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  431. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  432. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  433. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  434. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  435. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  436. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  437. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  438. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  439. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  440. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  441. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  442. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  443. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  444. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  445. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  446. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  447. }
  448. /**
  449. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  450. *
  451. * @adev: amdgpu_device pointer
  452. * @sw: enable SW clock gating
  453. *
  454. * Enable clock gating for VCN block
  455. */
  456. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
  457. {
  458. uint32_t data = 0;
  459. /* enable JPEG CGC */
  460. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  461. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  462. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  463. else
  464. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  465. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  466. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  467. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  468. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  469. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  470. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  471. /* enable UVD CGC */
  472. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  473. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  474. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  475. else
  476. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  477. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  478. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  479. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  480. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  481. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  482. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  483. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  484. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  485. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  486. | UVD_CGC_CTRL__SYS_MODE_MASK
  487. | UVD_CGC_CTRL__UDEC_MODE_MASK
  488. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  489. | UVD_CGC_CTRL__REGS_MODE_MASK
  490. | UVD_CGC_CTRL__RBC_MODE_MASK
  491. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  492. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  493. | UVD_CGC_CTRL__IDCT_MODE_MASK
  494. | UVD_CGC_CTRL__MPRD_MODE_MASK
  495. | UVD_CGC_CTRL__MPC_MODE_MASK
  496. | UVD_CGC_CTRL__LBSI_MODE_MASK
  497. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  498. | UVD_CGC_CTRL__WCB_MODE_MASK
  499. | UVD_CGC_CTRL__VCPU_MODE_MASK
  500. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  501. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  502. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  503. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  504. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  505. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  506. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  507. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  508. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  509. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  510. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  511. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  512. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  513. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  514. }
  515. static void vcn_v1_0_clock_gating_dpg_mode(struct amdgpu_device *adev, uint8_t sram_sel)
  516. {
  517. uint32_t reg_data = 0;
  518. /* disable JPEG CGC */
  519. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  520. reg_data = 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  521. else
  522. reg_data = 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  523. reg_data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  524. reg_data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  525. WREG32_SOC15_DPG_MODE(UVD, 0, mmJPEG_CGC_CTRL, reg_data, 0xFFFFFFFF, sram_sel);
  526. WREG32_SOC15_DPG_MODE(UVD, 0, mmJPEG_CGC_GATE, 0, 0xFFFFFFFF, sram_sel);
  527. /* enable sw clock gating control */
  528. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  529. reg_data = 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  530. else
  531. reg_data = 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  532. reg_data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  533. reg_data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  534. reg_data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  535. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  536. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  537. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  538. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  539. UVD_CGC_CTRL__SYS_MODE_MASK |
  540. UVD_CGC_CTRL__UDEC_MODE_MASK |
  541. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  542. UVD_CGC_CTRL__REGS_MODE_MASK |
  543. UVD_CGC_CTRL__RBC_MODE_MASK |
  544. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  545. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  546. UVD_CGC_CTRL__IDCT_MODE_MASK |
  547. UVD_CGC_CTRL__MPRD_MODE_MASK |
  548. UVD_CGC_CTRL__MPC_MODE_MASK |
  549. UVD_CGC_CTRL__LBSI_MODE_MASK |
  550. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  551. UVD_CGC_CTRL__WCB_MODE_MASK |
  552. UVD_CGC_CTRL__VCPU_MODE_MASK |
  553. UVD_CGC_CTRL__SCPU_MODE_MASK);
  554. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_CGC_CTRL, reg_data, 0xFFFFFFFF, sram_sel);
  555. /* turn off clock gating */
  556. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_CGC_GATE, 0, 0xFFFFFFFF, sram_sel);
  557. /* turn on SUVD clock gating */
  558. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SUVD_CGC_GATE, 1, 0xFFFFFFFF, sram_sel);
  559. /* turn on sw mode in UVD_SUVD_CGC_CTRL */
  560. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SUVD_CGC_CTRL, 0, 0xFFFFFFFF, sram_sel);
  561. }
  562. static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
  563. {
  564. uint32_t data = 0;
  565. int ret;
  566. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  567. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  568. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  569. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  570. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  571. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  572. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  573. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  574. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  575. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  576. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  577. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  578. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  579. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
  580. } else {
  581. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  582. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  583. | 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  584. | 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  585. | 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  586. | 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  587. | 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  588. | 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  589. | 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  590. | 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  591. | 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  592. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  593. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
  594. }
  595. /* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
  596. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  597. data &= ~0x103;
  598. if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
  599. data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
  600. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  601. }
  602. static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
  603. {
  604. uint32_t data = 0;
  605. int ret;
  606. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  607. /* Before power off, this indicator has to be turned on */
  608. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  609. data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
  610. data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
  611. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  612. data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  613. | 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  614. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  615. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  616. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  617. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  618. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  619. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  620. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  621. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  622. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  623. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  624. data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
  625. | 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
  626. | 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
  627. | 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
  628. | 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
  629. | 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
  630. | 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
  631. | 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
  632. | 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
  633. | 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
  634. | 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
  635. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
  636. }
  637. }
  638. /**
  639. * vcn_v1_0_start - start VCN block
  640. *
  641. * @adev: amdgpu_device pointer
  642. *
  643. * Setup and start the VCN block
  644. */
  645. static int vcn_v1_0_start_spg_mode(struct amdgpu_device *adev)
  646. {
  647. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  648. uint32_t rb_bufsz, tmp;
  649. uint32_t lmi_swap_cntl;
  650. int i, j, r;
  651. /* disable byte swapping */
  652. lmi_swap_cntl = 0;
  653. vcn_1_0_disable_static_power_gating(adev);
  654. /* disable clock gating */
  655. vcn_v1_0_disable_clock_gating(adev);
  656. vcn_v1_0_mc_resume_spg_mode(adev);
  657. /* disable interupt */
  658. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  659. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  660. /* stall UMC and register bus before resetting VCPU */
  661. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  662. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  663. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  664. mdelay(1);
  665. /* put LMI, VCPU, RBC etc... into reset */
  666. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  667. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  668. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  669. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  670. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  671. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  672. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  673. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  674. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  675. mdelay(5);
  676. /* initialize VCN memory controller */
  677. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  678. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  679. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  680. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  681. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  682. UVD_LMI_CTRL__REQ_MODE_MASK |
  683. 0x00100000L);
  684. #ifdef __BIG_ENDIAN
  685. /* swap (8 in 32) RB and IB */
  686. lmi_swap_cntl = 0xa;
  687. #endif
  688. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  689. tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL);
  690. tmp &= ~UVD_MPC_CNTL__REPLACEMENT_MODE_MASK;
  691. tmp |= 0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT;
  692. WREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL, tmp);
  693. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0,
  694. ((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
  695. (0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
  696. (0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
  697. (0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)));
  698. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0,
  699. ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
  700. (0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
  701. (0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
  702. (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)));
  703. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX,
  704. ((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
  705. (0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
  706. (0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)));
  707. /* take all subblocks out of reset, except VCPU */
  708. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  709. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  710. mdelay(5);
  711. /* enable VCPU clock */
  712. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  713. UVD_VCPU_CNTL__CLK_EN_MASK);
  714. /* enable UMC */
  715. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  716. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  717. /* boot up the VCPU */
  718. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  719. mdelay(10);
  720. for (i = 0; i < 10; ++i) {
  721. uint32_t status;
  722. for (j = 0; j < 100; ++j) {
  723. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  724. if (status & UVD_STATUS__IDLE)
  725. break;
  726. mdelay(10);
  727. }
  728. r = 0;
  729. if (status & UVD_STATUS__IDLE)
  730. break;
  731. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  732. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  733. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  734. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  735. mdelay(10);
  736. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  737. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  738. mdelay(10);
  739. r = -1;
  740. }
  741. if (r) {
  742. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  743. return r;
  744. }
  745. /* enable master interrupt */
  746. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  747. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  748. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  749. /* enable system interrupt for JRBC, TODO: move to set interrupt*/
  750. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SYS_INT_EN),
  751. UVD_SYS_INT_EN__UVD_JRBC_EN_MASK,
  752. ~UVD_SYS_INT_EN__UVD_JRBC_EN_MASK);
  753. /* clear the bit 4 of VCN_STATUS */
  754. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  755. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  756. /* force RBC into idle state */
  757. rb_bufsz = order_base_2(ring->ring_size);
  758. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  759. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  760. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  761. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  762. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  763. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  764. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  765. /* set the write pointer delay */
  766. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  767. /* set the wb address */
  768. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  769. (upper_32_bits(ring->gpu_addr) >> 2));
  770. /* programm the RB_BASE for ring buffer */
  771. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  772. lower_32_bits(ring->gpu_addr));
  773. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  774. upper_32_bits(ring->gpu_addr));
  775. /* Initialize the ring buffer's read and write pointers */
  776. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  777. WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2, 0);
  778. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  779. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  780. lower_32_bits(ring->wptr));
  781. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  782. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  783. ring = &adev->vcn.ring_enc[0];
  784. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  785. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  786. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  787. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  788. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  789. ring = &adev->vcn.ring_enc[1];
  790. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  791. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  792. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  793. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  794. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  795. ring = &adev->vcn.ring_jpeg;
  796. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  797. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, UVD_JRBC_RB_CNTL__RB_NO_FETCH_MASK |
  798. UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
  799. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW, lower_32_bits(ring->gpu_addr));
  800. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH, upper_32_bits(ring->gpu_addr));
  801. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, 0);
  802. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, 0);
  803. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
  804. /* initialize wptr */
  805. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  806. /* copy patch commands to the jpeg ring */
  807. vcn_v1_0_jpeg_ring_set_patch_ring(ring,
  808. (ring->wptr + ring->max_dw * amdgpu_sched_hw_submission));
  809. return 0;
  810. }
  811. static int vcn_v1_0_start_dpg_mode(struct amdgpu_device *adev)
  812. {
  813. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  814. uint32_t rb_bufsz, tmp;
  815. uint32_t lmi_swap_cntl;
  816. /* disable byte swapping */
  817. lmi_swap_cntl = 0;
  818. vcn_1_0_enable_static_power_gating(adev);
  819. /* enable dynamic power gating mode */
  820. tmp = RREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS);
  821. tmp |= UVD_POWER_STATUS__UVD_PG_MODE_MASK;
  822. tmp |= UVD_POWER_STATUS__UVD_PG_EN_MASK;
  823. WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, tmp);
  824. /* enable clock gating */
  825. vcn_v1_0_clock_gating_dpg_mode(adev, 0);
  826. /* enable VCPU clock */
  827. tmp = (0xFF << UVD_VCPU_CNTL__PRB_TIMEOUT_VAL__SHIFT);
  828. tmp |= UVD_VCPU_CNTL__CLK_EN_MASK;
  829. tmp |= UVD_VCPU_CNTL__MIF_WR_LOW_THRESHOLD_BP_MASK;
  830. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CNTL, tmp, 0xFFFFFFFF, 0);
  831. /* disable interupt */
  832. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MASTINT_EN,
  833. 0, UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  834. /* stall UMC and register bus before resetting VCPU */
  835. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL2,
  836. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  837. /* put LMI, VCPU, RBC etc... into reset */
  838. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SOFT_RESET,
  839. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  840. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  841. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  842. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  843. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  844. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  845. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  846. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK,
  847. 0xFFFFFFFF, 0);
  848. /* initialize VCN memory controller */
  849. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
  850. (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  851. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  852. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  853. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  854. UVD_LMI_CTRL__REQ_MODE_MASK |
  855. UVD_LMI_CTRL__CRC_RESET_MASK |
  856. UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
  857. 0x00100000L, 0xFFFFFFFF, 0);
  858. #ifdef __BIG_ENDIAN
  859. /* swap (8 in 32) RB and IB */
  860. lmi_swap_cntl = 0xa;
  861. #endif
  862. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl, 0xFFFFFFFF, 0);
  863. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_CNTL,
  864. 0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT, 0xFFFFFFFF, 0);
  865. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUXA0,
  866. ((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
  867. (0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
  868. (0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
  869. (0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)), 0xFFFFFFFF, 0);
  870. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUXB0,
  871. ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
  872. (0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
  873. (0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
  874. (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0xFFFFFFFF, 0);
  875. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUX,
  876. ((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
  877. (0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
  878. (0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)), 0xFFFFFFFF, 0);
  879. vcn_v1_0_mc_resume_dpg_mode(adev);
  880. /* take all subblocks out of reset, except VCPU */
  881. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SOFT_RESET,
  882. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK, 0xFFFFFFFF, 0);
  883. /* enable VCPU clock */
  884. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CNTL,
  885. UVD_VCPU_CNTL__CLK_EN_MASK, 0xFFFFFFFF, 0);
  886. /* enable UMC */
  887. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL2,
  888. 0, UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  889. /* boot up the VCPU */
  890. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SOFT_RESET, 0, 0xFFFFFFFF, 0);
  891. /* enable master interrupt */
  892. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MASTINT_EN,
  893. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  894. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK), 0);
  895. vcn_v1_0_clock_gating_dpg_mode(adev, 1);
  896. /* setup mmUVD_LMI_CTRL */
  897. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
  898. (8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  899. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  900. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  901. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  902. UVD_LMI_CTRL__REQ_MODE_MASK |
  903. UVD_LMI_CTRL__CRC_RESET_MASK |
  904. UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
  905. 0x00100000L, 0xFFFFFFFF, 1);
  906. tmp = adev->gfx.config.gb_addr_config;
  907. /* setup VCN global tiling registers */
  908. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_ADDR_CONFIG, tmp, 0xFFFFFFFF, 1);
  909. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_UV_ADDR_CONFIG, tmp, 0xFFFFFFFF, 1);
  910. /* enable System Interrupt for JRBC */
  911. WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SYS_INT_EN,
  912. UVD_SYS_INT_EN__UVD_JRBC_EN_MASK, 0xFFFFFFFF, 1);
  913. /* force RBC into idle state */
  914. rb_bufsz = order_base_2(ring->ring_size);
  915. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  916. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  917. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  918. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  919. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  920. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  921. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  922. /* set the write pointer delay */
  923. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  924. /* set the wb address */
  925. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  926. (upper_32_bits(ring->gpu_addr) >> 2));
  927. /* programm the RB_BASE for ring buffer */
  928. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  929. lower_32_bits(ring->gpu_addr));
  930. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  931. upper_32_bits(ring->gpu_addr));
  932. /* Initialize the ring buffer's read and write pointers */
  933. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  934. WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2, 0);
  935. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  936. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  937. lower_32_bits(ring->wptr));
  938. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  939. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  940. /* initialize wptr */
  941. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  942. /* copy patch commands to the jpeg ring */
  943. vcn_v1_0_jpeg_ring_set_patch_ring(ring,
  944. (ring->wptr + ring->max_dw * amdgpu_sched_hw_submission));
  945. return 0;
  946. }
  947. static int vcn_v1_0_start(struct amdgpu_device *adev)
  948. {
  949. int r;
  950. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
  951. r = vcn_v1_0_start_dpg_mode(adev);
  952. else
  953. r = vcn_v1_0_start_spg_mode(adev);
  954. return r;
  955. }
  956. /**
  957. * vcn_v1_0_stop - stop VCN block
  958. *
  959. * @adev: amdgpu_device pointer
  960. *
  961. * stop the VCN block
  962. */
  963. static int vcn_v1_0_stop_spg_mode(struct amdgpu_device *adev)
  964. {
  965. int ret_code, tmp;
  966. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_STATUS, UVD_STATUS__IDLE, 0x7, ret_code);
  967. tmp = UVD_LMI_STATUS__VCPU_LMI_WRITE_CLEAN_MASK |
  968. UVD_LMI_STATUS__READ_CLEAN_MASK |
  969. UVD_LMI_STATUS__WRITE_CLEAN_MASK |
  970. UVD_LMI_STATUS__WRITE_CLEAN_RAW_MASK;
  971. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_LMI_STATUS, tmp, tmp, ret_code);
  972. /* put VCPU into reset */
  973. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  974. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  975. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  976. tmp = UVD_LMI_STATUS__UMC_READ_CLEAN_RAW_MASK |
  977. UVD_LMI_STATUS__UMC_WRITE_CLEAN_RAW_MASK;
  978. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_LMI_STATUS, tmp, tmp, ret_code);
  979. /* disable VCPU clock */
  980. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0,
  981. ~UVD_VCPU_CNTL__CLK_EN_MASK);
  982. /* reset LMI UMC/LMI */
  983. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  984. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK,
  985. ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  986. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  987. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK,
  988. ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK);
  989. WREG32_SOC15(UVD, 0, mmUVD_STATUS, 0);
  990. vcn_v1_0_enable_clock_gating(adev);
  991. vcn_1_0_enable_static_power_gating(adev);
  992. return 0;
  993. }
  994. static int vcn_v1_0_stop_dpg_mode(struct amdgpu_device *adev)
  995. {
  996. int ret_code;
  997. /* Wait for power status to be UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF */
  998. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  999. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  1000. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  1001. if (ret_code) {
  1002. int tmp = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR) & 0x7FFFFFFF;
  1003. /* wait for read ptr to be equal to write ptr */
  1004. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_RBC_RB_RPTR, tmp, 0xFFFFFFFF, ret_code);
  1005. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  1006. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  1007. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  1008. }
  1009. /* disable dynamic power gating mode */
  1010. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
  1011. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  1012. return 0;
  1013. }
  1014. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  1015. {
  1016. int r;
  1017. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
  1018. r = vcn_v1_0_stop_dpg_mode(adev);
  1019. else
  1020. r = vcn_v1_0_stop_spg_mode(adev);
  1021. return r;
  1022. }
  1023. static bool vcn_v1_0_is_idle(void *handle)
  1024. {
  1025. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1026. return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == UVD_STATUS__IDLE);
  1027. }
  1028. static int vcn_v1_0_wait_for_idle(void *handle)
  1029. {
  1030. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1031. int ret = 0;
  1032. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, UVD_STATUS__IDLE,
  1033. UVD_STATUS__IDLE, ret);
  1034. return ret;
  1035. }
  1036. static int vcn_v1_0_set_clockgating_state(void *handle,
  1037. enum amd_clockgating_state state)
  1038. {
  1039. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1040. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1041. if (enable) {
  1042. /* wait for STATUS to clear */
  1043. if (vcn_v1_0_is_idle(handle))
  1044. return -EBUSY;
  1045. vcn_v1_0_enable_clock_gating(adev);
  1046. } else {
  1047. /* disable HW gating and enable Sw gating */
  1048. vcn_v1_0_disable_clock_gating(adev);
  1049. }
  1050. return 0;
  1051. }
  1052. /**
  1053. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  1054. *
  1055. * @ring: amdgpu_ring pointer
  1056. *
  1057. * Returns the current hardware read pointer
  1058. */
  1059. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  1060. {
  1061. struct amdgpu_device *adev = ring->adev;
  1062. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  1063. }
  1064. /**
  1065. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  1066. *
  1067. * @ring: amdgpu_ring pointer
  1068. *
  1069. * Returns the current hardware write pointer
  1070. */
  1071. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  1072. {
  1073. struct amdgpu_device *adev = ring->adev;
  1074. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  1075. }
  1076. /**
  1077. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  1078. *
  1079. * @ring: amdgpu_ring pointer
  1080. *
  1081. * Commits the write pointer to the hardware
  1082. */
  1083. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  1084. {
  1085. struct amdgpu_device *adev = ring->adev;
  1086. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
  1087. WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2,
  1088. lower_32_bits(ring->wptr) | 0x80000000);
  1089. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  1090. }
  1091. /**
  1092. * vcn_v1_0_dec_ring_insert_start - insert a start command
  1093. *
  1094. * @ring: amdgpu_ring pointer
  1095. *
  1096. * Write a start command to the ring.
  1097. */
  1098. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  1099. {
  1100. struct amdgpu_device *adev = ring->adev;
  1101. amdgpu_ring_write(ring,
  1102. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1103. amdgpu_ring_write(ring, 0);
  1104. amdgpu_ring_write(ring,
  1105. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1106. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  1107. }
  1108. /**
  1109. * vcn_v1_0_dec_ring_insert_end - insert a end command
  1110. *
  1111. * @ring: amdgpu_ring pointer
  1112. *
  1113. * Write a end command to the ring.
  1114. */
  1115. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  1116. {
  1117. struct amdgpu_device *adev = ring->adev;
  1118. amdgpu_ring_write(ring,
  1119. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1120. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  1121. }
  1122. /**
  1123. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  1124. *
  1125. * @ring: amdgpu_ring pointer
  1126. * @fence: fence to emit
  1127. *
  1128. * Write a fence and a trap command to the ring.
  1129. */
  1130. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1131. unsigned flags)
  1132. {
  1133. struct amdgpu_device *adev = ring->adev;
  1134. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1135. amdgpu_ring_write(ring,
  1136. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  1137. amdgpu_ring_write(ring, seq);
  1138. amdgpu_ring_write(ring,
  1139. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1140. amdgpu_ring_write(ring, addr & 0xffffffff);
  1141. amdgpu_ring_write(ring,
  1142. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1143. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  1144. amdgpu_ring_write(ring,
  1145. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1146. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  1147. amdgpu_ring_write(ring,
  1148. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1149. amdgpu_ring_write(ring, 0);
  1150. amdgpu_ring_write(ring,
  1151. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1152. amdgpu_ring_write(ring, 0);
  1153. amdgpu_ring_write(ring,
  1154. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1155. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  1156. }
  1157. /**
  1158. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  1159. *
  1160. * @ring: amdgpu_ring pointer
  1161. * @ib: indirect buffer to execute
  1162. *
  1163. * Write ring commands to execute the indirect buffer
  1164. */
  1165. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  1166. struct amdgpu_ib *ib,
  1167. unsigned vmid, bool ctx_switch)
  1168. {
  1169. struct amdgpu_device *adev = ring->adev;
  1170. amdgpu_ring_write(ring,
  1171. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  1172. amdgpu_ring_write(ring, vmid);
  1173. amdgpu_ring_write(ring,
  1174. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1175. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1176. amdgpu_ring_write(ring,
  1177. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1178. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1179. amdgpu_ring_write(ring,
  1180. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  1181. amdgpu_ring_write(ring, ib->length_dw);
  1182. }
  1183. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1184. uint32_t reg, uint32_t val,
  1185. uint32_t mask)
  1186. {
  1187. struct amdgpu_device *adev = ring->adev;
  1188. amdgpu_ring_write(ring,
  1189. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1190. amdgpu_ring_write(ring, reg << 2);
  1191. amdgpu_ring_write(ring,
  1192. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1193. amdgpu_ring_write(ring, val);
  1194. amdgpu_ring_write(ring,
  1195. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  1196. amdgpu_ring_write(ring, mask);
  1197. amdgpu_ring_write(ring,
  1198. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1199. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  1200. }
  1201. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1202. unsigned vmid, uint64_t pd_addr)
  1203. {
  1204. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1205. uint32_t data0, data1, mask;
  1206. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1207. /* wait for register write */
  1208. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1209. data1 = lower_32_bits(pd_addr);
  1210. mask = 0xffffffff;
  1211. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  1212. }
  1213. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  1214. uint32_t reg, uint32_t val)
  1215. {
  1216. struct amdgpu_device *adev = ring->adev;
  1217. amdgpu_ring_write(ring,
  1218. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1219. amdgpu_ring_write(ring, reg << 2);
  1220. amdgpu_ring_write(ring,
  1221. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1222. amdgpu_ring_write(ring, val);
  1223. amdgpu_ring_write(ring,
  1224. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1225. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  1226. }
  1227. /**
  1228. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  1229. *
  1230. * @ring: amdgpu_ring pointer
  1231. *
  1232. * Returns the current hardware enc read pointer
  1233. */
  1234. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  1235. {
  1236. struct amdgpu_device *adev = ring->adev;
  1237. if (ring == &adev->vcn.ring_enc[0])
  1238. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  1239. else
  1240. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  1241. }
  1242. /**
  1243. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  1244. *
  1245. * @ring: amdgpu_ring pointer
  1246. *
  1247. * Returns the current hardware enc write pointer
  1248. */
  1249. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  1250. {
  1251. struct amdgpu_device *adev = ring->adev;
  1252. if (ring == &adev->vcn.ring_enc[0])
  1253. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  1254. else
  1255. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  1256. }
  1257. /**
  1258. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  1259. *
  1260. * @ring: amdgpu_ring pointer
  1261. *
  1262. * Commits the enc write pointer to the hardware
  1263. */
  1264. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  1265. {
  1266. struct amdgpu_device *adev = ring->adev;
  1267. if (ring == &adev->vcn.ring_enc[0])
  1268. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  1269. lower_32_bits(ring->wptr));
  1270. else
  1271. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  1272. lower_32_bits(ring->wptr));
  1273. }
  1274. /**
  1275. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  1276. *
  1277. * @ring: amdgpu_ring pointer
  1278. * @fence: fence to emit
  1279. *
  1280. * Write enc a fence and a trap command to the ring.
  1281. */
  1282. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1283. u64 seq, unsigned flags)
  1284. {
  1285. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1286. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  1287. amdgpu_ring_write(ring, addr);
  1288. amdgpu_ring_write(ring, upper_32_bits(addr));
  1289. amdgpu_ring_write(ring, seq);
  1290. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  1291. }
  1292. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1293. {
  1294. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  1295. }
  1296. /**
  1297. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  1298. *
  1299. * @ring: amdgpu_ring pointer
  1300. * @ib: indirect buffer to execute
  1301. *
  1302. * Write enc ring commands to execute the indirect buffer
  1303. */
  1304. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1305. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  1306. {
  1307. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  1308. amdgpu_ring_write(ring, vmid);
  1309. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1310. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1311. amdgpu_ring_write(ring, ib->length_dw);
  1312. }
  1313. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1314. uint32_t reg, uint32_t val,
  1315. uint32_t mask)
  1316. {
  1317. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  1318. amdgpu_ring_write(ring, reg << 2);
  1319. amdgpu_ring_write(ring, mask);
  1320. amdgpu_ring_write(ring, val);
  1321. }
  1322. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1323. unsigned int vmid, uint64_t pd_addr)
  1324. {
  1325. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1326. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1327. /* wait for reg writes */
  1328. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  1329. lower_32_bits(pd_addr), 0xffffffff);
  1330. }
  1331. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1332. uint32_t reg, uint32_t val)
  1333. {
  1334. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  1335. amdgpu_ring_write(ring, reg << 2);
  1336. amdgpu_ring_write(ring, val);
  1337. }
  1338. /**
  1339. * vcn_v1_0_jpeg_ring_get_rptr - get read pointer
  1340. *
  1341. * @ring: amdgpu_ring pointer
  1342. *
  1343. * Returns the current hardware read pointer
  1344. */
  1345. static uint64_t vcn_v1_0_jpeg_ring_get_rptr(struct amdgpu_ring *ring)
  1346. {
  1347. struct amdgpu_device *adev = ring->adev;
  1348. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1349. }
  1350. /**
  1351. * vcn_v1_0_jpeg_ring_get_wptr - get write pointer
  1352. *
  1353. * @ring: amdgpu_ring pointer
  1354. *
  1355. * Returns the current hardware write pointer
  1356. */
  1357. static uint64_t vcn_v1_0_jpeg_ring_get_wptr(struct amdgpu_ring *ring)
  1358. {
  1359. struct amdgpu_device *adev = ring->adev;
  1360. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  1361. }
  1362. /**
  1363. * vcn_v1_0_jpeg_ring_set_wptr - set write pointer
  1364. *
  1365. * @ring: amdgpu_ring pointer
  1366. *
  1367. * Commits the write pointer to the hardware
  1368. */
  1369. static void vcn_v1_0_jpeg_ring_set_wptr(struct amdgpu_ring *ring)
  1370. {
  1371. struct amdgpu_device *adev = ring->adev;
  1372. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
  1373. }
  1374. /**
  1375. * vcn_v1_0_jpeg_ring_insert_start - insert a start command
  1376. *
  1377. * @ring: amdgpu_ring pointer
  1378. *
  1379. * Write a start command to the ring.
  1380. */
  1381. static void vcn_v1_0_jpeg_ring_insert_start(struct amdgpu_ring *ring)
  1382. {
  1383. struct amdgpu_device *adev = ring->adev;
  1384. amdgpu_ring_write(ring,
  1385. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1386. amdgpu_ring_write(ring, 0x68e04);
  1387. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1388. amdgpu_ring_write(ring, 0x80010000);
  1389. }
  1390. /**
  1391. * vcn_v1_0_jpeg_ring_insert_end - insert a end command
  1392. *
  1393. * @ring: amdgpu_ring pointer
  1394. *
  1395. * Write a end command to the ring.
  1396. */
  1397. static void vcn_v1_0_jpeg_ring_insert_end(struct amdgpu_ring *ring)
  1398. {
  1399. struct amdgpu_device *adev = ring->adev;
  1400. amdgpu_ring_write(ring,
  1401. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1402. amdgpu_ring_write(ring, 0x68e04);
  1403. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1404. amdgpu_ring_write(ring, 0x00010000);
  1405. }
  1406. /**
  1407. * vcn_v1_0_jpeg_ring_emit_fence - emit an fence & trap command
  1408. *
  1409. * @ring: amdgpu_ring pointer
  1410. * @fence: fence to emit
  1411. *
  1412. * Write a fence and a trap command to the ring.
  1413. */
  1414. static void vcn_v1_0_jpeg_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1415. unsigned flags)
  1416. {
  1417. struct amdgpu_device *adev = ring->adev;
  1418. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1419. amdgpu_ring_write(ring,
  1420. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA0), 0, 0, PACKETJ_TYPE0));
  1421. amdgpu_ring_write(ring, seq);
  1422. amdgpu_ring_write(ring,
  1423. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA1), 0, 0, PACKETJ_TYPE0));
  1424. amdgpu_ring_write(ring, seq);
  1425. amdgpu_ring_write(ring,
  1426. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1427. amdgpu_ring_write(ring, lower_32_bits(addr));
  1428. amdgpu_ring_write(ring,
  1429. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1430. amdgpu_ring_write(ring, upper_32_bits(addr));
  1431. amdgpu_ring_write(ring,
  1432. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, 0, PACKETJ_TYPE0));
  1433. amdgpu_ring_write(ring, 0x8);
  1434. amdgpu_ring_write(ring,
  1435. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE4));
  1436. amdgpu_ring_write(ring, 0);
  1437. amdgpu_ring_write(ring,
  1438. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1439. amdgpu_ring_write(ring, 0x01400200);
  1440. amdgpu_ring_write(ring,
  1441. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1442. amdgpu_ring_write(ring, seq);
  1443. amdgpu_ring_write(ring,
  1444. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1445. amdgpu_ring_write(ring, lower_32_bits(addr));
  1446. amdgpu_ring_write(ring,
  1447. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1448. amdgpu_ring_write(ring, upper_32_bits(addr));
  1449. amdgpu_ring_write(ring,
  1450. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE2));
  1451. amdgpu_ring_write(ring, 0xffffffff);
  1452. amdgpu_ring_write(ring,
  1453. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1454. amdgpu_ring_write(ring, 0x3fbc);
  1455. amdgpu_ring_write(ring,
  1456. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1457. amdgpu_ring_write(ring, 0x1);
  1458. /* emit trap */
  1459. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE7));
  1460. amdgpu_ring_write(ring, 0);
  1461. }
  1462. /**
  1463. * vcn_v1_0_jpeg_ring_emit_ib - execute indirect buffer
  1464. *
  1465. * @ring: amdgpu_ring pointer
  1466. * @ib: indirect buffer to execute
  1467. *
  1468. * Write ring commands to execute the indirect buffer.
  1469. */
  1470. static void vcn_v1_0_jpeg_ring_emit_ib(struct amdgpu_ring *ring,
  1471. struct amdgpu_ib *ib,
  1472. unsigned vmid, bool ctx_switch)
  1473. {
  1474. struct amdgpu_device *adev = ring->adev;
  1475. amdgpu_ring_write(ring,
  1476. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_VMID), 0, 0, PACKETJ_TYPE0));
  1477. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1478. amdgpu_ring_write(ring,
  1479. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JPEG_VMID), 0, 0, PACKETJ_TYPE0));
  1480. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1481. amdgpu_ring_write(ring,
  1482. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1483. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1484. amdgpu_ring_write(ring,
  1485. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1486. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1487. amdgpu_ring_write(ring,
  1488. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_IB_SIZE), 0, 0, PACKETJ_TYPE0));
  1489. amdgpu_ring_write(ring, ib->length_dw);
  1490. amdgpu_ring_write(ring,
  1491. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1492. amdgpu_ring_write(ring, lower_32_bits(ring->gpu_addr));
  1493. amdgpu_ring_write(ring,
  1494. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1495. amdgpu_ring_write(ring, upper_32_bits(ring->gpu_addr));
  1496. amdgpu_ring_write(ring,
  1497. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE2));
  1498. amdgpu_ring_write(ring, 0);
  1499. amdgpu_ring_write(ring,
  1500. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1501. amdgpu_ring_write(ring, 0x01400200);
  1502. amdgpu_ring_write(ring,
  1503. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1504. amdgpu_ring_write(ring, 0x2);
  1505. amdgpu_ring_write(ring,
  1506. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_STATUS), 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE3));
  1507. amdgpu_ring_write(ring, 0x2);
  1508. }
  1509. static void vcn_v1_0_jpeg_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1510. uint32_t reg, uint32_t val,
  1511. uint32_t mask)
  1512. {
  1513. struct amdgpu_device *adev = ring->adev;
  1514. uint32_t reg_offset = (reg << 2);
  1515. amdgpu_ring_write(ring,
  1516. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1517. amdgpu_ring_write(ring, 0x01400200);
  1518. amdgpu_ring_write(ring,
  1519. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1520. amdgpu_ring_write(ring, val);
  1521. amdgpu_ring_write(ring,
  1522. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1523. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1524. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1525. amdgpu_ring_write(ring, 0);
  1526. amdgpu_ring_write(ring,
  1527. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3));
  1528. } else {
  1529. amdgpu_ring_write(ring, reg_offset);
  1530. amdgpu_ring_write(ring,
  1531. PACKETJ(0, 0, 0, PACKETJ_TYPE3));
  1532. }
  1533. amdgpu_ring_write(ring, mask);
  1534. }
  1535. static void vcn_v1_0_jpeg_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1536. unsigned vmid, uint64_t pd_addr)
  1537. {
  1538. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1539. uint32_t data0, data1, mask;
  1540. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1541. /* wait for register write */
  1542. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1543. data1 = lower_32_bits(pd_addr);
  1544. mask = 0xffffffff;
  1545. vcn_v1_0_jpeg_ring_emit_reg_wait(ring, data0, data1, mask);
  1546. }
  1547. static void vcn_v1_0_jpeg_ring_emit_wreg(struct amdgpu_ring *ring,
  1548. uint32_t reg, uint32_t val)
  1549. {
  1550. struct amdgpu_device *adev = ring->adev;
  1551. uint32_t reg_offset = (reg << 2);
  1552. amdgpu_ring_write(ring,
  1553. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1554. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1555. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1556. amdgpu_ring_write(ring, 0);
  1557. amdgpu_ring_write(ring,
  1558. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0));
  1559. } else {
  1560. amdgpu_ring_write(ring, reg_offset);
  1561. amdgpu_ring_write(ring,
  1562. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1563. }
  1564. amdgpu_ring_write(ring, val);
  1565. }
  1566. static void vcn_v1_0_jpeg_ring_nop(struct amdgpu_ring *ring, uint32_t count)
  1567. {
  1568. int i;
  1569. WARN_ON(ring->wptr % 2 || count % 2);
  1570. for (i = 0; i < count / 2; i++) {
  1571. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE6));
  1572. amdgpu_ring_write(ring, 0);
  1573. }
  1574. }
  1575. static void vcn_v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t val)
  1576. {
  1577. struct amdgpu_device *adev = ring->adev;
  1578. ring->ring[(*ptr)++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1579. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1580. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1581. ring->ring[(*ptr)++] = 0;
  1582. ring->ring[(*ptr)++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0);
  1583. } else {
  1584. ring->ring[(*ptr)++] = reg_offset;
  1585. ring->ring[(*ptr)++] = PACKETJ(0, 0, 0, PACKETJ_TYPE0);
  1586. }
  1587. ring->ring[(*ptr)++] = val;
  1588. }
  1589. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr)
  1590. {
  1591. struct amdgpu_device *adev = ring->adev;
  1592. uint32_t reg, reg_offset, val, mask, i;
  1593. // 1st: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW
  1594. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW);
  1595. reg_offset = (reg << 2);
  1596. val = lower_32_bits(ring->gpu_addr);
  1597. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1598. // 2nd: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH
  1599. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH);
  1600. reg_offset = (reg << 2);
  1601. val = upper_32_bits(ring->gpu_addr);
  1602. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1603. // 3rd to 5th: issue MEM_READ commands
  1604. for (i = 0; i <= 2; i++) {
  1605. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE2);
  1606. ring->ring[ptr++] = 0;
  1607. }
  1608. // 6th: program mmUVD_JRBC_RB_CNTL register to enable NO_FETCH and RPTR write ability
  1609. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1610. reg_offset = (reg << 2);
  1611. val = 0x13;
  1612. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1613. // 7th: program mmUVD_JRBC_RB_REF_DATA
  1614. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA);
  1615. reg_offset = (reg << 2);
  1616. val = 0x1;
  1617. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1618. // 8th: issue conditional register read mmUVD_JRBC_RB_CNTL
  1619. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1620. reg_offset = (reg << 2);
  1621. val = 0x1;
  1622. mask = 0x1;
  1623. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0);
  1624. ring->ring[ptr++] = 0x01400200;
  1625. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0);
  1626. ring->ring[ptr++] = val;
  1627. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1628. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1629. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1630. ring->ring[ptr++] = 0;
  1631. ring->ring[ptr++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3);
  1632. } else {
  1633. ring->ring[ptr++] = reg_offset;
  1634. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE3);
  1635. }
  1636. ring->ring[ptr++] = mask;
  1637. //9th to 21st: insert no-op
  1638. for (i = 0; i <= 12; i++) {
  1639. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  1640. ring->ring[ptr++] = 0;
  1641. }
  1642. //22nd: reset mmUVD_JRBC_RB_RPTR
  1643. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1644. reg_offset = (reg << 2);
  1645. val = 0;
  1646. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1647. //23rd: program mmUVD_JRBC_RB_CNTL to disable no_fetch
  1648. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1649. reg_offset = (reg << 2);
  1650. val = 0x12;
  1651. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1652. }
  1653. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  1654. struct amdgpu_irq_src *source,
  1655. unsigned type,
  1656. enum amdgpu_interrupt_state state)
  1657. {
  1658. return 0;
  1659. }
  1660. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  1661. struct amdgpu_irq_src *source,
  1662. struct amdgpu_iv_entry *entry)
  1663. {
  1664. DRM_DEBUG("IH: VCN TRAP\n");
  1665. switch (entry->src_id) {
  1666. case 124:
  1667. amdgpu_fence_process(&adev->vcn.ring_dec);
  1668. break;
  1669. case 119:
  1670. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  1671. break;
  1672. case 120:
  1673. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  1674. break;
  1675. case 126:
  1676. amdgpu_fence_process(&adev->vcn.ring_jpeg);
  1677. break;
  1678. default:
  1679. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1680. entry->src_id, entry->src_data[0]);
  1681. break;
  1682. }
  1683. return 0;
  1684. }
  1685. static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1686. {
  1687. struct amdgpu_device *adev = ring->adev;
  1688. int i;
  1689. WARN_ON(ring->wptr % 2 || count % 2);
  1690. for (i = 0; i < count / 2; i++) {
  1691. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  1692. amdgpu_ring_write(ring, 0);
  1693. }
  1694. }
  1695. static int vcn_v1_0_set_powergating_state(void *handle,
  1696. enum amd_powergating_state state)
  1697. {
  1698. /* This doesn't actually powergate the VCN block.
  1699. * That's done in the dpm code via the SMC. This
  1700. * just re-inits the block as necessary. The actual
  1701. * gating still happens in the dpm code. We should
  1702. * revisit this when there is a cleaner line between
  1703. * the smc and the hw blocks
  1704. */
  1705. int ret;
  1706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1707. if(state == adev->vcn.cur_state)
  1708. return 0;
  1709. if (state == AMD_PG_STATE_GATE)
  1710. ret = vcn_v1_0_stop(adev);
  1711. else
  1712. ret = vcn_v1_0_start(adev);
  1713. if(!ret)
  1714. adev->vcn.cur_state = state;
  1715. return ret;
  1716. }
  1717. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  1718. .name = "vcn_v1_0",
  1719. .early_init = vcn_v1_0_early_init,
  1720. .late_init = NULL,
  1721. .sw_init = vcn_v1_0_sw_init,
  1722. .sw_fini = vcn_v1_0_sw_fini,
  1723. .hw_init = vcn_v1_0_hw_init,
  1724. .hw_fini = vcn_v1_0_hw_fini,
  1725. .suspend = vcn_v1_0_suspend,
  1726. .resume = vcn_v1_0_resume,
  1727. .is_idle = vcn_v1_0_is_idle,
  1728. .wait_for_idle = vcn_v1_0_wait_for_idle,
  1729. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  1730. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  1731. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  1732. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  1733. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  1734. .set_powergating_state = vcn_v1_0_set_powergating_state,
  1735. };
  1736. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  1737. .type = AMDGPU_RING_TYPE_VCN_DEC,
  1738. .align_mask = 0xf,
  1739. .support_64bit_ptrs = false,
  1740. .vmhub = AMDGPU_MMHUB,
  1741. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  1742. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  1743. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  1744. .emit_frame_size =
  1745. 6 + 6 + /* hdp invalidate / flush */
  1746. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1747. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1748. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1749. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1750. 6,
  1751. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  1752. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  1753. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  1754. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  1755. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  1756. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  1757. .insert_nop = vcn_v1_0_dec_ring_insert_nop,
  1758. .insert_start = vcn_v1_0_dec_ring_insert_start,
  1759. .insert_end = vcn_v1_0_dec_ring_insert_end,
  1760. .pad_ib = amdgpu_ring_generic_pad_ib,
  1761. .begin_use = amdgpu_vcn_ring_begin_use,
  1762. .end_use = amdgpu_vcn_ring_end_use,
  1763. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  1764. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  1765. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1766. };
  1767. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1768. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1769. .align_mask = 0x3f,
  1770. .nop = VCN_ENC_CMD_NO_OP,
  1771. .support_64bit_ptrs = false,
  1772. .vmhub = AMDGPU_MMHUB,
  1773. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1774. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1775. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1776. .emit_frame_size =
  1777. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1778. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1779. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1780. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1781. 1, /* vcn_v1_0_enc_ring_insert_end */
  1782. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1783. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1784. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1785. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1786. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1787. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1788. .insert_nop = amdgpu_ring_insert_nop,
  1789. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1790. .pad_ib = amdgpu_ring_generic_pad_ib,
  1791. .begin_use = amdgpu_vcn_ring_begin_use,
  1792. .end_use = amdgpu_vcn_ring_end_use,
  1793. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  1794. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  1795. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1796. };
  1797. static const struct amdgpu_ring_funcs vcn_v1_0_jpeg_ring_vm_funcs = {
  1798. .type = AMDGPU_RING_TYPE_VCN_JPEG,
  1799. .align_mask = 0xf,
  1800. .nop = PACKET0(0x81ff, 0),
  1801. .support_64bit_ptrs = false,
  1802. .vmhub = AMDGPU_MMHUB,
  1803. .extra_dw = 64,
  1804. .get_rptr = vcn_v1_0_jpeg_ring_get_rptr,
  1805. .get_wptr = vcn_v1_0_jpeg_ring_get_wptr,
  1806. .set_wptr = vcn_v1_0_jpeg_ring_set_wptr,
  1807. .emit_frame_size =
  1808. 6 + 6 + /* hdp invalidate / flush */
  1809. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1810. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1811. 8 + /* vcn_v1_0_jpeg_ring_emit_vm_flush */
  1812. 26 + 26 + /* vcn_v1_0_jpeg_ring_emit_fence x2 vm fence */
  1813. 6,
  1814. .emit_ib_size = 22, /* vcn_v1_0_jpeg_ring_emit_ib */
  1815. .emit_ib = vcn_v1_0_jpeg_ring_emit_ib,
  1816. .emit_fence = vcn_v1_0_jpeg_ring_emit_fence,
  1817. .emit_vm_flush = vcn_v1_0_jpeg_ring_emit_vm_flush,
  1818. .test_ring = amdgpu_vcn_jpeg_ring_test_ring,
  1819. .test_ib = amdgpu_vcn_jpeg_ring_test_ib,
  1820. .insert_nop = vcn_v1_0_jpeg_ring_nop,
  1821. .insert_start = vcn_v1_0_jpeg_ring_insert_start,
  1822. .insert_end = vcn_v1_0_jpeg_ring_insert_end,
  1823. .pad_ib = amdgpu_ring_generic_pad_ib,
  1824. .begin_use = amdgpu_vcn_ring_begin_use,
  1825. .end_use = amdgpu_vcn_ring_end_use,
  1826. .emit_wreg = vcn_v1_0_jpeg_ring_emit_wreg,
  1827. .emit_reg_wait = vcn_v1_0_jpeg_ring_emit_reg_wait,
  1828. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1829. };
  1830. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1831. {
  1832. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1833. DRM_INFO("VCN decode is enabled in VM mode\n");
  1834. }
  1835. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1836. {
  1837. int i;
  1838. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1839. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1840. DRM_INFO("VCN encode is enabled in VM mode\n");
  1841. }
  1842. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev)
  1843. {
  1844. adev->vcn.ring_jpeg.funcs = &vcn_v1_0_jpeg_ring_vm_funcs;
  1845. DRM_INFO("VCN jpeg decode is enabled in VM mode\n");
  1846. }
  1847. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1848. .set = vcn_v1_0_set_interrupt_state,
  1849. .process = vcn_v1_0_process_interrupt,
  1850. };
  1851. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1852. {
  1853. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 2;
  1854. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1855. }
  1856. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1857. {
  1858. .type = AMD_IP_BLOCK_TYPE_VCN,
  1859. .major = 1,
  1860. .minor = 0,
  1861. .rev = 0,
  1862. .funcs = &vcn_v1_0_ip_funcs,
  1863. };